

# Implementing FIR filter Using Vivado HLS

Alex Paek, Jim Wu Aug 2015

### **Overview**

#### ➤ Goal:

- Build various single stage FIR and multistage FIR filters using Vivado HLS tool
- Easily parameterizable design, such as filter coefficients, bit width of data/coefficients, data rate
- Easily maintainable code structure using C++ template class
- Demonstrate consistent QOR for various filter configuration FPGA resource such as DSP48 close to theoretical numbers, clock rate > 300 MHz
- Automatically optimized for a user specified data sample rate. Show data rate vs resource trade off.
- Show recommendation on coding style and HLS optimization techniques

### > Tools:

- All the modules are designed using HLS (2015.1), and using C/C++ testbench
- Matlab is used to design filter coefficients, and Simulink/Sysgen is used for verification of the HLS designs

### **FIR Compiler Performance**

➤ The Fmax, the maximum clock rate, of various filter designs generated by FIR Compiler are shown on the graph below (for 135 filters, targeting K7 160T -1, the lowest speed grade). These numbers are from the spreadsheet downloaded from:

### http://www.xilinx.com/products/intellectual-property/FIR\_Compiler.htm

➤ These Fmax numbers can potentially increase by 10-20 percent for -2 and -3 speed grade.



### Filter type



- > The following filter types are implemented
- ➤ Single rate type
  - There is no rate change between the input and the output
  - Coefficient type: symmetric, non-symmetric, halfband
- > Rate changing type
  - Increase (interpolate) or decrease (decimate) the data rate by a integer
     ratio = 2

### **Resource Sharing**

- FIR Compiler produces resource & speed optimum implementation
- Depending on the data rate, clock rate, a FIR can be implemented in serial, parallel or semi-parallel fashion



Number of MAC (multiplier-accumulator):

Number of MACs required = 
$$\frac{OutputDataRate * NumberOfTaps * NumberOfChannels}{ClockRate}$$

- This number can vary depending on:
  - Exploiting coefficient properties, such as even/odd symmetry, zero coefficients (in halfband filter)
  - Coefficient bit width (max 49 bit)
  - Output rounding selection
  - Target device (number of DSP48 in each column)



# fir.h (FIR class, single rate)

### **▶** These are filters with input rate = output rate

- sym\_class: single rate symmetric FIR class. Can be even or odd length.
- nosym\_class: single rate non symmetric FIR class
- hb\_class: single rate halfband class. Every other coefficients are zero except the main tap. Always odd length.







# fir.h (FIR class, rate changing)

- ➤ Interpolation filter class: these are filters with the output rate = 2\* input rate
  - interp2\_class: "interpolate by 2" class. Number of filter must be odd, so two sub-filters becomes symmetric
  - hb\_interp2\_class: "halfband FIR with interpolate by 2" class
- **>** Decimation filter class: these are filters with the output rate =  $\frac{1}{2}$ \* input rate
  - decim2\_class: "symmetric FIR with decimate by 2" class
  - hb\_decim2\_class: "halfband FIR with decimate by 2" class



Figure 3-27: 1-to-P Polyphase Interpolator

Figure 3-26: M-to-1 Polyphase Decimating Filter

# Halfband Interpolation filter

 Halfband interpolator is a special case of a polyphase intepolator



 In halfband filter, every other coefficients are zero except 3 main taps

 The figure below shows partitioning after a normal polyphase decomposition, and the right one takes advantage of zero coefficients





## fir.h - sym\_class (1)

- " "II\_GOAL", which is a desired initiation interval can be passed thru template parameter
- It is important to have inline the "process"
- Both coefficients and tap delay line (coeff and sr) are reshaped completely to make all the members available each clock cycle
- "MAC\_preadd" takes advantage of symmetric coefficients by preadding the outputs of tap delay line



```
132 // single rate, symmetric fir classs
133 //
134 // - parameter:
135
         -1_WHOLE: number of taps
136
          -1_SAMPLE: number of data sample
          -II_GOAL: initiation interval goal
138
139
140 template<int l_WHOLE, int l_SAMPLE, int II_GOAL>
143 // use assert to check the template parameter
146 static const int odd = 1_WHOLE % 2;
147 static const int l_HALF = l_WHOLE/2;
148 static const int 1_COEF = 1_WHOLE/2 + odd; // number of unique coefficients
150 DATA_T sr[l_WHOLE];
151 ACC_T acc;
152 COEF_T coeff[1_COEF];
154 public:
155
    // MAC engine
158 ACC_T MAC_preadd( DATA_T din0, DATA_T din1, COEF_T coef, ACC_T acc ) {
        DATA2_T preadd = din0 + din1;
        PROD_T prod = preadd * coef;
              sum
                      = prod + acc:
        return sum;
165 };
170 void process ( DATA_T din, DATA_T* dout) {
172 #pragma HLS INLINE
174 // using 'factor' instead of 'complete' uses BRAM instead of FF
76  #pragma HLS <mark>array_reshape variable=coeff</mark> complete dim=0
178 acc = 0;
180 LOOP_MAC:
181 for (int i=0; i<1_HALF; i++) {
        acc = MAC_preadd (sr[i], sr[1_WHOLE-1-i], coeff[i], acc);
183 }
184
185 if (odd)
        acc = MAC_preadd (sr[1_HALF], 0, coeff[1_HALF], acc);
188 LOOP_SR: for (int i=1_WHOLE-1; i>0; i--) {
189
               sr[i] = sr[i-1];
190 }
192 sr[0] = din;
194 *dout = acc;
195
196 }
197
```

### fir.h - sym\_class (2)

- "process\_frame" process a packet of data, by calling "process" member
- "II\_GOAL" is used in this pipeline directive
- ➤ A constructor is used to initialize the coefficients

```
201 void process_frame(DATA_T din[1_SAMPLE], DATA_T dout[1_SAMPLE])
      DATA_T tout;
      L_FRAME: for (int i=0; i<1_SAMPLE; i++ ) {
      #pragma HLS pipeline II=II_GOAL rewind
             process (din[i], &tout);
             dout[i] = tout;
211 }
215 // initialize coeff
216 void init(const COEF_T cin[l_COEF]) {
219 }
220
221 //constructor
222 sym_class(const COEF_T cin[1_COEF]) {
       init(cin);
224 }
226 //destructor
227 ~sym_class(void) {
229
230
232 }; // sym_class
```

# Single rate symmetric FIR

- single\_rate\_sym\_v4\_noframe: uses the sym\_class object and calls "process" member
- **▶** 65 symmetric tap, II = 1. DSP48 count of 33 makes sense
- > Fmax = 208 MHz targeting Zynq -1 device.







### Single rate non-symmetric FIR

- Single\_rate\_nosym\_v4: using the "nosym\_class" and "process"
- Fmax=331 MHz targeting K7 -1
- ➤ There is 8 pipeline stages going thru each MAC (4 is due to multiplication), thus, making the total latency = 8\*number of taps. Can we do better?







| Clock     | Targ    | jet E   | stimated | Uncertainty |
|-----------|---------|---------|----------|-------------|
| ap_clk    | 3.      | 00      | 2.58     | 0.38        |
| Latency   | (clock  | cycles) |          |             |
| ∃ Sumn    | nary    |         |          |             |
| Late      | ncy     | Inte    | rval     |             |
| min       | max     | min     | max      | Type        |
| 354       | 355     | 100     | 100      | loop rewind |
| ∃ Detai   | ı       |         |          |             |
| ± Ins     | tance   |         |          |             |
| ± Loc     | op ge   |         |          |             |
|           | •       |         |          |             |
| ization E | stimate | es      |          |             |
| Summar    |         |         |          |             |

| tilization Estima | tes      |        |        |        |
|-------------------|----------|--------|--------|--------|
| Summary           |          |        |        |        |
| Name              | BRAM_18K | DSP48E | FF     | LUT    |
| Expression        | -        | -      | 0      | 11     |
| FIFO              | -        | -      | -      | -      |
| Instance          | -        | 32     | 3840   | 2272   |
| Memory            | -        | -      | -      | -      |
| Multiplexer       | -        | -      | -      | 17     |
| Register          | -        | -      | 2087   | 2320   |
| Total             | 0        | 32     | 5927   | 4620   |
| Available         | 650      | 600    | 202800 | 101400 |
| Utilization (%)   | 0        | 5      | 2      | 4      |

xc7k160tfbg484-1 Device target: Implementation tool: Xilinx Vivado v.2015.2 Resource Usage VHDL SLICE 1585 LUT 3499 5680 DSP 32 BRAM 0 2647

#### Final Timing

|             | VHDL  |
|-------------|-------|
| CP required | 3.000 |
| CP achieved | 3.025 |

# Single rate halfband FIR

- single\_rate\_hb\_v3: Using "hb\_class"
- ▶ 23 tap total there are 13 non zero coefficients in HB filter
- Fmax = 378 MHz, targeting K7 -1









# **Digital Upconverter (DUC)**

- > DUC design consist of:
  - SRRC filter
  - 3 stage of interpolating filter
  - Digital Direct Synthesizer (DDS)
  - mixer
- Shown on the right is an example of modulated DUC



Digial Upconverter



### **DUC: Overall filter response**

➤ The overall response of the SRRC and 3 stage filters of the DUC is shown:

### **▶** The filter specs:

- SRRC: 64 taps, interpolate factor=2
- Filter stages in DUC: consists of 3
   stage halfband filters with interpolate
   factor = 2 each
- The data rate at the output of the DUC is 16 times the symbol rate (the input rate of the SRRC filter)
- ➤ The interpolated signal at the output of 3 stage HB filter is modulated to the IF frequency by using mixer and DDS (direct digital synthesizer)



### **DUC:** code structure

- ➤ duc\_2ch.cpp: contains the top level module called duc\_2ch, which includes the following modules:
  - duc\_2ch\_class (calling) ->
    duc\_class -> various FIR classes
  - dds\_frame: generates an array of sine/cosine output. It calls dds module
  - mixer: complex multiply duc\_2ch output with dds\_frame output

```
1 #include "duc_2ch.h
 3 #if 1
  void duc_2ch (
                 DATA_T din_i[L_INPUT],
                  DATA_T din_q[L_INPUT],
                  DATA_T dout[L_OUTPUT],
                  incr_t incr ) {
10 //#pragma HLS interface ap_fifo depth=L_INPUT
11 //#pragma HLS interface ap_fifo depth=L_INPUT port=din_q
12 //#pragma HLS interface ap_fifo depth=L_OUTPUT port=dout_i
13 //#pragma HLS interface ap_fifo depth=L_OUTPUT port=dout_q
  //#pragma HLS interface ap_ctrl_none port=return // to avoid bubble
17 //#pragma HLS interface s_axilite port=incr
18 #pragma HLS interface ap_stable port=incr
20 #pragma HLS interface axis depth=300
21 #pragma HLS interface axis depth=300
22 #pragma HLS interface axis depth=4800 port=dout
24 #pragma HLS dataflow
26 static duc_2ch_class<L_INPUT> f0;
28 DATA_T dout_i[L_OUTPUT];
29 DATA_T dout_q[L_OUTPUT];
30 dds_t dds_cos[L_OUTPUT];
31 dds_t dds_sin[L_OUTPUT];
33 f0.process(din_i, dout_i, din_q, dout_q);
34 dds_frame(incr, dds_cos, dds_sin);
35 mixer(dds_cos, dds_sin, dout_i, dout_q, dout);
37 }
39 #endif
```

### **DUC** synthesis results

### > HLS synthesis results is shown

#### General Information

Date: Mon Mar 14 14:55:44 2016

Version: 2016.1 (Build 1483152 on Wed Feb 17 00:03:22 AM 2016)

Project: proj
Solution: sol1
Product family: kintex7

Target device: xc7k160tfbg484-1

#### **Performance Estimates**

#### ☐ Timing (ns)

#### ■ Summary

| Clock  | Target | Estimated | Uncertainty |
|--------|--------|-----------|-------------|
| ap_clk | 3.00   | 3.70      | 0.38        |

#### ■ Latency (clock cycles)

#### **∃** Summary

| Latency |      | Inte | rval |          |
|---------|------|------|------|----------|
| min     | max  | min  | max  | Type     |
| 3376    | 3377 | 3200 | 3200 | dataflow |

#### **Utilization Estimates**

#### Summary

| Name            | BRAM_18K | DSP48E | FF     | LUT    |
|-----------------|----------|--------|--------|--------|
| DSP             | -        | -      | -      | -      |
| Expression      | -        | -      | -      | _      |
| FIFO            | 0        | -      | 70     | 328    |
| Instance        | 2        | 30     | 7936   | 4733   |
| Memory          | -        | -      | -      | -      |
| Multiplexer     | -        | -      | -      | 2      |
| Register        | -        | -      | 20     | -      |
| Total           | 2        | 30     | 8026   | 5063   |
| Available       | 650      | 600    | 202800 | 101400 |
| Utilization (%) | ~0       | 5      | 3      | 4      |

#### Interface

#### Summary

| RTL Ports      | Dir | Bits | Protocol   | Source Object | С Туре       |
|----------------|-----|------|------------|---------------|--------------|
| din_i_V_TDATA  | in  | 24   | axis       | din_i_V       | pointer      |
| din_i_V_TVALID | in  | 1    | axis       | din_i_V       | pointer      |
| din_i_V_TREADY | out | 1    | axis       | din_i_V       | pointer      |
| din_q_V_TDATA  | in  | 24   | axis       | din_q_V       | pointer      |
| din_q_V_TVALID | in  | 1    | axis       | din_q_V       | pointer      |
| din_q_V_TREADY | out | 1    | axis       | din_q_V       | pointer      |
| dout_V_TDATA   | out | 24   | axis       | dout_V        | pointer      |
| dout_V_TVALID  | out | 1    | axis       | dout_V        | pointer      |
| dout_V_TREADY  | in  | 1    | axis       | dout_V        | pointer      |
| incr_V         | in  | 32   | ap_stable  | incr_V        | scalar       |
| ap_clk         | in  | 1    | ap_ctrl_hs | duc_2ch       | return value |
| ap_rst_n       | in  | 1    | ap_ctrl_hs | duc_2ch       | return value |
| ap_start       | in  | 1    | ap_ctrl_hs | duc_2ch       | return value |
| ap_done        | out | 1    | ap_ctrl_hs | duc_2ch       | return value |
| ap_idle        | out | 1    | ap_ctrl_hs | duc_2ch       | return value |
| ap_ready       | out | 1    | ap_ctrl_hs | duc_2ch       | return value |

### **DUC** implementation results

- Vivado implementation results is shown
- > Fmax = 313 MHz targeting K7 -1

#### Export Report for 'duc\_2ch'

#### General Information

Report date: Mon Mar 14 16:55:06 -0400 2016

Project: proj Solution: sol1

Device target: xc7k160tfbg484-1 Implementation tool: Xilinx Vivado v.2016.1.0

#### Resource Usage

|       | Verilog |
|-------|---------|
| SLICE | 1716    |
| LUT   | 3650    |
| FF    | 7110    |
| DSP   | 30      |
| BRAM  | 2       |
| SRL   | 702     |

#### **Final Timing**

|             | Verilog |
|-------------|---------|
| CP required | 3.000   |
| CP achieved | 3.194   |

Timing not met

### Reference

1. UG901, HLS User's Guide

# **Backup**

**>** .

### **FIR Filter Basic Structure**

- FIR Filter is probably the most common DSP function implemented FPGA:
- Key criteria for selecting FIR implementation:
  - filter type, order, coefficient type
  - data rate, clock rate
  - latency
  - number of channels



### Systolic FIR structure

The adder structure in FIR filter can be converted to systolic structure, and that became the basis of DSP48. The filters implemented this way can run at the Fmax speed of DSP48, which can go up to 741 MHz.



## Multiply and Accumulate using DSP48x

- The most essential element in FIR implementation is multiply and accumulate (MAC) function
- The MAC function is mapped into DSP48x hard macro
- The multipliers in DSP48 can be 18x18 (V4, S3DSP) or 18x25 (V5,V6), and the accumulator is 48 bit wide

 A rule of thumb: DSP48x can run about 400-750 MHz in V4/5/6/7 (depending on the speed grade) and about half that speed in S3DSP and S6/A7

| B<br>D<br>A | Routing Logic / Optional Registers  Routing Logic / Optional Registers  Second Stage  Second Stage | P |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|             | Pattern Detector                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |

| Performance Benefits                                                   | Cost Benefits                                                                                                    |
|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| 600MHz operations for <u>any</u> DSP operation including large filters | Hardened pre-adder and adder cascade<br>saves significant logic resources     Logic functions can be mapped into |
|                                                                        | 600MHz operations for <u>any</u> DSP                                                                             |

### DSP48E2

➤ DSP48 is highly integrated multiplier accumulator structure. This solves the inherent problem associated with adder tree structure in FIR filter implementation, which are irregular structure, difficulty in routing, sensitivity to the length of filter.



IOs highlighted in green colored use designated routing columns



# **Systolic Multiply-Accumulate**

- Most common filter structure
- A pipelined Direct-Form FIR.



A multi-MAC implementation of Direct-Form FIR



### Polyphase Decomposition in Interpolator

In an interpolation filter, the filter coefficients are partitioned into M polyphase sub-filters (M=interpolation ratio) as follows:

A set of N prototype filter coefficients  $a_0$ ,  $a_1$ , ...,  $a_{N-1}$  are mapped to the M polyphase sub-filters  $h_0(n)$ ,  $h_1(n)$ , ...,  $h_{M-1}(n)$  according to Equation 2.

$$h_i(n) = a(i + Mr)$$
  $i = 0, 1, ..., M-1$   $r = 0, 1, ..., N/M-1$ 



# Keeping Symmetry in Interpolating filter

- Once symmetric filter is decomposed into polyphase subfilter, it might not be symmetric anymore (there are some exceptions, ex, odd length symmetric filter, and interpolate by 2 case)
- There is a simple technique to make the subfilters symmetric
- FIRCompiler uses this technique; thus, saving, the MAC resource by factor of 2
- The following examples shows this technique for a 15 tap interpolate by 3 filter. Notice h0 become even symmetric, and h2 becomes odd symmetric

Produce the following subfilters:

$$h_0 = a, d, g, f, c$$

$$h_1 = b, e, h, e, b$$

$$h_2 = c, f, g, d, a$$

Subfilter h<sub>0</sub> and h<sub>2</sub> are not symmetric. Applying the symmetric pairs technique produces the following subfilters:



 Reference: Mou, Zhi-Jian, Symmetry Exploitation in Digital Interpolators/Decimators, IEEE Transactions on Signal Processing, Vol. 44 No. 10, Oct. 1996