

Super Sample Rate FIR (data rate > clock rate)
Implementation using Vivado HLS

Alex Paek July 2014

## **Overview**

- ➤ This document describes the implementation of the super sample rate (SSR) filter where the sample data rate is greater than the clock rate using Vivado HLS tool
- ➤ The derivation of the parallel filter is described in "Appendix" section
- ➤ The initial target device is K7 -1 (the lowest speed grade), but the design described in C++, can be targeted to most of Xilinx FPGAs.
- **▶** The goal specification for this filter:
  - The effective data rate = 1.6 Gsps (= 4 \* clock rate)
  - 128 tap symmetric coefficients
  - Clock rate = 400 MHz
  - Resource: 240 DSP48, 12994 LUT, 18415 FF, 0 BRAM
- > Tools:
  - Vivado HLS 2014.2
  - Vivado Tool suite 2014.2

## **Parallel Filter**

➤ The block diagram and the top level C code for 4<sup>th</sup> order (L=4) parallel filter are shown.

### > Note on the C code:

- din[L] corresponds to X0/1/2/3 in the right figure
- dout[L] corresponds to Y0/1/2/3
- Pipeline/inline/reshape directive at the top level
- "init\_coef" initialize/decompose the filter into subfilter coefficients

```
195 void fir_super( DATA_T din[L], DATA_T dout[L] ) {
196 #pragma HLS INLINE region recursive
197 #pragma HLS PIPELINE II=1
198 #pragma HLS ARRAY_RESHAPE variable=din,dout complete
199 //static COEF_T cin[L][NCOEF];
200 COEF_T cin[L][NCOEF];
201 init_coef(cin);
202
203
        dout[0] = fir0( din, cin );
        dout[1] = fir1( din, cin );
204
205
        dout[2] = fir2( din, cin );
        dout[3] = fir3( din, cin );
208 }
```



- The sampling time of all the instances is 4\*T, where T is the data rate
- H<sub>k</sub> is the FIR whose coefficients are: h<sub>k+4\*l</sub>, for ex, H<sub>0</sub> has h<sub>0</sub>,h<sub>4</sub>,h<sub>8</sub>..

## "fir0"

- ➤ The block diagram and the C code of one of 4 parallel filter are shown.
- ➤ Note how the register is inferred.
- ➤ In 2013.2 version, using constructor to initialize coefficient did not work well (it built logic instead of ROM table. it worked correctly for one instantiation class). Instead, calling the separate function to initialize the coefficients and passing it as argument worked. It should work in 2015.2!

```
X_4 X_0 H_0 X_5 X_1 Z^{-1} X_3 H_3 Y_0 X_6 X_2 Z^{-1} X_2 H_2 X_7 X_3 Z^{-1} X_1 H_1
```

```
5 DATA_T fir0( DATA_T din[L], COEF_T cin[L][NCOEF] ) {
 7 DATA_T d0,d1,d2,d3;
 8 static DATA_T r0=0,r1=0,r2=0,r3=0;
9 DATA_T dout;
11 static fir_nosym_obj<NCOEF, DATA_T, COEF_T, PROD_T, ACC_T> f0;
12 static fir_nosym_obj<NCOEF, DATA_T, COEF_T, PROD_T, ACC_T> f1;
13 static fir_nosym_obj<NCOEF, DATA_T, COEF_T, PROD_T, ACC_T> f2;
14 static fir_nosym_obj<NCOEF, DATA_T, COEF_T, PROD_T, ACC_T> f3;
16 d0 = f0.process(din[0], cin[0]);
17 d1 = f1.process(r1, cin[3]);
18 d2 = f2.process(r2, cin[2]);
19 d3 = f3.process(r3, cin[1]);
21 \text{ dout} = d0 + d1 + d2 + d3;
23 [1 = Reg(din[1]);
24 r2 = Reg(din[2]);
25 r3 = Reg(din[3]);
27 return dout:
29 }
```

```
77 //_
78 // register
79 //
80 template<class T>
81 T Reg(T in) {
82 #pragma HLS PIPELINE
83 #pragma HLS INLINE off
84 #pragma HLS INTERFACE port=return register
85 return in;
86 };
87
```

## FIR class

"Inline" recursively turned out to be one of the critical pragma to make this work. "inline" flattens the design and optimizes across the hierarchy.

### > It would be worth checking:

- Make sure MAC function is mapped to DSP48 so the timing would be close to the speed of DSP48. There are 512 MAC operation and only 240 DSP48 is used. There are more than 240 non zero coefficients, so look like some non zero coefficients are mapped to LUT.
- Do we need to code this MAC function in a structural manner to guarantee DSP48 mapping and PCout of one DSP48 is connected to PCin of the adjacent DSP48?
- It would be useful to create a template class where L, the order of parallel filter, can vary. L does not have to be any number to be practical. It can be just 2,4,8,16.

```
31 //
32 template<int ncoef, class data_t, class coef_t, class prod_t, class acc_t>
33 class fir_nosym_obj
       data_t shift_reg[ncoef];
       acc_t acc:
38 public:
39 fir_nosym_obj() {}
42 acc_t MAC( data_t din, coef_t coef, acc_t acc ) {
       prod_t prod = din*coef;
       acc_t sum = prod + acc;
       return sum:
48 };
51 data_t process( data_t din, coef_t c[ncoef]) {
52 #pragma HLS INLINE
53 #pragma HLS pipeline
54 #pragma HLS array_reshape variable=c complete dim=1
55 #pragma HLS array_reshape variable=shift_reg complete dim=1
       acc = 0;
       loop_mac:
           for (i=0; i<ncoef; i++) {
               acc = MAC(shift_reg[i], c[i], acc);
63
           for (i=ncoef-1; i>0; i--) {
               shift_reg[i] = shift_reg[i-1];
           shift_reg[0] = din;
70
       return acc;
73 };
75 };
```

# **C** Synthesis

- **▶** Shown below is the output of C to RTL synthesis
- > FF/LUT count seems high

### Synthesis Report for 'fir\_super'

#### General Information

Date: Mon Jul 14 14:24:10 2014

Version: 2014.2 (Build 928826 on Thu Jun 05 17:25:20 PM 2014)

Project: HLS\_proj\_2014.2

Solution: sol1

Product family: kintex7 kintex7\_fpv6
Target device: xc7k160tfbg484-1

#### Performance Estimates

#### ☐ Timing (ns)

#### ─ Summary

| Clock   | Target | Estimated | Uncertainty |
|---------|--------|-----------|-------------|
| default | 2.50   | 1.98      | 0.31        |

#### □ Latency (clock cycles)

#### ■ Summary

| Late | ency | Interval |     |          |
|------|------|----------|-----|----------|
| min  | max  | min      | max | Type     |
| 11   | 11   | 1        | 1   | function |

#### **Utilization Estimates**

#### ─ Summary

| •               |          |        |        |        |
|-----------------|----------|--------|--------|--------|
| Name            | BRAM_18K | DSP48E | FF     | LUT    |
| Expression      | -        | -      | 0      | 11200  |
| FIFO            | -        | -      | -      | -      |
| Instance        | -        | 240    | 48     | 0      |
| Memory          | -        | -      | -      | -      |
| Multiplexer     | -        | -      | -      | -      |
| Register        | -        | -      | 21852  | 940    |
| Total           | 0        | 240    | 21900  | 12140  |
| Available       | 650      | 600    | 202800 | 101400 |
| Utilization (%) | 0        | 40     | 10     | 11     |

#### Interface

#### Summary

| RTL Ports     | Dir | Bits | Protocol   | Source Object | С Туре       |
|---------------|-----|------|------------|---------------|--------------|
| ap_clk        | in  | 1    | ap_ctrl_hs | fir_super     | return value |
| ap_rst        | in  | 1    | ap_ctrl_hs | fir_super     | return value |
| ap_start      | in  | 1    | ap_ctrl_hs | fir_super     | return value |
| ap_done       | out | 1    | ap_ctrl_hs | fir_super     | return value |
| ap_idle       | out | 1    | ap_ctrl_hs | fir_super     | return value |
| ap_ready      | out | 1    | ap_ctrl_hs | fir_super     | return value |
| din_V         | in  | 64   | ap_none    | din_V         | pointer      |
| dout_V        | out | 64   | ap_vld     | dout_V        | pointer      |
| dout_V_ap_vld | out | 1    | ap_vld     | dout_V        | pointer      |

# **FPGA Implementation**

- **▶** Post implementation results shown:
- $\rightarrow$  Fmax = 1/(2.5-.071) = 411 MHz

| ilization - Post-I | mplementation |           |               |
|--------------------|---------------|-----------|---------------|
| Resource           | Utilization   | Available | Utilization % |
| FF                 | 18415         | 202800    | 9.08          |
| LUT                | 10470         | 101400    | 10.33         |
| Memory LUT         | 366           | 35000     | 1.05          |
| DSP48              | 240           | 600       | 40.00         |





Worst Hold Slack (WHS): 0.038 ns Total Hold Slack (THS):  $0.000 \, \text{ns}$ Number of Failing Endpoints: 0 Total Number of Endpoints:

Worst Pulse Width Slack (WPWS): Total Pulse Width Negative Slack (TPWS): 0.000 ns Number of Failing Endpoints: Total Number of Endpoints: 19249

All user specified timing constraints are met.

# **Design Files**

- ➤ fir\_super.cpp, fir\_super.h: design source codes
- ➤ fir\_super\_test.cpp: testbench code. To check the output of the testbench simulation in matlab:
  - load out.dat; x=out';y=x(:);figure,plot(y,'.-');
  - You should see several impulse responses
- > run\_hls.tcl: TCL file to run HLS tool



# **Design Review Question**

- ▶ Is this a sample based design or packet based design?
- ➤ Can we better map to DSP48? Better way to code the MAC?
- ➤ Can you make this a template function? What would be a good template parameters? How about L (=Data rate/Clock rate)?
- ➤ Compare the Fmax and resource with FIR Compiler (2015.2 FIR Compiler has a SSR feature)
- ➤ Export this to Sysgen and build a test bench

## Reference

- 1. Vivado HLS User's Guide, UG902
- 2. "Parallel FIR Design", XKB #54281 article

# **Appendix**

## General idea

- ➤ The data is assumed coming in a demuxed into L streams where clock rate = data rate/L
- ➤ The original filter is decomposed into L subfilters operating at a clock rate and the output of each subfilter can be muxed to achieve the desired data rate
- ➤ The overall decomposed structure consists of subfilters and delay elements and adder
- > Each subfilter can be implemented using FIRcompiler
- ➤ There is a nice pattern to the decomposed structure that this process can be automated for any data/clock rate
- ➤ This process can be applied not just a single data rate filter, but to interpolating filter, interpolated filter (IFIR)
- ➤ This basic derivation can be optimized even further by the algorithm known as FFA (fast filter algorithm)

### **Derivation**

- Parallel FIR structure is derived using polyphase decomposition commonly used in multi-rate filtering
- N tap FIR is expressed as:

$$y_k = \sum_i^{N-1} x_{k-i} * h_i$$

> Which can be written out as:

$$y_0 = x_0 * h_0 + x_{-1} * h_1 + x_{-2} * h_2 + x_{-3} * h_3 + x_{-4} * h_4 + x_{-5} * h_5 + x_{-6} * h_6 + x_{-7} * h_7 + \dots$$

$$y_1 = x_1 * h_0 + x_0 * h_1 + x_{-1} * h_2 + x_{-2} * h_3 + x_{-3} * h_4 + x_{-4} * h_5 + x_{-5} * h_6 + x_{-6} * h_7 + \dots$$

$$y_2 = x_2 * h_0 + x_1 * h_1 + x_0 * h_2 + x_{-1} * h_3 + x_{-2} * h_4 + x_{-3} * h_5 + x_{-4} * h_6 + x_{-5} * h_7 + \dots$$

$$y_3 = x_3 * h_0 + x_2 * h_1 + x_1 * h_2 + x_0 * h_3 + x_{-1} * h_4 + x_{-2} * h_5 + x_{-3} * h_6 + x_{-4} * h_7 + \dots$$

 For 2 parallel filter structure, this can be re-written as below and its implementation is shown.

$$y_0 = [x_0 * h_0 + x_{-2} * h_2 + x_{-4} * h_4 + x_{-6} * h_6 + \cdots]$$

$$+[x_{-1} * h_1 + x_{-3} * h_3 + x_{-5} * h_5 + x_{-7} * h_7 + \cdots]$$

$$y_1 = [x_1 * h_0 + x_{-1} * h_2 + x_{-3} * h_4 + x_{-5} * h_6 + \cdots]$$

$$+[x_0 * h_1 + x_{-2} * h_3 + x_{-4} * h_5 + x_{-6} * h_7 + \cdots]$$



- The sampling time of all the instances is 2\*T, where T is the data rate
- H<sub>k</sub> is the FIR whose coefficients are: h<sub>k+2\*l</sub>, for ex, H<sub>0</sub> has h<sub>0</sub>,h<sub>2</sub>,h<sub>4</sub>..

## 3 parallel filter

**>** 3 parallel filter structure is derived:

$$y_0 = x_0 * h_0 + x_{-1} * h_1 + x_{-2} * h_2 + x_{-3} * h_3 + x_{-4} * h_4 + x_{-5} * h_5 + x_{-6} * h_6 + x_{-7} * h_7 + ...$$

$$y_1 = x_1 * h_0 + x_0 * h_1 + x_{-1} * h_2 + x_{-2} * h_3 + x_{-3} * h_4 + x_{-4} * h_5 + x_{-5} * h_6 + x_{-6} * h_7 + ...$$

$$y_2 = x_2 * h_0 + x_1 * h_1 + x_0 * h_2 + x_{-1} * h_3 + x_{-2} * h_4 + x_{-3} * h_5 + x_{-4} * h_6 + x_{-5} * h_7 + ...$$

$$y_3 = x_3 * h_0 + x_2 * h_1 + x_1 * h_2 + x_0 * h_3 + x_{-1} * h_4 + x_{-2} * h_5 + x_{-3} * h_6 + x_{-4} * h_7 + ...$$

 For 3 parallel filter structure, this can be re-written as below and its implementation is shown.

$$y_0 = [x_0 * h_0 + x_{-3} * h_3 + x_{-6} * h_6 + ..]$$

$$+[x_{-1} * h_1 + x_{-4} * h_4 + x_{-7} * h_7 + ..]$$

$$+[x_{-2} * h_2 + x_{-5} * h_5 + +x_{-8} * h_8 + ..]$$

$$y_1 = [x_1 * h_0 + x_{-2} * h_3 + x_{-5} * h_6 + ..]$$

$$+[x_0 * h_1 + x_{-3} * h_4 + x_{-6} * h_7 + ..]$$

$$+[x_{-1} * h_2 + x_{-4} * h_5 + +x_{-7} * h_8 + ..]$$

$$y_2 = [x_2 * h_0 + x_{-1} * h_3 + x_{-4} * h_6 + ..]$$

$$+[x_1 * h_1 + x_{-2} * h_4 + x_{-5} * h_7 + ..]$$

$$+[x_0 * h_2 + x_{-3} * h_5 + +x_{-6} * h_8 + ..]$$



- The sampling time of all the instances is 3\*T, where T is the data rate
- $H_k$  is the FIR whose coefficients are:  $h_{k+3}$ , for ex,  $H_0$  has  $h_0,h_3,h_6$ ..

## 4 parallel filter

### 4 parallel filter structure is derived:

$$y_0 = x_0 * h_0 + x_{-1} * h_1 + x_{-2} * h_2 + x_{-3} * h_3 + x_{-4} * h_4 + x_{-5} * h_5 + x_{-6} * h_6 + x_{-7} * h_7 + \dots \\ y_1 = x_1 * h_0 + x_0 * h_1 + x_{-1} * h_2 + x_{-2} * h_3 + x_{-3} * h_4 + x_{-4} * h_5 + x_{-5} * h_6 + x_{-6} * h_7 + \dots \\ y_2 = x_2 * h_0 + x_1 * h_1 + x_0 * h_2 + x_{-1} * h_3 + x_{-2} * h_4 + x_{-3} * h_5 + x_{-4} * h_6 + x_{-5} * h_7 + \dots \\ y_3 = x_3 * h_0 + x_2 * h_1 + x_1 * h_2 + x_0 * h_3 + x_{-1} * h_4 + x_{-2} * h_5 + x_{-3} * h_6 + x_{-4} * h_7 + \dots \\$$

### These can be re-written as:

$$y_{0} = [x_{0} * h_{0} + x_{-4} * h_{4} + x_{-8} * h_{8} + ..]$$

$$+[x_{-1} * h_{1} + x_{-5} * h_{5} + x_{-9} * h_{9} + ..]$$

$$+[x_{-2} * h_{2} + x_{-6} * h_{6} + +x_{-10} * h_{10} + ..]$$

$$+[x_{-3} * h_{3} + x_{-7} * h_{7} + +x_{-11} * h_{11} + ..]$$

$$y_{1} = [x_{1} * h_{0} + x_{-3} * h_{4} + x_{-7} * h_{8} + ..]$$

$$+[x_{0} * h_{1} + x_{-4} * h_{5} + x_{-8} * h_{9} + ..]$$

$$+[x_{-1} * h_{2} + x_{-5} * h_{6} + +x_{-9} * h_{10} + ..]$$

$$+[x_{-2} * h_{3} + x_{-6} * h_{7} + +x_{-10} * h_{11} + ..]$$

$$y_{2} = [x_{2} * h_{0} + x_{-2} * h_{4} + x_{-6} * h_{8} + ..]$$

$$+[x_{1} * h_{1} + x_{-3} * h_{5} + x_{-7} * h_{9} + ..]$$

$$+[x_{0} * h_{2} + x_{-4} * h_{6} + +x_{-8} * h_{10} + ..]$$

$$+[x_{1} * h_{3} + x_{-5} * h_{7} + +x_{-9} * h_{11} + ..]$$

$$y_{3} = [x_{3} * h_{0} + x_{-1} * h_{4} + x_{-5} * h_{8} + ..]$$

$$+[x_{2} * h_{1} + x_{-2} * h_{5} + x_{-6} * h_{9} + ..]$$

$$+[x_{1} * h_{2} + x_{-3} * h_{6} + +x_{-7} * h_{10} + ..]$$

$$+[x_{0} * h_{2} + x_{-4} * h_{7} + +x_{-9} * h_{11} + ..]$$



- The sampling time of all the instances is 4\*T, where T is the data rate
- H<sub>k</sub> is the FIR whose coefficients are: h<sub>k+4\*1</sub>, for ex, H<sub>0</sub> has h<sub>0</sub>,h<sub>4</sub>,h<sub>8</sub>...

## **Generalization**

- ➤ Following the previous derivations, Lth order parallel filter structure can be generalized to the structure on the right
- ➤ The data stream, whose rate is L\*clock rate, is demuxed into L streams at the clock rate
- ➤ The sampling time for this structure is clock rate (=data rate/L)
- → H<sub>k</sub> is the FIR whose coefficients are h<sub>k+L\*j</sub>, for ex., H<sub>0</sub> has h<sub>0</sub>, h<sub>L</sub>, h<sub>2\*L</sub>

