# Host-Device Memory Transfer Optimization

Zhongliang Chen

4-6-2015

#### **Outline**

- OpenCL memory objects
  - Memory types
  - Placement
  - Mapping and zero copy memory
  - Hardware command queues
- Data transfer options
  - Regular buffers
  - Zero copy buffers
  - Pre-pinned buffers

#### **Memory Types**

- Host memory
  - Unpinned
  - Pinned
    - Regular
    - Device-visible
      - Uncached write combining
- Device memory
  - Regular
  - Host-visible

#### **Bandwidth**

|               | CPU<br>Read | CPU<br>Write | GPU<br>Shader<br>Read | GPU<br>Shader<br>Write | GPU<br>DMA<br>Read | GPU<br>DMA<br>Write |
|---------------|-------------|--------------|-----------------------|------------------------|--------------------|---------------------|
| CPU<br>Memory | 10 - 20     | 10 - 20      | 9 - 10                | 2.5                    | 11 - 12            | 11 - 12             |
| GPU<br>Memory | 0.01        | 9 - 10       | 230                   | 120 - 150              | N/A                | N/A                 |

#### **Unpinned CPU Memory**

- Must be pinned before transfer.
  - Medium performance.
- Transfer mechanisms:
  - o <= 32KB
    - Data is copied to pinned buffer and transferred by DMA.
  - > 32KB and <= 16MB</li>
    - Pages are pinned, transferred by DMA, and unpinned.
  - > 16MB
    - Blocks of 16MB are pinned and transferred by DMA.
       Double buffering is used to overlap pinning and transfer.

#### **Pinned CPU Memory**

- Locked in CPU memory.
  - Not swapped out.
  - Limited size.
- No staging before transfer.
  - Better performance than unpinned CPU memory.
- GPU accessible
  - Discrete GPU: limited bandwidth through PCIe.
  - APU: slow due to cache coherency traffic.

#### **GPU-Visible CPU Memory**

- Pinned. Limited size.
- GPU accessible.
  - No cache coherency traffic.
  - Higher bandwidth than regular pinned memory.
- CPU accessible.
  - A portion is configured as uncached reads and combining writes.
  - Slow reads and scattering writes.
  - Fast streaming writes.
- Used as "GPU memory" on APU.

## **GPU Memory**

- GPU accessible at high bandwidth.
- CPU inaccessible directly.

#### **CPU-Visible GPU Memory**

- Limited size.
- GPU accessible.
  - Full bandwidth.
- CPU accessible.
  - Low bandwidth through PCIe.
  - Uncached reads and combining writes.
    - Slow reads and scattering writes.
    - Fast streaming writes.

# **Memory Placement**

cl\_mem clCreateBuffer (cl\_context\_context, cl\_mem\_flags flags size\_t size,

Cl\_mem\_flags
CL\_MEM\_READ\_WRITE

CL\_MEM\_WRITE\_ONLY

cl\_int \*errcode\_ret)

void \*host ptr.

CL\_MEM\_READ\_ONLY

Deferred allocation

- Memory space is not allocated until the data is first used.
  - A memory object has a location on every device in the context.
  - The first access is slower than subsequent accesses.

CL\_MEM\_ALLOC\_HOST\_PTR

CL\_MEM\_USE\_HOST\_PTR

CL\_MEM\_COPY\_HOST\_PTR

CL\_MEM\_HOST\_WRITE\_ONLY

CL\_MEM\_HOST\_READ\_ONLY

CL\_MEM\_HOST\_NO\_ACCESS

# **Memory Placement**

Default

(none of the following flags)

cl mem clCreateBuffer (cl context context, cl mem flags flags, size tsize,

> void \*host ptr. cl int \*errcode\_ret)

CL MEM READ WRITE

CL MEM WRITE ONLY

cl mem flags

CL MEM READ ONLY

CL\_MEM\_USE\_HOST\_PTR

CL\_MEM\_ALLOC\_HOST\_PTR

Discrete Device memory Copy Host memory **GPU** (different memory area can be used on each map). APU Device-visible host memory CPU Use Map Location Zero directly copy

CL MEM COPY HOST PTR

CL\_MEM\_HOST\_WRITE\_ONLY

CL MEM HOST READ ONLY

CL\_MEM\_HOST\_NO\_ACCESS

Discrete Pinned host Zero Use Location directly CL MEM ALLOC HOST PTR, CL MEM USE HOST PTR **GPU** memory shared by copy (same memory area (clCreateBuffer when VM is all devices in is used on each enabled) context (unless map). APU only device in context is CPU: CPU then, host memory)

# **Memory Placement**

Discrete

CPU

cl mem clCreateBuffer (cl context context, cl mem flags flags,

Use Location directly

area can be used on

(different memory

each map).

void \*host\_ptr,

CL MEM READ WRITE size tsize,

CL MEM WRITE ONLY

cl mem flags

cl\_int \*errcode\_ret)

CL MEM READ ONLY

CL\_MEM\_USE\_HOST\_PTR

CL\_MEM\_ALLOC\_HOST\_PTR

CL MEM COPY HOST PTR

CL\_MEM\_HOST\_WRITE\_ONLY

| CL_MEM_ALLOC_HOST_PTR,<br>CL_MEM_USE_HOST_PTR     | Discrete<br>GPU | Device memory         | Сору         | Pinned host memory,<br>unless only device in<br>context is CPU; then,<br>host memory (same<br>memory area is used<br>on each map). |
|---------------------------------------------------|-----------------|-----------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------|
| (for clCreateImage and clCreateBuffer without VM) | APU             | Device-visible memory |              |                                                                                                                                    |
|                                                   | CPU             |                       | Zero<br>copy | ,                                                                                                                                  |
|                                                   |                 |                       |              |                                                                                                                                    |

CL MEM USE PERSISTENT MEM (when VM is enabled)

**GPU** memory **APU** Host-visible device memory

Host memory

Host-visible device

Zero

copy

CL\_MEM\_HOST\_READ\_ONLY

CL\_MEM\_HOST\_NO\_ACCESS

#### **Placement Optimization**

#### Using CPU

- Create memory objects with cl\_MEM\_ALLOC\_HOST\_PTR and use map / unmap rather than read / write APIs.
  - Zero copy between host memory and application buffer.

#### Using (CPU and GPU) or APU

Create memory objects with

CL MEM USE PERSISTENT MEM AMD.

Zero copy between host and device.

## **Buffers vs. Images**

#### CPU

- No dedicated hardware for image accesses.
- Buffers may be preferred if no sampling is needed.

#### GPU

- Dedicated hardware (texture) for image accesses.
- The best choice is made based on specific memory access patterns.

## **Memory Mapping**

- Another way to access OpenCL memory objects in addition to Read/Write.
- May provide higher performance.
- Zero copy or copy

## Zero Copy vs. Copy

- Zero copy memory objects
  - Located on host / device but accessed directly by host.
  - Not transferred.
- Copy memory objects
  - Located on device.
  - Transferred from / to device when mapped / unmapped.

## **Zero Copy Benefits**

- No transfers performed when mapped / unmapped.
- Better performance when
  - Host memory is accessed by device in a sparse manner, or
  - Copies are too expensive.
- Fast streaming writes.

#### **How to Allocate Zero Copy**

- Host resident
  - O CL\_MEM\_USE\_HOST\_PTR Or CL\_MEM\_ALLOC\_HOST\_PTR.
- Device resident
  - CL MEM USE PERSISTENT MEM AMD.

# **Copy Transfer Policy**



| Flags                          | Transfer on map                                 | Transfer on unmap |  |
|--------------------------------|-------------------------------------------------|-------------------|--|
| CL_MAP_READ                    | Device to host, if map location is not current. | None.             |  |
| CL_MAP_WRITE                   | Device to host, if map location is not current. | Host to device.   |  |
| CL_MAP_READ   CL_MAP_WRITE     | Device to host, if map location is not current. | Host to device.   |  |
| CL_MAP_WRITE_INVALIDATE_REGION | None.                                           | Host to device.   |  |

#### **Map Location**

- map APIs returns the location where the data is mapped.
- Behaviors depend on the memory types.
  - O CL\_MEM\_USE\_HOST\_PTR
  - CL\_MEM\_ALLOC\_HOST\_PTR
  - CL\_MEM\_USE\_HOST\_PTR

```
cl_mem clCreateBuffer (cl_context_context,
cl_mem_flags flags,
size_t size,
void *host_ptr,
cl_int *errcode_ret)
```

#### CL\_MEM\_USE\_HOST\_PTR

- Pinned.
- host\_ptr used as the map location.
- Best practice.
  - Align the memory to 4KB to minimize pinning costs.
  - If host memory is updated only once.
    - Use cl\_mem\_alloc\_host\_ptr | cl\_mem\_copy\_host\_ptr instead.
  - If host memory is updated multiple times.
    - Align the memory to the data type size in the kernel.
  - If device memory is updated.
    - Use CL\_MEM\_USE\_PERSISTENT\_MEM\_AMD and clEnqueueWriteBuffer.

#### CL\_MEM\_ALLOC\_HOST\_PTR

- The same location is used for all maps.
- Runtime tracks if the location contains an up-to-date copy.
  - If so, no transfer from device on CL\_MAP\_READ.

#### CL\_MEM\_COPY\_HOST\_PTR

- May have different map locations.
- With CL\_MEM\_ALLOC\_HOST\_PTR.
  - Pinned and initialized.
- Without cl\_mem\_alloc\_host\_ptr.
  - Runtime copies the data to a temporary buffer.
  - Data is copied at the first use.
    - Performance penalty.
  - Best practice: use clenqueueWriteBuffer instead.

## Reading / Writing / Copying

- Host <-> Device
- Host <-> Host
  - o memcpy.
  - May be slow if reading from device-visible host memory.
- Device <-> Device
  - Kernels used for copying buffers.
  - Kernels used for converting from/to linear addresses mode for images.

## **Command Queue Optimization**

- Use non-blocking commands.
- Use events to specify dependencies.
  - The best case is no dependency where the shader and copy (DMA) engines can run in parallel.
- SW and HW queues
  - SW queues are assigned to HW queues on creation time. hw\_queue\_id = sw\_queue\_id % num\_hw\_queues.
  - Multiple HW queues is beneficial for small kernels.
    - AMD's latest GPUs have 8 asynchronous copy engines.

#### **Review of Definitions**

- Deferred allocation
  - Buffers are not allocated until their first use.
    - First accesses may be slower than subsequent accesses.
- Peak interconnect bandwidth
  - E.g., 16 GB/s with a PCIe 3.0 16x bus
- Pinning
  - Pages in host memory are locked before transferred from / to device.
    - Pinning cost.

## Review of Definitions (cont.)

- WC: Write Combine
  - Multiple adjacent writes are combined into cache lines before sent to the external bus.
    - Fast streaming writes.
- Uncached accesses
  - Accesses without using caches.
    - Typically very slow.

#### Review of Definitions (cont.)

- USWC: Uncached Speculative WC
  - Device-accessible host memory without causing cache coherency traffic
    - Fast streaming writes.
    - Slow reads and scattering writes.

#### **Outline**

- OpenCL memory objects
  - Memory types
  - Placement
  - Mapping and zero copy memory
  - Hardware command queues
- Data transfer options
  - Regular buffers
  - Zero copy buffers
  - Pre-pinned buffers

#### **Types of OpenCL Buffers**

- Regular device buffers
  - Allocated with cl\_mem\_read\_only, cl\_mem\_write\_only, or cl\_mem\_read\_write.
  - Placed on the device memory.
  - Accessed by device at high bandwidth.

# Types of OpenCL Buffers (cont.)

- Zero copy buffers
  - Placed on host or device memory.
  - Accessed through hardware interconnect (PCIe).
  - Mapped/Unmapped at low cost.

# Types of OpenCL Buffers (cont.)

#### Pre-pinned buffers

- Created with CL\_MEM\_ALLOC\_HOST\_PTR or CL\_MEM\_USE\_HOST\_PTR.
- Used by clEnqueueCopyBuffer / clEnqueueReadBuffer / clEnqueueWriteBuffer at peak interconnect bandwidth.

#### **How to Create Buffers?**

- CL\_MEM\_ALLOC\_HOST\_PTR / CL\_MEM\_USE\_HOST\_PTR
  - Zero copy buffers on host.
  - Directly accessible by host at host memory bandwidth.
  - Directly accessible by device through interconnect.
  - Pre-pinned sources or destinations for accesses at peak interconnect bandwidth.
  - May be USWC memory (cl\_MEM\_ALLOC\_HOST\_PTR | Cl\_MEM\_READ\_ONLY).

# **How to Create Buffers? (cont.)**

- CL\_MEM\_USE\_PERSISTENT\_MEM\_AMD
  - Zero copy buffers on device.
  - Directly accessible by device at device memory bandwidth.
  - Directly accessible by host through interconnect.
    - Typically with high streaming write bandwidth, but low read and scattering write bandwidth.
  - Copyable from / to device at peak interconnect bandwidth.

34

#### **Scenarios**

- Application allocates buffers and transfers them with OpenCL.
- Application lets OpenCL allocate and transfer buffers.

- clEnqueueWriteBuffer / clEnqueueReadBuffer.
  - malloc and CL\_MEM\_USE\_HOST\_PTR.

```
pinnedBuffer = clCreateBuffer(CL_MEM_ALLOC_HOST_PTR or CL_MEM_USE_HOST_PTR)
deviceBuffer = clCreateBuffer()
pinnedMemory = clEnqueueMapBuffer(pinnedBuffer)
clEnqueueRead/WriteBuffer(deviceBuffer, pinnedMemory)
clEnqueueUnmapMemObject(pinnedBuffer, pinnedMemory)
```

```
pinnedBuffer = clCreateBuffer(CL_MEM_ALLOC_HOST_PTR or CL_MEM_USE_HOST_PTR)
deviceBuffer = clCreateBuffer()
clEnqueueRead/WriteBuffer(deviceBuffer, pinnedBuffer) Pinning Cost!
```

clEnqueueCopyBuffer.

```
pinnedBuffer = clCreateBuffer(CL_MEM_ALLOC_HOST_PTR or CL_MEM_USE_HOST_PTR)
deviceBuffer = clCreateBuffer()
pinnedMemory = clEnqueueMapBuffer(pinnedBuffer)
Application modifies pinnedMemory
clEnqueueUnmapMemObject(pinnedBuffer, pinnedMemory)
clEnqueueCopyBuffer(pinnedBuffer, deviceBuffer)
```

```
pinnedBuffer = clCreateBuffer(CL_MEM_ALLOC_HOST_PTR or CL_MEM_USE_HOST_PTR)
deviceBuffer = clCreateBuffer()
clEnqueueCopyBuffer(pinnedBuffer, deviceBuffer)
pinnedMemory = clEnqueueMapBuffer(pinnedBuffer)
Application reads pinnedMemory
clEnqueueUnmapMemObject(pinnedBuffer, pinnedMemory)
```

clEnqueueMapBuffer / clEnqueueUnmapMemObject.

```
pinnedBuffer = clEnqueueMapBuffer(deviceBuffer, CL_MAP_WRITE or CL_MAP_READ)
Application writes or reads pinnedBuffer
clEnqueueUnmapMemObject(deviceBuffer, pinnedBuffer)
```

 Zero copy device buffer directly accessed by host.

 Zero copy host buffer directly accessed by device.

```
zeroCopyHostBuffer = clCreateBuffer(CL_MEM_ALLOC_HOST_PTR)
hostBuffer = clEnqueueMapBuffer(zeroCopyHostBuffer, CL_MAP_READ | CL_MAP_WRITE)
Application reads or writes hostBuffer
clEnqueueUnmapMemObject(hostBuffer, zeroCopyHostBuffer)
clEnqueueNDRangeKernel()
```

Be aware that GPU kernel bandwidth is an order of magnitude lower compared to a regular device buffer.

#### Demo

BufferBandwidth

#### **Summary**

- OpenCL memory types, placement, and mapping.
- Data transfer options: regular, zero copy, or pre-pinned buffers.

#### General principle

Decrease host-device transfer as much as possible. If you still have to use it, choose the best practice.

#### **Takeaway**



#### Thank you!

Questions?

#### Reference

- OpenCL university kit
- AMD OpenCL Programming User Guide
- AMD OpenCL Programming Optimization Guide
- Heterogeneous Computing with OpenCL
  - By Benedict Gaster, Lee Howes, David R. Kaeli,
     Perhaad Mistry and Dana Schaa