

# Tuning Performance on Kepler GPUs

An Introduction to Kepler Assembler and Its Usage in CNN optimization

Cheng Wang, Zhe Jia, Kai Chen

Alibaba

### **Convolution Layer Performance on K40**



Height = 16; Width = 16; Channel = 5; Stride = 1; Ksize = 5; Pad = 2; Neuron = 32



## What will you learn?

## Part I: The technologies to improve performance.

- √ High level optimizations
- ✓ Low level optimizations

## Part II: The tool to achieve optimizations from Low Level.

- √ How to use Kepler assembler
- ✓ Some tips about performance





Part I: The Technologies

## Sometimes, you have to write kernels by yourselves!

- Kernel launch time is expensive. Combine different kernels;
   Example: If m, n and k are very small in Sgemm, GPU computing time will be short.
- Global memory access is expensive. Should be minimized;
   Example: im2col+sgemm = direct convolution implementation
- CUDA library cannot always fulfill your performance requests;
   Example: low latency? High throughput?



## Different kinds of optimizations





## Different kinds of optimizations-High Level



- Minimize data transfer between the host and the device;
- · Coalesce global memory accesses;
- Minimize use of global memory, and use shared memory to reduce global memory access;
- Avoid different execution paths within the same warp (divergence);
- Occupancy (thread/block management, shared memory limitation);



## Different kinds of optimizations-Low Level



Use more vectorized instructions:

LDS.128, STS.128;

- Use more dual issues: two dispatchers issue sequential instructions at same clock;
- Schedule instructions efficiently, get better ILP: reorder instructions, hide long latency memory access instructions;
- Occupancy(register availability): register number, register re-use;

#### BUT it is hard to achieve most of low level optimizations

#### Our Experiences

Compiled by nvcc, ~70% performance of cuBLAS Sgemm with exact same

algorithm.

#### Reasons:

1. Low Occupancy:

too many registers.



#### BUT it is hard to achieve most of low level optimizations

#### Our Experiences

Compiled by nvcc, ~70% performance of cuBLAS Sgemm with exact same algorithm.

#### Reasons:

 Low Occupancy: too many registers.

"-maxrregcount n"?

register spilling to local memory!

#### BUT it is hard to achieve most of low level optimizations

#### Our Experiences

#### Reasons:

Bad Instruction Level Parallelism(ILP)

```
/* 0x0880101410141014 */
/*0f08*/
           FFMA R37, R88, R86, R37;
                                       /* 0xcc0094002b1d6096 */
/*0f10*/
           FFMA R34, R89, R86, R34;
                                       /* 0xcc0088002b1d648a */
/*0f18*/
           FFMA R46, R89, R87, R46;
                                       /* 0xcc00b8002b9d64ba */
                                       /* 0xcc009c002e1d609e */
/*0f20*/
           FFMA R39, R88, R92, R39;
/*0f28*/
           FFMA R35, R88, R87, R35;
                                       /* 0xcc008c002b9d608e */
/*0f30*/
           FFMA R40, R89, R92, R40;
                                       /* 0xcc00a0002e1d64a2 */
                                       /* 0xe08400003b9db1b2 */
/*0f38*/
           IADD R108.CC, R108, R119;
```







Part II: The Tool

### **Kepler Assembler**





## Kepler Assembler

GPU Architecture
Kernels in this cubin file

Current kernel name

Parameter info

Shared mem info

Register number

Control code and Instruction

```
code for sm35
```

Kernel number: 14

<KernelName: sgemm\_sm35\_ldg\_nn\_128x8x128x16x16</pre>

<Para\_\_sgemm\_sm35\_ldg\_nn\_128x8x128x16x16: num|3 size|24</pre>

<ParaDetail\_\_sgemm\_sm35\_ldg\_nn\_128x8x128x16x16:</pre>

| Index | Addr  | Size | Align |
|-------|-------|------|-------|
| 1     | 0x140 | 8    | 0     |
| 2     | 0x148 | 8    | 0     |
| 3     | 0x150 | 8    | 0     |

ParaDetail>

```
<Shared__sgemm_sm35_ldg_nn_128x8x128x16x16: size | 8340 align | 4</pre>
```

<Reg\_\_sgemm\_sm35\_ldg\_nn\_128x8x128x16x16: 127</pre>

<code:

#### A.Generate Cubin(demo.cubin)

#### demo.cu:

```
__global___ void kernel(float* array1, float* array2, float* array3){
    int tid = threadIdx.x;
    int bid = blockIdx.x;
    int offset = tid+bid*blockDim.x;

    array3[offset] = array1[offset]*array2[offset];
}
```

```
$nvcc -cubin -gencode arch=compute_35,code=sm_35 demo.cu
```



### B. Optimize Cubin



```
AsKepler
                                                                                                                        User Guide >>
                                            Step 2. Edit the sass code ?
                                                                                         Step 3. Create a Cubin 😯
Step 1. Upload a cubin file ?
                                                                                           $ Info of debugging will be shown at
                                                                                           this console.
    4 # /\ ||(_)||__ __ ||
   7 #/_/ \_\|_||_._/ \__,_||_.__/ \__,_|
    9 # Published by Aliyun CTO Office. Thanks for your trial!
   11 # Please upload a cubin file to get dumped sass code.
   12 # Then you can edit your code here.
   13 # Please make sure your cubin or codes is generated to sm 35 devices and not
     larger than 1MB.
   14 # This is an example of sass code:
   16 Kernel number: 1
   17 #Current Kernel Name. Note: kernel name should be make up from letters, digits and
      the underscore character.
   18 <KernelName: Z12testFunctionPfS_S_S_i
   19 #Parameter Number and Parameter Size.
   20 /Dara 712+astFunctionDfg g g i. numl5 sizal36
```

### C. Use cubin in your code

#### **CUDA** module:



#### D. Tips about performance:

- ➤ Use as many "real" dual issues as you can;
- ➤ Understand the meaning of control code;
- > Be careful with register bank conflict;
- ➤ Take a look at "special control code" used in cuBLAS kernel(pay attention to instruction blocks with more than 3 FFMA instructions);



## **Current Work**

Automatic Gemm and CNN kernel generator.

Performance tuning for our clients

| AliCloud-HPC          | <b>G2</b>                 | <b>G4</b>                 |
|-----------------------|---------------------------|---------------------------|
| CPU                   | Intel Xeon E5 v2 CPU (x2) | Intel Xeon E5 v4 CPU (x2) |
| GPU                   | Tesla K40 (x2)            | Tesla M40 (x2)            |
| Mem                   | 128GB DDR3                | 128GB DDR4                |
| Storage               | 2TB HHD (x8)              | 1.92TB SSD (x8)           |
| Theoretical Peak (SP) | ~11 TFLOPs                | ~16 TFLOPs                |



# Thank you!

#### **Contact info:**

About CUDA kernel performance and Kepler Assembler:

Zhe Jia <u>jiazhe.jz@alibaba-inc.com</u>

Kai Chen <u>kevinchen.ck@alibaba-inc.com</u>

**About HPC GPU Server Purchase:** 

Cheng Wang <u>changren@taobao.com</u>

#### **Use Kepler Assembler (Free):**

1 visit <a href="https://hpc.aliyun.com">https://hpc.aliyun.com</a>

2 click "En" at upper right corner to change into English page

3 "Product & Service"->"tools"->"AsKelper"

4 finish register process, and login

5 visit <a href="https://hpc.aliyun.com">https://hpc.aliyun.com</a>, "Product & Service"->"tools"->"AsKelper"

