### ECS2039 FINAL PROJECT

MICHAEL LOUGHRAN 40327859



# Contents

|    | Introduction                                                                                 | 1  |
|----|----------------------------------------------------------------------------------------------|----|
| 1. | The Accumulator Unit                                                                         | 2  |
|    | 1.1. Verilog for the Accumulator Unit                                                        | 2  |
|    | 1.2. Waveform for the Accumulator Unit                                                       |    |
|    | 1.3. Synthesis and Implementation for the Accumulator                                        |    |
|    | 1.4. RTL Schematic and Implementation Schematics for the Accumulator                         |    |
| 2. | The Read Only Memory Unit                                                                    | 4  |
|    | 2.1. Verilog for ROM                                                                         | 5  |
|    | 2.2. Waveform and Test bench for the ROM Unit                                                | 5  |
|    | 2.3. Synthesis and Implementation for the ROM $\ \ldots \ \ldots \ \ldots \ \ldots \ \ldots$ | 6  |
| 3. | The Customized Subtraction Unit                                                              | 6  |
|    | 3.1. Verilog for the Subtraction Unit                                                        | 6  |
|    | 3.2. Post-Synthesis Functional and Implementation Timing Simulations for Subtraction Unit    | 6  |
| 4. | Finite State Machine                                                                         | 8  |
|    | 4.1. Verilog for FSM                                                                         | 8  |
|    | 4.2. Behaviour Simulation Waveform for the FSM                                               | 8  |
|    | 4.3. RTL Schematic Schematics for the FSM                                                    | 9  |
|    | 4.4. Post-Synthesis Functional and Post-Implementation Timing Simulations for FSM $$         | 10 |
|    | Conclusion                                                                                   | 10 |

# Introduction

This project aims to develop a device using FPGA that will undergo the primary function of a self-checkout machine used in many stores in our modern world. To make this, we will use Xilinx's Vivado to write Verilog and test it, ensuring that it meets the required specification and produce reports and schematics of the design.

The code can be found using the following GitHub repository: 40327859 Final Project

### 1. The Accumulator Unit

This Unit will require that when the user adds a new item, it will update the current amount required for the purchase.



FIGURE 1. Diagram showing adder followed by register

1.1. **Verilog for the Accumulator Unit.** The Verilog used for this is based upon **Figure 1** as shown below:

```
module Accumulator( clk, reset, xi, si);
   input clk;
   input reset;
3
   input [15:0] xi;
   output wire [15:0] si;
   reg [15:0] n;
   always @(posedge clk)
7
8
   begin
        if (reset)
9
10
            n = 16'b0;
11
12
            n = n + xi;
13
        \verb"end"
14
   assign si = n;
   endmodule
```

1.2. Waveform for the Accumulator Unit. To test the accumulator, we need to use the provided testbench, which was:

```
module Accumulator_Test;
   reg clk_t,reset_t;
   reg[15:0] value_t;
   wire[15:0] sum_t;
   Accumulator test(.clk(clk_t),.reset(reset_t),.xi(value_t),.si(sum_t));
   always #10 clk_t = ~clk_t;
6
7
   initial
   begin
8
   reset_t=1;
9
   clk_t=0;
10
11
   value_t=16'h8888;
12
   #30;
   reset_t=0;
13
   value_t = 16 'h0001;
14
   #30;
15
   value_t=16'hffff;
16
   #30;
17
   value_t=16'h1111;
18
   #30;
19
20
   $stop;
^{21}
   endmodule
```

If we run a Behavioural simulation in Vivado, as shown in **Figure 2** we can see that 4369 + 4730 = 8739 so this confirms that the Accumulator works correctly.



FIGURE 2. Screenshot showing the waveform of behavioural simulation of the Accumulator

1.3. **Synthesis and Implementation for the Accumulator.** If we run Synthesis and Implementation in Vivado, we get a waveform shown in **Figure 3**. The right part of the waveform is not shown. This is due to a timing delay when working with the actual hardware.

| 0.000 ns | 10.000 ns | 20.000 ns | 30.000 ns       | 40.000 ns | 50.000 ns | 60.000 ns | 70.000 ns | 80.000 ns | 90.000 ns | 100.000 ns | 110.000 ns |
|----------|-----------|-----------|-----------------|-----------|-----------|-----------|-----------|-----------|-----------|------------|------------|
|          |           |           |                 |           |           |           |           |           |           |            |            |
|          |           |           |                 |           |           |           |           |           |           |            |            |
|          |           |           |                 |           |           |           |           |           |           |            |            |
|          | 34952     |           | \(\frac{1}{2}\) |           | 65535     |           | 4369      |           |           |            |            |
|          |           |           |                 |           | . 0       |           |           |           |           |            | 4369       |

FIGURE 3. Screenshot of the waveform Post-Implementation Functional Simulation of the Accumulator

To compensate for this, we can add a delay of 100 ns which can be done in line 9 in the test bench provided in section 1.2. Which will produce the waveform shown in **Figure 4** 



FIGURE 4. Screenshot of the waveform Post-Implementation Functional Simulation of the Accumulator

1.4. RTL Schematic and Implementation Schematics for the Accumulator. Using Vivado, we can produce the RTL schematic shown in Figure 5.



FIGURE 5. Image showing RTL schematic of the Accumulator

Similarly, we can produce the Implementation schematic shown in Figure 6



Figure 6. Image showing Implementation schematic of the Accumulator

Comparing both schematics, we can see that the implementation schematic is much larger and contains more components than RTL because Implementation looks at Gate level, which is a much lower abstraction hence the more features required in the schematic.

### 2. The Read Only Memory Unit

Now that the Accumulator has been completed, we need a way of storing the price of items. This can be accomplished by using a ROM, a code which will be then addressed to the ROM returning a value. We will use a 16-bit data field, giving a maximum value of  $65535 = 2^{16}$ , meaning the prices must be below this value. The Codes and prices are as follows:

Table 1. Codes for ROM

| Code | Price |
|------|-------|
| 0    | 0     |
| 1    | 25    |
| 2    | 4     |
| 3    | 100   |
| 4    | 12    |
| 5    | 5     |
| 6    | 7     |
| 7    | 91    |
| 8    | 25    |
| 9    | 44    |
| 10   | 17    |
| 11   | 55    |
| 12   | 200   |
| 13   | 11    |
| 14   | 97    |
| 15   | 242   |

2.1. Verilog for ROM. Using the table provided we can incorporate this in Verilog, which is as shown:

```
module ROM(clk, address, data);
   input clk;
2
   input[3:0] address;
3
   output reg[15:0] data;
   always @ (posedge clk)
6
7
   begin
   case(address)
8
       4'b0000: data = 0;
9
       4'b0001: data = 25;
10
       4'b0010: data = 4;
11
       4'b0011: data = 100;
12
       4'b0100: data = 12;
13
       4'b0101: data = 5;
14
       4'b0110: data = 7;
       4'b0111: data = 91;
       4'b1000: data = 25;
17
       4'b1001: data = 44;
18
       4'b1010: data = 17;
19
       4'b1011: data = 55;
20
       4'b1100: data = 200;
21
       4'b1101: data = 11;
22
       4'b1110: data = 97;
23
24
       4'b1111: data = 242;
       default: data = 0;
26
        endcase
27
     end
28
   endmodule
```

2.2. Waveform and Test bench for the ROM Unit. The following testbench was used to produce a waveform for the ROM:

```
module ROM_Test();
      module RUM_lest();
reg clk_tb;
reg [3:0] address_tb;
wire[15:0] data_tb;
ROM test(.clk(clk_tb),.address(address_tb),.data(data_tb));
always #10 clk_tb = ~clk_tb;
initial begin
      clk_tb = 0;
#100
10
11
      address_tb = 4'b0000;
#30
      address_tb = 4'b0001;
      address_tb = 4'b0010;
14
      #30
address_tb = 4'b0011;
16
      address_tb = 4'b0100;
#30
      address_tb = 4'b0101;
#30
20
21
22
      address_tb = 4'b0110;
23
24
      #30
address_tb = 4'b0111;
25
26
      #30
address_tb = 4'b1000;
      address_tb = 4'b1001;
#30
29
30
      address_tb = 4'b1010;
      address_tb = 4'b1011;
      #30
address_tb = 4'b1100;
#30
      address_tb = 4'b1101;
#30
      address_tb = 4'b1110;
      #30
40
      address_tb = 4'b1111;
      #30
      $stop;
      end
endmodule
```

Using Behavioural Simulation, this testbench produced the waveform shown in **Figure 7** we can see that it does indeed match **Table 1** 



FIGURE 7. Screenshot of the Behavioural Simulation of the ROM Simulation of the Accumulator

2.3. Synthesis and Implementation for the ROM. If we run Synthesis and Implementation in Vivado, we can obtain reports which provide Data as shown in Table 2

Table 2. Data from Synthesis and Implementation ROM Reports

| Parameter                      | Value    |
|--------------------------------|----------|
| Total Number of used Slices    | 12       |
| Total Number of used LUTs      | 4        |
| Total Number of used FLIPFLOPS | 8        |
| Maximum Delay Path             | 4.087 ns |
| Total Power Consumption        | 2.981 W  |

#### 3. The Customized Subtraction Unit

The design requires a subtraction unit which will calculate the difference in the amount owed and the account balance which will output the change value and signal success as 1, however we need to ensure that if the account balance is less than the amount owed the change output will be 0 and signal success will be set to 0.

3.1. Verilog for the Subtraction Unit. Which can be seen below:

```
module Subtraction (
       input [15:0] money,
2
3
       input [15:0] balance,
       output wire [15:0] change,
4
5
       output wire success
6
   );
   assign change = (money >= balance) ? (money - balance) : 16'h0;
   assign success = (money >= balance) ? 1'b1 : 1'b0;
9
10
   endmodule
11
```

3.2. Post-Synthesis Functional and Implementation Timing Simulations for Subtraction Unit. Using the test bench provided below we can run simulations to obtain the required waveforms.

```
module Subtraction_Test();
   reg[15:0] money_t, balance_t;
   wire[15:0] change_t;
   wire success_t;
5
   Subtraction test(.money(money_t),.balance(balance_t),
   .change(change_t),.success(success_t));
6
   initial begin
   balance_t =16'd10;
8
   money_t =16'd15;
9
   #50;
10
   balance_t = 16'd10;
11
   money_t = 16'd7;
12
13
   #50;
   $stop;
14
15
16
   endmodule
```

| 0.000 ns | 10.000 ns |    |  | 50.000 ns |   | 90.000 ns |
|----------|-----------|----|--|-----------|---|-----------|
|          |           | 15 |  | X         | 7 |           |
|          |           |    |  | 10        |   |           |
|          |           | 5  |  | *         | 0 |           |
|          |           |    |  |           |   |           |
|          |           |    |  |           |   |           |

FIGURE 8. Screenshot of the Post-Synthesis Functional Timing Simulation of the Subtraction Unit

The Post-Synthesis Functional Timing Simulation can be seen in **Figure 8**Running the Post-Implementation Timing Simulations, we get as shown in **Figure 9** 



Figure 9. Screenshot of the Post-Implementation Timing Simulation of the Subtraction Unit

Within **Figure 9**, we can further zoom into the two blocks in around the 7 ns **Figure 11** and 57 ns **Figure 11**, which give the following:



FIGURE 10. Zoomed Screenshot of the Post-Implementation Timing Simulation of the Subtraction Unit around  $7~\mathrm{ns}$ 



FIGURE 11. Zoomed Screenshot of the Post-Implementation Timing Simulation of the Subtraction Unit around  $57~\mathrm{ns}$ 

When we Compare both simulations, we can see that Post-Implementation has some instability compared to the Post-Synthesis Simulation. This is because the simulation has implemented the design onto the selected hardware, which will consider real-world delays and disturbances. Nevertheless, the function is still correct in both instances.

### 4. FINITE STATE MACHINE

With the other modules created we need to instantiate them to that they will all work together accordingly. We will be using a rising edge clock and the system will be based on the Finite State Machine shown in Figure 12



FIGURE 12. Image showing the FSM of the Self Checkout Machine

4.1. **Verilog for FSM.** Which can be seen below:

```
module FSM (
            input clk, reset, in,
input [3:0] code,
input [15:0] money,
output [15:0] balance, change,
 \frac{4}{5}
 6
             output reg [1:0] state
7
8
9
10
       parameter idle = 0, additems = 1, payment = 2;
       wire [15:0] rom_data;
12
      ROM rom_inst (
.clk(clk),
13
14
             .address(code)
15
16
             .data(rom_data)
       );
17
18
       wire [15:0] total_cost;
19
20
       Accumulator accumulator_inst (
    .clk(clk),
21
             .reset(reset),
22
             .xi((state == additems) ? rom_data : 16'b0),
23
             .si(total_cost)
24
       );
\frac{25}{26}
      27
             .money(money),
.balance(total_cost),
.change(change),
29
30
             .success(success)
31
32
33
34
       always @(posedge clk or posedge reset) begin
            if (reset) begin
    state <= idle;
end else begin
    case (state)</pre>
\frac{35}{36}
37
39
                        idle: begin
   if (in) state <= additems;
end</pre>
40
41
                        additems: begin
if (in) state <= payment;
42
43
44
45
46
47
                         end
                        payment: begin
   if (in && success) state <= idle;</pre>
                         end
48
49
50
51
       assign balance = total_cost;
```

4.2. **Behaviour Simulation Waveform for the FSM.** To test the system, we need to use the provided testbench, which was:

```
module FSM_Test;
reg clk_t, reset_t, in_t;
reg[15:0] code_t;

reg[15:0] money_t;

vire[1:0] state_t;

FSM test(.clk(clk_t), reset(reset_t), in(in_t), code(code_t),
...money(money_t), balance(balance_t), change(change_t),.state(state_t));

always #5 clk_t=^clk_t;

initial begin
reset_t = 1;

clk_t = 0;

in_t = 0;

money_t = 16'd0;

#100;
in_t = 0;

code_t=4'd1;
#10;
code_t=4'd1;
#10;
code_t=4'd3;
#10;
code_t=4'd3;
#10;
code_t=4'd4;
#10;
code_t=4'd4;
#15;
money_t= 16'hfff;
money_t= 16'hffff;
money_t= 16'hffff;
stop;
setd
```

If we run a Behavioural Simulation on the testbench, we get the following waveform:



FIGURE 13. Zoomed Screenshot of the Post-Implementation Timing Simulation of the Subtraction Unit around  $7~\mathrm{ns}$ 

# 4.3. RTL Schematic Schematics for the FSM. As shown in Figure 1



FIGURE 14. RTL schematic of the FSM

If we expand this, we get what is shown in Figure 15



FIGURE 15. RTL schematic of the FSM

4.4. Post-Synthesis Functional and Post-Implementation Timing Simulations for FSM. If we run Synthesis and Implementation in Vivado, we can obtain reports which provide Data as shown in **Table 3**.

Table 3. Data from Synthesis and Implementation ROM Reports

| Parameter                      | Value    |
|--------------------------------|----------|
| Total Number of used Slices    | 73       |
| Total Number of used LUTs      | 46       |
| Total Number of used FLIPFLOPS | 27       |
| Maximum Delay Path             | 8.573 ns |
| Total Power Consumption        | 21.133 W |

#### CONCLUSION

In conclusion, the FPGA-based self-checkout machine project seeks to revolutionize the retail industry by providing a cost-effective, flexible, and easily adaptable solution for streamlining the checkout process. Leveraging Xilinx Vivado and Verilog for the design and testing phases ensures that the final product will be reliable. Future improvements could be that the system could have a countermeasure to avoid the flaw in the FSM where if the user could keep setting it to 1, allowing them to bypass the payment phase, which will cost the client money. Another improvement could be that the chip's efficiency could be improved to a lower wattage.