

# Tiny 16-/14-/12-Bit 5P1 IIaIIUDAGT, WIGH ±2 (16-Bit) LSB INL and 2 ppm/°C Reference

**Data Sheet** 

# AD5683R/AD5682R/AD5681R/AD5683

#### **FEATURES**

Ultrasmall package: 2 mm × 2 mm, 8-lead LFCSP High relative accuracy (INL): ±2 LSB maximum at 16 bits

AD5683R/AD5682R/AD5681R

Low drift, 2.5 V reference: 2 ppm/°C typical Selectable span output: 2.5 V or 5 V

#### **AD5683**

**External reference only** 

Selectable span output:  $V_{REF}$  or  $2 \times V_{REF}$ 

Total unadjusted error (TUE): 0.06% of FSR maximum

Offset error: ±1.5 mV maximum Gain error: ±0.05% of FSR maximum

Low alitch: 0.1 nV-sec High drive capability: 20 mA Low power: 1.2 mW at 3.3 V

Independent logic supply: 1.62 V logic compatible Wide operating temperature range: -40°C to +105°C

Robust 4 kV HBM ESD protection

#### **APPLICATIONS**

**Process controls Data acquisition systems** Digital gain and offset adjustment **Programmable voltage sources** 

#### **GENERAL DESCRIPTION**

The AD5683R/AD5682R/AD5681R/AD5683, members of the nanoDAC+® family, are low power, single-channel, 16-/14-/12-bit buffered voltage out digital-to-analog converters (DACs). The devices, except the AD5683, include an enabled by default internal 2.5 V reference, offering 2 ppm/°C drift. The output span can be programmed to be 0 V to  $V_{REF}$  or 0 V to  $2 \times V_{REF}$ . All devices operate from a single 2.7 V to 5.5 V supply and are guaranteed monotonic by design. The devices are available in a 2.00 mm  $\times$ 2.00 mm, 8-lead LFCSP or a 10-lead MSOP.

The internal power-on reset circuit ensures that the DAC register is written to zero scale at power-up while the internal output buffer is configured in normal mode. The AD5683R/AD5682R /AD5681R/AD5683 contain a power-down mode that reduces the current consumption of the device to 2 µA (maximum) at 5 V and provides software selectable output loads while in powerdown mode.

The AD5683R/AD5682R/AD5681R/AD5683 use a versatile 3-wire serial interface that operates at clock rates of up to 50 MHz. Some devices also include asynchronous RESET pin and  $V_{\text{LOGIC}}$ pin options, allowing 1.8 V compatibility.

#### **Document Feedback**

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### FUNCTIONAL BLOCK DIAGRAM



Figure 1. AD5683R/AD5682R/AD5681R MSOP (For more information, see the Functional Block Diagrams—LFCSP section.)

Table 1. Single-Channel nanoDAC+ Portfolio

| Interface        | Reference | 16-Bit  | 14-Bit  | 12-Bit  |
|------------------|-----------|---------|---------|---------|
| SPI              | Internal  | AD5683R | AD5682R | AD5681R |
|                  | External  | AD5683  |         |         |
| I <sup>2</sup> C | Internal  | AD5693R | AD5692R | AD5691R |
|                  | External  | AD5693  |         |         |

#### **PRODUCT HIGHLIGHTS**

- High Relative Accuracy (INL). AD5683R/AD5683 (16-bit): ±2 LSB maximum.
- 2. Low Drift, 2.5 V On-Chip Reference. 2 ppm/°C typical temperature coefficient. 5 ppm/°C maximum temperature coefficient.
- Two Package Options.  $2.00 \text{ mm} \times 2.00 \text{ mm}$ , 8-lead LFCSP. 10-lead MSOP.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2013–2016 Analog Devices, Inc. All rights reserved. **Technical Support** www.analog.com

| TABLE OF CONTENTS                                                                     |                                                         |    |
|---------------------------------------------------------------------------------------|---------------------------------------------------------|----|
| Features                                                                              | Digital-to-Analog Converter                             | 19 |
| Applications1                                                                         | Transfer Function                                       | 19 |
| Functional Block Diagram1                                                             | DAC Architecture                                        | 19 |
| General Description1                                                                  | Serial Interface                                        | 21 |
| Product Highlights1                                                                   | SPI Serial Data Interface                               | 21 |
| Revision History2                                                                     | Short Write Operation (AD5681R Only)                    | 21 |
| Functional Block Diagrams—LFCSP3                                                      | Internal Registers                                      | 23 |
| Specifications4                                                                       | Commands                                                | 23 |
| AC Characteristics                                                                    | Hardware LDAC                                           | 25 |
| Timing Characteristics6                                                               | Hardware RESET                                          |    |
| Absolute Maximum Ratings 8                                                            | Thermal Hysteresis                                      |    |
| Thermal Resistance                                                                    | Power-Up Sequence                                       |    |
| ESD Caution8                                                                          | Recommended Regulator                                   |    |
| Pin Configurations and Function Descriptions9                                         | Layout Guidelines                                       |    |
| Typical Performance Characteristics                                                   | Outline Dimensions                                      |    |
| Terminology                                                                           | Ordering Guide                                          |    |
| Theory of Operation                                                                   | Ordering duide                                          | 20 |
| REVISION HISTORY                                                                      |                                                         |    |
| 12/2016—Rev. C to Rev. D                                                              | 10/2014—Rev. A to Rev. B                                |    |
| Changed 1.8 V to 1.62 V, 1.8 V $-$ 10% to 1.62 V, 5 V $+$ 10% to 5.5 V,               | Changes to Table 1                                      | 1  |
| and 1.8 V $\leq$ V_logic $\leq$ 2.7 V to 1.62 V $\leq$ V_logic $\leq$ 2.7 VThroughout | Changes to Figure 14                                    |    |
| Changes to DC Power Supply Rejection Ratio, PSRR, Test                                | Added Recommended Regulator Section                     |    |
| Conditions/Comments Column, Table 2                                                   | Changes to Ordering Guide                               | 28 |
| 3/2016—Rev. B to Rev. C                                                               | 1/2014—Rev. 0 to Rev. A                                 |    |
| Changes to Features Section                                                           | Change to Features Section                              | 1  |
| Changes to Specifications Section                                                     | Removed Endnote 2, Endnote 3, Endnote 5, and Endnote 6, |    |
| Changes to Table 25                                                                   | Table 2; Renumbered Sequentially                        |    |
| Changes to AC Characteristics Section, Timing Characteristics                         | Removed Endnote 2, Table 3; Renumbered Sequentially     |    |
| Section, and Table 46                                                                 | Removed Endnote 1, Table 4; Renumbered Sequentially     |    |
| Changes to Figure 4                                                                   | Changes to Table 5                                      | 8  |
| Changes to Table 79                                                                   | Removed Solder Heat Reflow Section and Figure 53;       |    |
| Changes to Table 8                                                                    | Renumbered Sequentially                                 | 25 |
| Changes to Terminology Section                                                        |                                                         |    |
| Changes to SPI Serial Data Interface Section                                          | 12/2013—Revision 0: Initial Version                     |    |

# FUNCTIONAL BLOCK DIAGRAMS—LFCSP



Figure 2. AD5683R/AD5682R/AD5681R LFCSP



Figure 3. AD5683 LFCSP

# **SPECIFICATIONS**

 $V_{\rm DD}$  = 2.7 V to 5.5 V,  $R_L$  = 2 k $\Omega$  to GND,  $C_L$  = 200 pF to GND,  $V_{\rm REF}$  = 2.5 V,  $V_{\rm LOGIC}$ = 1.62 V to 5.5 V,  $-40^{\circ}$ C <  $T_A$  < +105°C, unless otherwise noted.

Table 2.

| Parameter                             | Min | Тур | Max                | Unit     | Test Conditions/Comments                                                         |
|---------------------------------------|-----|-----|--------------------|----------|----------------------------------------------------------------------------------|
| STATIC PERFORMANCE <sup>1</sup>       |     |     |                    |          |                                                                                  |
| AD5683R                               |     |     |                    |          |                                                                                  |
| Resolution                            | 16  |     |                    | Bits     |                                                                                  |
| Relative Accuracy, INL                |     |     |                    | LSB      |                                                                                  |
| A Grade                               |     |     | ±8                 | LSB      |                                                                                  |
| B Grade                               |     |     | ±2                 | LSB      | Gain = 2                                                                         |
|                                       |     |     | ±3                 |          | Gain = 1                                                                         |
| Differential Nonlinearity, DNL        |     |     | ±1                 | LSB      | Guaranteed monotonic by design                                                   |
| AD5683                                |     |     |                    |          |                                                                                  |
| Resolution                            | 16  |     |                    | Bits     |                                                                                  |
| Relative Accuracy, INL                |     |     | ±2                 | LSB      | Gain = 2                                                                         |
|                                       |     |     | ±3                 | LSB      | Gain =1                                                                          |
| Differential Nonlinearity, DNL        |     |     | ±1                 | LSB      | Guaranteed monotonic by design                                                   |
| AD5682R                               |     |     |                    |          |                                                                                  |
| Resolution                            | 14  |     |                    | Bits     |                                                                                  |
| Relative Accuracy, INL                |     |     | ±1                 | LSB      |                                                                                  |
| Differential Nonlinearity, DNL        |     |     | ±1                 | LSB      | Guaranteed monotonic by design                                                   |
| AD5681R                               |     |     |                    |          |                                                                                  |
| Resolution                            | 12  |     |                    | Bits     |                                                                                  |
| Relative Accuracy, INL                |     |     | ±1                 | LSB      |                                                                                  |
| Differential Nonlinearity, DNL        |     |     | ±1                 | LSB      | Guaranteed monotonic by design                                                   |
| Zero-Code Error                       |     |     | 1.25               | mV       | All 0s loaded to DAC register                                                    |
| Offset Error                          |     |     | ±1.5               | mV       |                                                                                  |
| Full-Scale Error                      |     |     | ±0.075             | % of FSR | All 1s loaded to DAC register                                                    |
| Gain Error                            |     |     | ±0.05              | % of FSR |                                                                                  |
| Total Unadjusted Error, TUE           |     |     | ±0.16              | % of FSR | Internal reference, gain = 1                                                     |
|                                       |     |     | ±0.14              | % of FSR | Internal reference, gain = 2                                                     |
|                                       |     |     | ±0.075             | % of FSR | External reference, gain = 1                                                     |
|                                       |     |     | ±0.06              | % of FSR | External reference, gain = 2                                                     |
| Zero-Code Error Drift                 |     | ±1  |                    | μV/°C    |                                                                                  |
| Offset Error Drift                    |     | ±1  |                    | μV/°C    |                                                                                  |
| Gain Temperature Coefficient          |     | ±1  |                    | ppm/°C   |                                                                                  |
| DC Power Supply Rejection Ratio, PSRR |     | 0.2 |                    | mV/V     | DAC code = midscale; $V_{DD} = 5 \text{ V}$                                      |
| OUTPUT CHARACTERISTICS                |     |     |                    |          |                                                                                  |
| Output Voltage Range                  | 0   |     | $V_{REF}$          | V        | Gain = 1                                                                         |
|                                       | 0   |     | $2 \times V_{REF}$ | V        | Gain = 2                                                                         |
| Capacitive Load Stability             |     | 2   |                    | nF       | R <sub>L</sub> = ∞                                                               |
|                                       |     | 10  |                    | nF       | $R_L = 2 k\Omega$                                                                |
| Resistive Load                        | 1   |     |                    | kΩ       | $C_L = 0 \mu F$                                                                  |
| Load Regulation                       |     | 10  |                    | μV/mA    | 5 V, DAC code = midscale; $-30 \text{ mA} \le I_{OUT} \le +30 \text{ mA}$        |
|                                       |     | 10  |                    | μV/mA    | 3 V, DAC code = midscale; $-20 \text{ mA} \le I_{\text{OUT}} \le +20 \text{ mA}$ |
| Short-Circuit Current                 | 20  | 30  | 50                 | mA       |                                                                                  |
| Load Impedance at Rails <sup>2</sup>  |     | 20  |                    | Ω        |                                                                                  |

| Parameter                                         | Min                    | Тур  | Max                 | Unit   | Test Conditions/Comments                                 |
|---------------------------------------------------|------------------------|------|---------------------|--------|----------------------------------------------------------|
| REFERENCE OUTPUT                                  |                        |      |                     |        |                                                          |
| Output Voltage                                    | 2.4975                 |      | 2.5025              | V      | At ambient                                               |
| Voltage Reference TC <sup>3</sup>                 |                        |      |                     |        | See the Terminology section                              |
| A-Grade                                           |                        | 5    | 20                  | ppm/°C |                                                          |
| B-Grade                                           |                        | 2    | 5                   | ppm/°C |                                                          |
| Output Impedance                                  |                        | 0.05 |                     | Ω      |                                                          |
| Output Voltage Noise                              |                        | 16.5 |                     | μV р-р | 0.1 Hz to 10 Hz                                          |
| Output Voltage Noise Density                      |                        | 250  |                     | nV/√Hz | At ambient; $f = 10 \text{ kHz}$ , $C_L = 10 \text{ nF}$ |
| Capacitive Load Stability                         |                        | 5    |                     | μF     | $R_L = 2 k\Omega$                                        |
| Load Regulation Sourcing                          |                        | 50   |                     | μV/mA  | At ambient; V <sub>DD</sub> ≥ 3 V                        |
| Load Regulation Sinking                           |                        | 30   |                     | μV/mA  | At ambient                                               |
| Output Current Load Capability                    |                        | ±5   |                     | mA     | $V_{DD} \ge 3 V$                                         |
| Line Regulation                                   |                        | 80   |                     | μV/V   | At ambient                                               |
| Thermal Hysteresis                                |                        | 125  |                     | ppm    | First cycle                                              |
|                                                   |                        | 25   |                     | ppm    | Additional cycles                                        |
| REFERENCE INPUT                                   |                        |      |                     |        |                                                          |
| Reference Current                                 |                        | 26   |                     | μΑ     | $V_{REF} = V_{DD} = V_{LOGIC} = 5 \text{ V, gain} = 1$   |
|                                                   |                        | 47   |                     | μΑ     | $V_{REF} = V_{DD} = V_{LOGIC} = 5 \text{ V, gain} = 2$   |
| Reference Input Range                             | 1                      |      | $V_{DD}$            | V      |                                                          |
| Reference Input Impedance                         |                        | 120  |                     | kΩ     | Gain = 1                                                 |
|                                                   |                        | 60   |                     | kΩ     | Gain = 2                                                 |
| LOGIC INPUTS                                      |                        |      |                     |        |                                                          |
| I <sub>IN</sub> , Input Current                   |                        |      | ±1                  | μΑ     | Per pin                                                  |
| V <sub>INL</sub> , Input Low Voltage <sup>4</sup> |                        |      | $0.3 \times V_{DD}$ | V      |                                                          |
| V <sub>INH</sub> , Input High Voltage⁴            | $0.7 \times V_{DD}$    |      |                     | V      |                                                          |
| C <sub>IN</sub> , Pin Capacitance                 |                        | 2    |                     | pF     |                                                          |
| LOGIC OUTPUTS (SDO) <sup>5</sup>                  |                        |      |                     |        |                                                          |
| Output Low Voltage, Vol                           |                        |      | 0.4                 | V      | $I_{SINK} = 200 \mu\text{A}$                             |
| Output High Voltage, V <sub>OH</sub>              | $V_{DD} - 0.4$         |      |                     | V      | $I_{SOURCE} = 200  \mu A$                                |
| Pin Capacitance                                   |                        | 4    |                     | pF     |                                                          |
| POWER REQUIREMENTS                                |                        |      |                     |        |                                                          |
| $V_{LOGIC}^5$                                     | 1.62                   |      | 5.5                 | V      |                                                          |
| I <sub>LOGIC</sub> <sup>5</sup>                   |                        | 0.25 | 3                   | μΑ     | $V_{IH} = V_{LOGIC}$ or $V_{IL} = GND$                   |
| V <sub>DD</sub>                                   | 2.7                    |      | 5.5                 | V      | Gain = 1                                                 |
|                                                   | V <sub>REF</sub> + 1.5 |      | 5.5                 | ٧      | Gain = 2                                                 |
| $I_{DD}^{6}$                                      |                        |      |                     |        | $V_{IH} = V_{DD}$ , $V_{IL} = GND$                       |
| Normal Mode <sup>7</sup>                          |                        | 350  | 500                 | μΑ     | Internal reference enabled                               |
|                                                   |                        | 110  | 180                 | μΑ     | Internal reference disabled                              |
| Power-Down Modes <sup>8</sup>                     |                        |      | 2                   | μA     |                                                          |

<sup>&</sup>lt;sup>1</sup> Linearity is calculated using a reduced code range: AD5683R and AD5683 (Code 512 to Code 65,535); AD5682R (Code 128 to Code 16,384); AD5681R (Code 32 to Code 4096). Output unloaded.

<sup>&</sup>lt;sup>2</sup> When drawing a load current at either rail, the output voltage headroom, with respect to that rail, is limited by the 20 Ω typical channel resistance of the output devices; for example, when sinking 1 mA, the minimum output voltage = 20 Ω, 1 mA generates 20 mV. See Figure 38 (Headroom/Footroom vs. Load Current).

<sup>&</sup>lt;sup>3</sup> Reference temperature coefficient is calculated as per the box method. See the Terminology section for more information.

<sup>&</sup>lt;sup>4</sup> Substitute V<sub>LOGIC</sub> for V<sub>DD</sub> if device includes a V<sub>LOGIC</sub> pin.

<sup>&</sup>lt;sup>5</sup> The V<sub>LOGIC</sub> and SDO pins are not available on all models.

<sup>&</sup>lt;sup>6</sup> If the  $V_{LOGIC}$  pin is not available,  $I_{DD} = I_{DD} + I_{LOGIC}$ .

<sup>&</sup>lt;sup>7</sup> Interface inactive. DAC active. DAC output unloaded.

<sup>&</sup>lt;sup>8</sup> DAC powered down.

#### **AC CHARACTERISTICS**

 $V_{\rm DD} = 2.7 \; V \; to \; 5.5 \; V, \; R_{L} = 2 \; k\Omega \; to \; GND, \; C_{L} = 200 \; pF \; to \; GND, \; V_{\rm REF} = 2.5 \; V, \; V_{\rm LOGIC} = 1.62 \; V \; to \; 5.5 \; V, \; -40 ^{\circ}C \; < T_{\rm A} \; < +105 ^{\circ}C, \; unless \; otherwise \; T_{\rm A} \; < +105 ^{\circ}C, \; V_{\rm A} \; = 1.05 ^{\circ}C, \; V_$ noted.1

Table 3.

| Parameter                                     | Тур | Max | Unit   | Test Conditions/Comments                                                    |
|-----------------------------------------------|-----|-----|--------|-----------------------------------------------------------------------------|
| Output Voltage Settling Time <sup>2, 3</sup>  | 5   | 7   | μs     | Gain = 1                                                                    |
| Slew Rate                                     | 0.7 |     | V/µs   |                                                                             |
| Digital-to-Analog Glitch Impulse <sup>2</sup> | 0.1 |     | nV-sec | ±1 LSB change around major carry, gain = 2                                  |
| Digital Feedthrough <sup>2</sup>              | 0.1 |     | nV-sec |                                                                             |
| Total Harmonic Distortion <sup>2</sup>        | -83 |     | dB     | $V_{REF} = 2 V \pm 0.1 V p-p$ , frequency = 10 kHz                          |
| Output Noise Spectral Density                 | 200 |     | nV/√Hz | DAC code = midscale, 10 kHz                                                 |
| Output Noise                                  | 6   |     | μV p-p | 0.1 Hz to 10 Hz; internal reference, DAC = zero scale                       |
| SNR                                           | 90  |     | dB     | At ambient, BW = 20 kHz, $V_{DD}$ = 5 V, $f_{OUT}$ = 1 kHz                  |
| SFDR                                          | 88  |     | dB     | At ambient, BW = 20 kHz, $V_{DD}$ = 5 V, $f_{OUT}$ = 1 kHz                  |
| SINAD                                         | 82  |     | dB     | At ambient, BW = 20 kHz, $V_{DD} = 5 \text{ V}$ , $f_{OUT} = 1 \text{ kHz}$ |

 $<sup>^{1}</sup>$  Temperature range =  $-40^{\circ}$ C to  $+105^{\circ}$ C, typical at 25 $^{\circ}$ C.

#### TIMING CHARACTERISTICS

 $V_{DD} = 2.7 \text{ V}$  to 5.5 V,  $V_{LOGIC} = 1.62 \text{ V}$  to 5.5 V,  $-40^{\circ}\text{C} < T_A < +105^{\circ}\text{C}$ , unless otherwise noted.

Table 4.

|                                       |                                    | 1.62 V | ′ ≤ <b>V</b> LOGIO | ≤ 2.7 V | $2.7 \text{ V} \leq V_{\text{LOGIC}}^2 \leq 5.5 \text{ V}$ |     |     | Daisy Chain and Readback |     |     |      |
|---------------------------------------|------------------------------------|--------|--------------------|---------|------------------------------------------------------------|-----|-----|--------------------------|-----|-----|------|
| Parameter <sup>1</sup>                | Symbol                             | Min    | Тур                | Max     | Min                                                        | Тур | Max | Min                      | Тур | Max | Unit |
| SCLK Cycle Time                       | t <sub>1</sub>                     | 33     |                    |         | 20                                                         |     |     | 40                       |     |     | ns   |
| SCLK High Time                        | t <sub>2</sub>                     | 16     |                    |         | 10                                                         |     |     | 20                       |     |     | ns   |
| SCLK Low Time                         | t <sub>3</sub>                     | 16     |                    |         | 10                                                         |     |     | 20                       |     |     | ns   |
| SYNC to SCLK Falling Edge Setup Time  | t <sub>4</sub>                     | 15     |                    |         | 10                                                         |     |     | 20                       |     |     | ns   |
| Data Setup Time                       | <b>t</b> <sub>5</sub>              | 5      |                    |         | 5                                                          |     |     | 5                        |     |     | ns   |
| Data Hold Time                        | <b>t</b> 6                         | 5      |                    |         | 5                                                          |     |     | 5                        |     |     | ns   |
| SCLK Falling Edge to SYNC Rising Edge | <b>t</b> <sub>7</sub>              | 15     |                    |         | 10                                                         |     |     | 10                       |     |     | ns   |
| Minimum SYNC High Time                | t <sub>8</sub>                     | 20     |                    |         | 20                                                         |     |     | 40                       |     |     | ns   |
| SYNC Falling Edge to SCLK Fall Ignore | t <sub>9</sub>                     | 16     |                    |         | 10                                                         |     |     | 10                       |     |     | ns   |
| SDO Data Valid from SCLK Rising Edge  | t <sub>10</sub>                    |        |                    |         |                                                            |     |     |                          |     | 35  | ns   |
| SYNC Rising Edge to SCLK Falling Edge | t <sub>11</sub>                    |        |                    |         |                                                            |     |     | 10                       |     |     | ns   |
| SYNC Rising Edge to SDO Disabled      | t <sub>12</sub>                    |        |                    |         |                                                            |     |     |                          |     | 60  | ns   |
| SYNC Rising Edge to LDAC Falling Edge | t <sub>13</sub>                    | 25     |                    |         | 25                                                         |     |     | 25                       |     |     | ns   |
| LDAC Pulse Width Low                  | t <sub>14</sub>                    | 20     |                    |         | 15                                                         |     |     | 15                       |     |     | ns   |
| RESET Minimum Pulse Width Low         | t <sub>15</sub>                    | 75     |                    |         | 75                                                         |     |     | 75                       |     |     | ns   |
| RESET Pulse Activation Time           | t <sub>16</sub>                    | 150    |                    |         | 150                                                        |     |     | 150                      |     |     | ns   |
| SYNC Rising Edge to SYNC Rising Edge  | t <sub>17</sub>                    | 1.9    |                    |         | 1.7                                                        |     |     | 1.7                      |     |     | μs   |
| (DAC Updates)                         |                                    |        |                    |         |                                                            |     |     |                          |     |     |      |
| LDAC Falling Edge to SYNC Rising Edge | t <sub>18</sub>                    | 1.8    |                    |         | 1.65                                                       |     |     | 1.65                     |     |     | μs   |
| Reference Power-Up <sup>3</sup>       | tref_power_up4                     |        | 600                |         |                                                            | 600 |     |                          | 600 |     | μs   |
| Exit Shutdown <sup>3</sup>            | t <sub>SHUTDOWN</sub> <sup>5</sup> |        |                    | 6       |                                                            |     | 6   |                          |     | 6   | μs   |

 $<sup>^1</sup>$  All input signals are specified with  $t_R = t_F = 1$  ns/V (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of ( $V_{IL} + V_{IH}$ )/2.

<sup>&</sup>lt;sup>2</sup> See the Terminology section. <sup>3</sup> AD5683R/AD5683 to ±2 LSB, AD5682R to ±1 LSB, AD5681R to ±0.5 LSB.

 $<sup>^2</sup>$  Substitute  $V_{\text{DD}}$  for  $V_{\text{LOGIC}}$  on devices that do not include a  $V_{\text{LOGIC}}$  pin.

<sup>&</sup>lt;sup>3</sup> Not shown in Figure 4.

<sup>&</sup>lt;sup>4</sup> Same timing must be expected when powering up the device after  $V_{DD} = 2.7 \text{ V}$ .

<sup>&</sup>lt;sup>5</sup> Time required to exit power-down to normal mode of AD5683R/AD5682R/AD5681R operation; SYNC rising edge to 90% of DAC midscale value, with output unloaded.

## Timing and Circuit Diagrams



Figure 4. SPI Timing Diagram, Compatible with Mode 1 and Mode 2 (See the AN-1248 Application Note)



Figure 5. Load Circuit for Digital Output (SDO) Timing Specifications

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

Table 5.

| Parameter                                 | Rating                                                                          |
|-------------------------------------------|---------------------------------------------------------------------------------|
| V <sub>DD</sub> to GND                    | −0.3 V to +7 V                                                                  |
| V <sub>LOGIC</sub> to GND                 | −0.3 V to +7 V                                                                  |
| V <sub>OUT</sub> to GND                   | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V or } +7 \text{ V}$ (whichever is less) |
| V <sub>REF</sub> to GND                   | -0.3 V to V <sub>DD</sub> + 0.3 V or +7 V (whichever is less)                   |
| Digital Input Voltage to GND <sup>1</sup> | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V or } +7 \text{ V}$ (whichever is less) |
| Operating Temperature Range<br>Industrial | −40°C to +105°C                                                                 |
| Storage Temperature Range                 | −65°C to +150°C                                                                 |
| Junction Temperature (T <sub>J</sub> max) | 135°C                                                                           |
| Power Dissipation                         | $(T_J \max - T_A)/\theta_{JA}$                                                  |
| ESD <sup>2</sup>                          | 4 kV                                                                            |
| FICDM <sup>3</sup>                        | 1.25 kV                                                                         |

<sup>&</sup>lt;sup>1</sup> Substitute VDD with VLOGIC on devices that include a VLOGIC pin.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

 $\theta_{\text{JA}}$  is defined by the JEDEC JESD51 standard, and the value is dependent on the test board and test environment.

Table 6. Thermal Resistance<sup>1</sup>

| Package Type | θја | θις | Unit |
|--------------|-----|-----|------|
| 8-Lead LFCSP | 90  | 25  | °C/W |
| 10-Lead MSOP | 135 | N/A | °C/W |

<sup>&</sup>lt;sup>1</sup> JEDEC 2S2P test board, still air (0 m/sec airflow).

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<sup>&</sup>lt;sup>2</sup> Human body model (HBM) classification.

<sup>&</sup>lt;sup>3</sup> Field-Induced Charged-Device Model classification.

# PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 6. Pin Configuration, 8-Lead LFCSP, LDAC Option



Figure 7. Pin Configuration, 8-Lead LFCSP, VLOGIC Option



Figure 8. Pin Configuration, 8-Lead LFCSP, RESET Option

Table 7. Pin Function Descriptions, 8-Lead LFCSP

|      | Pin No.            |       |                    |                                                                                                                                                                                                                                                                                                     |
|------|--------------------|-------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDAC | V <sub>LOGIC</sub> | RESET | Mnemonic           | Description                                                                                                                                                                                                                                                                                         |
| 1    | 1                  | 1     | $V_{\text{DD}}$    | Power Supply Input. These devices can be operated from 2.7 V to 5.5 V. Decouple the supply to GND.                                                                                                                                                                                                  |
| 2    | N/A                | N/A   | LDAC               | LDAC can be operated in asynchronous mode (see Figure 4). Pulsing this pin low allows the DAC register to be updated if the input register has new data. This pin can be tied permanently low; in this case, the DAC is automatically updated when new data is written to the input register.       |
| N/A  | 2                  | N/A   | V <sub>LOGIC</sub> | Digital Power Supply. Voltage ranges from 1.62 V to 5.5 V.                                                                                                                                                                                                                                          |
| N/A  | N/A                | 2     | RESET              | Asynchronous Reset Input. The RESET input is low level sensitive. When RESET is low, all LDAC pulses are ignored, the input and DAC registers are at their default values, and the output is connected to GND. Data written to the AD5683R is ignored. If not used, this pin can be tied to VLOGIC. |
| 3    | 3                  | 3     | GND                | Ground Reference Point for All Circuitry on the Device.                                                                                                                                                                                                                                             |
| 4    | 4                  | 4     | SCLK               | Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. Data can be transferred at rates of up to 50 MHz.                                                                                                                                  |
| 5    | 5                  | 5     | SYNC               | Active Low Control Input. This is the frame synchronization signal for the input data. When SYNC goes low, it powers on the SCLK and SDI buffers and enables the input shift register. Data is transferred in on the falling edges of the next 24 clocks.                                           |
| 6    | 6                  | 6     | SDI                | Serial Data Input. This device has a 24-bit shift register. Data is clocked into the register on the falling edge of the serial clock input.                                                                                                                                                        |
| 7    | 7                  | 7     | V <sub>REF</sub>   | AD5683R/AD5682R/AD5681R Reference Output. When using the internal reference, this is the reference output pin. The default for this pin is as a reference output. It is recommended that this pin be decoupled to GND with a 10 nF capacitor.                                                       |
| 8    | 8                  | 8     | V <sub>OUT</sub>   | Analog Output Voltage from the DAC. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                |
| 0    | 0                  | 0     | EPAD               | Exposed Pad. Connect the exposed pad to GND.                                                                                                                                                                                                                                                        |





Figure 9. Pin Configuration, 10-Lead MSOP,  $V_{LOGIC}$  Option

Figure 10. Pin Configuration, 10-Lead MSOP, SDO Option

#### Table 8. Pin Function Descriptions, 10-Lead MSOP

| V <sub>LOGIC</sub> | SDO                                                                                                                                                                                                                                                                              | Mnemonic           | Description                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1                  | 1                                                                                                                                                                                                                                                                                | $V_{DD}$           | Power Supply Input. These devices can be operated from 2.7 V to 5.5 V. Decouple this pin to GND.                                                                                                                                                                                 |  |  |  |  |  |
| 2                  | N/A                                                                                                                                                                                                                                                                              | V <sub>LOGIC</sub> | Digital Power Supply. Voltage ranges from 1.62 V to 5.5 V. Decouple this pin to GND.                                                                                                                                                                                             |  |  |  |  |  |
| 3                  | 2 RESET Hardware Reset Pin. The RESET input is low level sensitive. When RESET is low, the device external pins are ignored. The input and DAC registers are loaded with a zero-scale value control register is loaded with default values. If not used, tie this pin to VLOGIC. |                    |                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| N/A                | 3                                                                                                                                                                                                                                                                                | SDO                | Serial Data Output. Can be used for daisy chaining or readback commands.                                                                                                                                                                                                         |  |  |  |  |  |
| 4                  | 4                                                                                                                                                                                                                                                                                | LDAC               | Load DAC. Transfers the content of the input register to the DAC register. It can be operated in asynchronous mode (see Figure 4). This pin can be tied permanently low; in this case, the DAC register is automatically updated when new data is written to the input register. |  |  |  |  |  |
| 5                  | 5                                                                                                                                                                                                                                                                                | GND                | Ground Reference.                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 6                  | 6                                                                                                                                                                                                                                                                                | SCLK               | Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. Data can be transferred at rates of up to 50 MHz.                                                                                                               |  |  |  |  |  |
| 7                  | 7                                                                                                                                                                                                                                                                                | SYNC               | Synchronization Data Input. When SYNC goes low, it enables the SCLK and SDI buffers and the input shift register.                                                                                                                                                                |  |  |  |  |  |
| 8                  | 8                                                                                                                                                                                                                                                                                | SDI                | Serial Data Input. Data is sampled on the falling edge of SCLK.                                                                                                                                                                                                                  |  |  |  |  |  |
| 9                  | 9                                                                                                                                                                                                                                                                                | V <sub>REF</sub>   | Reference Input/Output. When using the internal reference, this is the reference output pin. The default for this pin is as a reference output. It is recommended that this pin be decoupled to GND with a 10 nF capacitor.                                                      |  |  |  |  |  |
| 10                 | 10                                                                                                                                                                                                                                                                               | V <sub>OUT</sub>   | Analog Output Voltage from the DAC. The output amplifier has rail-to-rail operation.                                                                                                                                                                                             |  |  |  |  |  |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 11. AD5683R/AD5683 INL



Figure 12. AD5682R INL



Figure 13. AD5681R INL



Figure 14. AD5683R/AD5683 DNL



Figure 15. AD5682R DNL



Figure 16. AD5681R DNL



Figure 17. INL and DNL Error vs. Temperature (AD5683R/AD5683)



Figure 18. INL and DNL Error vs. Supply Voltage



Figure 19. TUE vs. Temperature



Figure 20. INL Error and DNL Error vs. V<sub>REF</sub> (AD5683R/AD5683)



Figure 21. TUE vs. Code



Figure 22. TUE vs. Supply



Figure 23. Gain Error and Full-Scale Error vs. Temperature



Figure 24. Zero Code Error and Offset Error vs. Temperature



Figure 25. Internal Reference Voltage vs. Temperature (Grade B)



Figure 26. Gain Error and Full-Scale Error vs. Supply



Figure 27. Zero Code Error and Offset Error vs. Supply



Figure 28. Reference Output Spread



Figure 29. Internal Reference Voltage vs. Supply Voltage



Figure 30. Internal Reference Noise, 0.1 Hz to 10 Hz



Figure 31. 0.1 Hz to 10 Hz Output Noise Plot, Internal Reference On



Figure 32. Internal Reference Voltage vs. Load Current



Figure 33. Internal Reference Noise Spectral Density vs. Frequency



Figure 34. 0.1 Hz to 10 Hz Output Noise Plot, External Reference



Figure 35. Noise Spectral Density vs. Frequency, Gain = 1



Figure 36. Source and Sink Capability, Gain = 1



Figure 37. Supply Current vs. Temperature



Figure 38. Headroom/Footroom vs. Load Current



Figure 39. Source and Sink Capability, Gain = 2



Figure 40. Digital-to-Analog Glitch Impulse



Figure 41. Capacitive Load vs. Settling Time, Gain = 1



Figure 42. Total Harmonic Distortion at 1 kHz



Figure 43. Power-On Reset to 0 V



Figure 44. Capacitive Load vs. Settling Time, Gain = 2



Figure 45. Multiplying Bandwidth, External Reference 2.5 V  $\pm$  0.1 V p-p, 10 kHz to 10 MHz



Figure 46. Exiting Power-Down to Midscale

## **TERMINOLOGY**

#### Relative Accuracy or Integral Nonlinearity (INL)

For the DAC, relative accuracy or integral nonlinearity is a measurement of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function. See Figure 11, Figure 12, and Figure 13 for typical INL vs. code plots.

#### Differential Nonlinearity (DNL)

Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of  $\pm 1$  LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. See Figure 14, Figure 15, and Figure 16 for typical DNL vs. code plots.

#### **Zero Code Error**

Zero code error is a measurement of the output error when zero code (0x0000) is loaded to the DAC register. Ideally, the output must be 0 V. The zero code error is always positive in the AD5683R/AD5682R/AD5681R because the output of the DAC cannot fall below 0 V due to a combination of the offset errors in the DAC and the output amplifier. Zero code error is expressed in mV. A plot of zero code error vs. temperature is shown in Figure 24.

#### **Full-Scale Error**

Full-scale error is a measurement of the output error when full-scale code (0xFFFF) is loaded to the DAC register. Ideally, the output must be  $V_{\text{REF}}$  – 1 LSB or  $|2\times V_{\text{REF}}|$  – 1 LSB. Full-scale error is expressed in percent of full-scale range (% of FSR). See Figure 23 and Figure 26 for plots of full-scale error.

#### **Gain Error**

Gain error is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from the ideal expressed as % of FSR.

#### **Zero-Code Error Drift**

Zero-code error drift is a measurement of the change in zero-code error with a change in temperature. It is expressed in  $\mu V$ /°C.

#### **Gain Temperature Coefficient**

Gain temperature coefficient is a measurement of the change in gain error with changes in temperature. It is expressed in ppm of FSR/°C.

#### **Offset Error**

Offset error is a measure of the difference between  $V_{\text{OUT}}$  (actual) and  $V_{\text{OUT}}$  (ideal) expressed in mV in the linear region of the transfer function. Offset error is measured on the AD5683R with Code 512 loaded in the DAC register. It can be negative or positive.

#### DC Power Supply Rejection Ratio (PSRR)

PSRR indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in  $V_{\text{OUT}}$  to a change in  $V_{\text{DD}}$  for mid-scale output of the DAC. It is measured in dB.  $V_{\text{REF}}$  is held at 2 V, and  $V_{\text{DD}}$  is varied by  $\pm 10\%$ .

#### **Output Voltage Settling Time**

Output voltage settling time is the amount of time it takes for the output of a DAC to settle to a specified level for a  $\frac{1}{4}$  to  $\frac{3}{4}$  scale input change.

#### Digital-to-Analog Glitch Impulse

Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is normally specified as the area of the glitch in nV-sec and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000), as shown in Figure 40.

#### Digital Feedthrough

Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC, but it is measured when the DAC output is not updated. Digital feedthrough is specified in nV-sec and measured with a full-scale code change on the data bus, that is, from all 0s to all 1s and vice versa.

#### Reference Feedthrough

Reference feedthrough is the ratio of the amplitude of the signal at the DAC output to the reference input when the DAC output is not being updated. It is expressed in dB.

#### **Output Noise Spectral Density**

Noise spectral density is a measurement of the internally generated random noise. Random noise is characterized as a spectral density ( $nV/\sqrt{Hz}$ ). It is measured by loading the DAC to midscale and measuring noise at the output. It is measured in  $nV/\sqrt{Hz}$ . See Figure 31, Figure 34, and Figure 35 for a plot of noise spectral density. The noise spectral density for the internal reference is shown in Figure 30 and Figure 33.

#### Multiplying Bandwidth

The amplifiers within the DAC have a finite bandwidth. The multiplying bandwidth is a measure of this finite bandwidth. A sine wave on the reference (with full-scale code loaded to the DAC) appears on the output. The multiplying bandwidth is the frequency at which the output amplitude falls to 3 dB below the input.

#### **Total Harmonic Distortion (THD)**

THD is the difference between an ideal sine wave and the attenuated version using the DAC. The sine wave is used as the reference for the DAC, and the THD is a measurement of the harmonics present on the DAC output. It is measured in dB.

#### **Voltage Reference Temperature Coefficient (TC)**

Voltage reference TC is a measure of the change in the reference output voltage with a change in temperature. The reference TC is calculated using the box method, which defines the TC as the maximum change in the reference output over a given temperature range expressed in ppm/°C, as follows:

$$TC = \left[ \frac{V_{REFmax} - V_{REFmin}}{V_{REFnom} \times TempRange} \right] \times 10^{6}$$

where:

 $V_{REFmax}$  is the maximum reference output measured over the total temperature range.

 $V_{REFmin}$  is the minimum reference output measured over the total temperature range.

 $V_{REFnom}$  is the nominal reference output voltage, 2.5 V. *TempRange* is the specified temperature range,  $-40^{\circ}$ C to  $+105^{\circ}$ C.

#### Thermal Hysteresis

Thermal hysteresis is the voltage difference induced on the reference voltage by sweeping the temperature from ambient to cold, to hot, and then back to ambient.

# THEORY OF OPERATION DIGITAL-TO-ANALOG CONVERTER

The AD5683R/AD5682R/AD5681R are single 16-bit, 14-bit, and 12-bit, serial input, voltage output DACs with a 2.5 V internal reference. The devices operate from supply voltages of 2.7 V to 5.5 V. Data is written to the AD5683R/AD5682R/AD5681R in a 24-bit word format via a 3-wire serial interface. The AD5683R/AD5682R/AD5681R incorporate a power-on reset circuit that ensures that the DAC output powers up to a zero scale. The devices also have a software power-down mode that reduces the typical current consumption to 2  $\mu$ A maximum.

#### TRANSFER FUNCTION

The internal reference is on by default. For users that need an external reference, the AD5683 is available. The input coding to the DAC is straight binary. The ideal output voltage is given by the following equations:

For the AD5683R,

$$V_{OUT}(D) = Gain \times V_{REF} \times \left[\frac{D}{65,536}\right]$$

For the AD5682R,

$$V_{OUT}(D) = Gain \times V_{REF} \times \left[\frac{D}{16,384}\right]$$

For the AD5681R,

$$V_{OUT}(D) = Gain \times V_{REF} \times \left[ \frac{D}{4096} \right]$$

where:

*D* is the decimal equivalent of the binary code that is loaded to the DAC register.

*Gain* is the gain of the output amplifier. By default, it is set to  $\times 1$ . The gain can also be set to  $\times 2$  using the gain bit in the write control register.

#### **DAC ARCHITECTURE**

The AD5683R/AD5682R/AD5681R/AD5683 implements segmented string DAC architecture with an internal output buffer. Figure 47 shows the internal block diagram.



Figure 47. DAC Channel Architecture Block Diagram

The simplified segmented resistor string DAC structure is shown in Figure 48. The code loaded to the DAC register determines the switch on the string that is connected to the output buffer.

Because each resistance in the string has same value, R, the string DAC is guaranteed monotonic.



Figure 48. Simplified Resistor String Structure

#### **Internal Reference**

The AD5683R/AD5682R/AD5681R on-chip reference is on at power-up but can be disabled via a write to the write control register.

The AD5683R/AD5682R/AD5681R each have a 2.5 V, 2 ppm/°C reference, giving a full-scale output of 2.5 V or 5 V, depending on the state of the gain bit.

The internal reference is available at the  $V_{\text{REF}}$  pin. It is internally buffered and capable of driving external loads of up to 50 mA.

#### **External Reference**

The  $V_{\text{REF}}$  pin is an input pin in the AD5683. It can also be configured as an input pin on the AD5683R/AD5682R/AD5681R, allowing the use of an external reference if the application requires it.

In the AD5683R/AD5682R/AD5681R, the default condition of the on-chip reference is on at power-up. Before connecting an external reference to the pin, disable the internal reference by writing to the REF bit (Bit DB16) in the write control register.

#### **Output Buffer**

The output buffer is designed as an input/output rail-to-rail, which gives a maximum output voltage range of up to  $V_{\rm DD}$ . The gain bit sets the segmented string DAC gain to  $\times 1$  or  $\times 2$ , as shown in Table 12.

The output buffer voltage is determined by  $V_{\text{REF}}$ , the gain bit, and the offset and gain errors.

The output buffer can drive a 10 nF capacitance with a  $2 \text{ k}\Omega$  resistor in parallel, as shown in Figure 41 and Figure 44. If a higher capacitance load is required, use the snubber method or a shunt resistor to isolate the load from the output amplifier. The slew rate is  $0.7 \text{ V/}\mu\text{s}$  with a  $\frac{1}{4}$  to  $\frac{3}{4}$  scale settling time of  $5 \mu\text{s}$ .

## SERIAL INTERFACE

The AD5683R/AD5682R/AD5681R/AD5683 uses a 3-wire serial interface that is compatible with some SPI modes, Mode 1 and Mode 2, as well as with completely synchronous interfaces such as SPORT. See Figure 4 for a timing diagram of a typical write sequence. See the AN-1248 Application Note for more information about the SPI interface.

#### **SPI SERIAL DATA INTERFACE**

Pulling low SYNC pin, the internal input shift register is enabled, the data in the SDI pin is sampled into the input shift register on the falling edge of SCLK. The SYNC pin must be held low until the complete data-word (24-bits) is loaded from the SDI pin (see Figure 4). When SYNC returns high, the serial data-word is decoded, following the instructions in Table 9.

Between consecutive data-words, SYNC must be held high for a minimum of 20 ns. Between consecutive DAC updates, SYNC must be held high for more than 20 ns to satisfy the DAC update condition as shown in Figure 4.

If SYNC is brought high after 24 falling clock edges, it is interpreted as a valid write, and the first 24 bits are loaded to the input shift register.

To minimize power consumption, it is recommended that all serial interface pins be operated close to the supply rails.

#### **SHORT WRITE OPERATION (AD5681R ONLY)**

The AD5681R SPI serial interface allows data to be transferred using a smaller number of clocks, if required. The last eight bits are don't care bits if the input or DAC registers are written as shown in Table 9. To increase the DAC update rate, the size of the data-word can be reduced.

If  $\overline{\text{SYNC}}$  is brought high between 16 and 24 clock edges, this is interpreted as a valid write and only the first 16 bits are decoded, as shown in Figure 49. If  $\overline{\text{SYNC}}$  is brought high before 16 falling clock edges, the serial write is ignored and the write sequence is considered invalid. If the DCEN bit is enabled, this functionality is not available (see Table 11).

#### SDO Pin

The serial data output pin (SDO), which is available only in the AD5683R, serves two purposes: to read back the contents of the DAC registers and to connect the device in daisy-chain mode.

The SDO pin contains a push-pull output that internally includes a weak pull-down resistor. The data is clocked out of SDO on the rising edge of SCLK, as shown in Figure 4, and the pin is active only when the DCEN bit is enabled in the write control register or automatically enabled during a readback command. In standby mode, the internal pull-down resistor forces a Logic 0 on the bus. Due to the high value of the internal pull-down resistor, other devices can have control over the SDO line if a parallel connection is made.



Figure 49. Short Write on the AD5681R

#### **Daisy-Chain Connection**

Daisy chaining minimizes the number of pins required from the controlling IC. As shown in Figure 50, the SDO pin of one package must be tied to the SDI pin of the next package. The clock period may need to be increased, as shown in Table 4, because of the propagation delay of the line between subsequent devices.

By default, the SDO pin is disabled. To enable daisy-chain operation, the DCEN bit must be set in the write control register (see Table 10).

When the daisy-chain mode is enabled (DCEN = 1), the AD5683R/AD5682R/AD5681R/AD5683 accept as a valid frame any data-word larger than 24 bits, decoding the last 24 bits received, as shown in Figure 51.



Figure 50. Daisy-Chain Connection



Figure 51. Daisy-Chain Timing Diagram

#### **INTERNAL REGISTERS**

#### **Input Shift Register**

The shift register of the AD5683R/AD5682R/AD5681R/AD5683 is 24 bits wide. Serial data is loaded MSB first (DB23) and the first four bits are the command bits, C3 to C0, followed by the data bits.

The data bits comprise a 20-bit, 18-bit, or 16-bit input code, followed by a number of don't care bits as shown in Table 9. The command is decoded on the rising edge of SYNC.

#### **Input Register**

The input register acts as a buffer to preload new data. This register does not control the voltage in the  $V_{\text{OUT}}$  pin. There are two different ways to transfer the contents of the input register to the DAC register: by software or by hardware.

#### **DAC Register**

The DAC register controls the voltage in the  $V_{\text{OUT}}$  pin. This register can be updated by issuing a command or by transferring the contents of the input register to the DAC register.

#### **Table 9. Command Operation**

#### **COMMANDS**

#### **Write Input Register**

The input register allows the preloading of a new value for the DAC register. The transfer from the input register to the DAC register can be triggered by hardware, by the  $\overline{\text{LDAC}}$  pin, or by software using Command 2.

If new data is loaded into the DAC register directly using Command 3, the DAC register automatically overwrites the input register.

#### **Update DAC Register**

This command transfers the contents of the input register to the DAC register and, consequently, the  $V_{\text{OUT}}$  pin is updated.

This operation is equivalent to a software  $\overline{\text{LDAC}}$ .

#### Write DAC Register

The DAC register controls the output voltage in the DAC. This command updates the DAC register on completion of the write operation. The input register is refreshed automatically with the DAC register value.

|    |    | mand<br>:DB20 |    | Data Bits [DB19:DB0] <sup>1</sup> |      |      |      |      |      |            |                  |                  |                    |                    |           |                                              |
|----|----|---------------|----|-----------------------------------|------|------|------|------|------|------------|------------------|------------------|--------------------|--------------------|-----------|----------------------------------------------|
| C3 | C2 | <b>C</b> 1    | CO | DB19                              | DB18 | DB17 | DB16 | DB15 | DB14 | [DB13:DB8] | DB7              | DB6              | DB5                | DB4                | [DB3:DB0] | Operation                                    |
| 0  | 0  | 0             | 0  | X                                 | X    | Х    | X    | Х    | Х    | XX         | Χ                | Χ                | X                  | Х                  | XX        | Do nothing                                   |
| 0  | 0  | 0             | 1  | DB15                              | DB14 | DB13 | DB12 | DB11 | DB10 | DB9DB4     | DB3 <sup>2</sup> | DB2 <sup>2</sup> | DB1 <sup>2,3</sup> | DB0 <sup>2,3</sup> | XX        | Write input register                         |
| 0  | 0  | 1             | 0  | Х                                 | Х    | Х    | Х    | Х    | Х    | XX         | Х                | Х                | Х                  | Х                  | XX        | Update D <u>AC reg</u> ister (software LDAC) |
| 0  | 0  | 1             | 1  | DB15                              | DB14 | DB13 | DB12 | DB11 | DB10 | DB9DB4     | DB3 <sup>2</sup> | DB2 <sup>2</sup> | DB1 <sup>2,3</sup> | DB0 <sup>2,3</sup> | XX        | Write DAC and input register                 |
| 0  | 1  | 0             | 0  | DB19                              | DB18 | DB17 | DB16 | DB15 | DB14 | 00         | 0                | 0                | 0                  | 0                  | 00        | Write control register                       |
| 0  | 1  | 0             | 1  | Х                                 | Х    | Х    | Х    | Х    | Х    | XX         | Х                | Х                | Х                  | Х                  | XX        | Readback input register                      |

<sup>&</sup>lt;sup>1</sup> X means don't care.

<sup>&</sup>lt;sup>2</sup> This bit is a don't care bit for the AD5681R only.

<sup>&</sup>lt;sup>3</sup> This bit is a don't care bit for the AD5682R only.

#### Write Control Register

The write control register sets the power-down and gain functions. It also enables/disables the internal reference and perform a software reset. See Table 10 for the write control register functionality.

Table 10. Write Control Register Bits

| DB19  | DB18 | DB17 | DB16 | DB15 | DB14 |
|-------|------|------|------|------|------|
| Reset | PD1  | PD0  | REF  | Gain | DCEN |

#### **DCEN Bit**

The daisy-chain enable bit (DCEN, Bit DB14) enables the SDO pin, allowing the device to operate in daisy-chain mode. This bit is automatically disabled when a readback command is executed. Enabling this bit disables the write short command feature in the AD5681R.

Table 11. Daisy-Chain Enable Bit (DCEN)

| DB0 | Mode                      |
|-----|---------------------------|
| 0   | Standalone mode (default) |
| 1   | DCEN mode                 |

#### Gain Bit

The gain bit selects the gain of the output amplifier. Table 12 shows how the output voltage range corresponds to the state of the gain bit.

Table 12. Gain Bit

| Gain | Output Voltage Range               |
|------|------------------------------------|
| 0    | 0 V to V <sub>REF</sub> (default)  |
| 1    | $0 \text{ V to } 2 \times V_{REF}$ |

#### **REF Bit**

The on-chip reference is on at power-up by default. This reference can be turned on or off by setting a software-programmable bit, DB16, in the write control register. Table 13 shows how the state of the bit corresponds to the mode of operation.

To reduce the power consumption, it is recommended to disable the internal reference if the device is placed in powerdown mode.

Table 13. Reference Bit (REF)

| REF | Reference Function          |  |  |  |
|-----|-----------------------------|--|--|--|
| 0   | Reference enabled (default) |  |  |  |
| 1   | Reference disabled          |  |  |  |

#### PD0 and PD1 Bits

The AD5683R/AD5682R/AD5681R contain two separate mode of operation that are accessed by writing to the write control register.

In normal mode, the output buffer is directly connected to the  $V_{\mbox{\scriptsize OUT}}$  pin.

In power-down mode, the output buffer is internally disabled and the  $V_{\text{OUT}}$  pin output impedance can be selected to a well-known value, as shown in Table 14.

**Table 14. Operation Modes** 

| Operating Mode               | PD1 | PD0 |
|------------------------------|-----|-----|
| Normal Mode                  | 0   | 0   |
| Power-Down Modes             |     |     |
| 1 kΩ Output Impedance        | 0   | 1   |
| 100 kΩ Output Impedance      | 1   | 0   |
| Three-State Output Impedance | 1   | 1   |

In power-down mode, the device disables the output buffer but does not disable the internal reference. To achieve maximum power savings, it is recommend to disable the REF bit, if possible.

Disabling both the internal reference and the output buffer results in the supply current falling to 2  $\mu A$  at 5 V.

The output stage is shown in Figure 52.



Figure 52. Output Stage During Power-Down

The output amplifier is shut down when the power-down mode is activated. However, unless the internal reference is powered down (using Bit DB16 in the write control register), the bias generator, reference, and resistor string remain on. When in power-down mode, the weak SDO resistor is also disconnected. The supply current falls to 2  $\mu A$  at 5 V. The contents of the DAC register are unaffected when in power-down mode, and the DAC register can continue to be updated. The time that is required to exit power-down is typically 4  $\mu s$  for  $V_{\rm DD}$  = 5 V, or 600  $\mu s$  if the reference is disabled.

#### **Reset Bit**

The write control register of the AD5683R/AD5682R/AD5681R contains a software reset function that resets the input and DAC registers to zero scale and resets the write control register to the default value. A software reset is initiated by setting the reset bit (Bit DB19) in the write control register to 1. When the software reset is complete, the reset bit is cleared to 0 automatically.

#### Readback Input Register

The AD5683R allows readback of the contents of the input register through the SDO pin by using Command 5 (see Table 9), as shown in Figure 53.

The SDO pin is automatically enabled for the duration of the read operation, after which it is disabled again, as shown in Table 15. If the DCEN bit was enabled before the read operation, the bit is reset after a readback operation. If the AD5683R was operating in daisy-chain mode, the user must enable the DCEN bit again.

Table 15. Write and Readback sequence

| SDI      | SDO       | Action                                    |  |  |
|----------|-----------|-------------------------------------------|--|--|
| 0x180000 | 0x000000  | Write 0x8000 to the input register        |  |  |
| 0x500000 | 0x000000  | Prepare data read from the input register |  |  |
| 0x000000 | 0xX8000X1 | Clock out the data                        |  |  |

<sup>&</sup>lt;sup>1</sup> X mean don't care.

#### HARDWARE LDAC

The DACs of the AD5683R/AD5682R/AD5681R/AD5683 have a double buffered interface consisting of an input register and a DAC register. The  $\overline{\text{LDAC}}$  transfers data from the input register to the DAC register and, consequently, the output is updated.

Hold  $\overline{LDAC}$  high while data is clocked into the input shift register. The DAC output is updated by taking  $\overline{LDAC}$  low after  $\overline{SYNC}$  is taken high. The output DAC is updated on the falling edge of  $\overline{LDAC}$ .

If  $\overline{\text{LDAC}}$  is pulsed while the data is being clocked, the pulse is ignored.

#### HARDWARE RESET

RESET is an active low signal that sets the input and DAC registers to zero scale and the control registers to their default values. It is necessary to keep RESET low for 75 ns to complete the operation. When the RESET signal returns high, the output remains at the zero scale until a new value is programmed. While the RESET pin is low, the AD5683R/AD5681R ignore any new command.

If RESET is held low at power-up, the internal reference is not initialized correctly until the RESET pin is released.



Figure 53. Readback Operation

#### THERMAL HYSTERESIS

Thermal hysteresis is the voltage difference induced on the reference voltage by sweeping the temperature from ambient to cold, to hot, and then back to ambient.

The thermal hysteresis data is shown in Figure 54. It is measured by sweeping the temperature from ambient to  $-40^{\circ}\text{C}$ , then to  $+105^{\circ}\text{C}$ , and finally returning to ambient. The  $V_{\text{REF}}$  delta is next measured between the two ambient measurements; the result is shown in a solid line in Figure 54. The same temperature sweep and measurements were immediately repeated; the results are shown in a patterned line in Figure 54.



Figure 54. Thermal Hysteresis

#### **POWER-UP SEQUENCE**

Because there are diodes to limit the voltage compliance at the digital pins and analog pins, it is important to power GND first before applying any voltage to  $V_{\rm DD}, V_{\rm OUT},$  and  $V_{\rm LOGIC}.$  Otherwise, the diode is forward-biased such that  $V_{\rm DD}$  is powered unintentionally. The ideal power-up sequence is GND,  $V_{\rm DD}, V_{\rm LOGIC},$   $V_{\rm REF},$  followed by the digital inputs.

#### RECOMMENDED REGULATOR

The AD5683R/AD5682R/AD5681R/AD5683 use a 5 V ( $V_{DD}$ ) supply as well as a digital logic supply ( $V_{LOGIC}$ ).

The analog and digital supplies required for the AD5683R/AD5682R/AD5681R/AD5683 can be generated using Analog Devices, Inc., low dropout (LDO) regulators such as the ADP7118 and the ADP162, respectively, for analog and digital supplies.

#### **LAYOUT GUIDELINES**

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board (PCB) on which the ADCs are mounted must be designed such that the AD5683R/AD5682R/AD5681R/AD5683 lie on the analog plane.

Ensure that the AD5683R/AD5682R/AD5681R/AD5683 have ample supply bypassing of 10  $\mu\text{F}$  in parallel with a 0.1  $\mu\text{F}$  capacitor on each supply that is located as near to the package as possible (ideally, right up against the device). The 10  $\mu\text{F}$  capacitors are of the tantalum bead type. The 0.1  $\mu\text{F}$  capacitor must have low effective series resistance (ESR) and low effective series inductance (ESI), such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching.

In systems where there are many devices on one board, it is often useful to provide some heat sinking capability to allow the power to dissipate easily.

The LFCSP packages of the AD5683R/AD5682R/AD5681R/AD5683 have an exposed pad beneath the device. Connect this pad to the GND supply of the device. For optimum performance, use special consideration when designing the motherboard and mounting the package. For enhanced thermal, electrical, and board level performance, solder the exposed pad on the bottom of the package to the corresponding thermal land pad on the PCB. Design thermal vias into the PCB land pad area to further improve heat dissipation.

The GND plane on the device can be increased (as shown in Figure 55) to provide a natural heat sinking effect.



Figure 55. Pad Connection to Board

01-14-2013-C

## **OUTLINE DIMENSIONS**



Figure 56. 8-Lead Lead Frame Chip Scale Package [LFCSP\_UD] 2.00 mm × 2.00 mm Body, Ultrathin, Dual Lead (CP-8-10)

Dimensions shown in millimeters



Figure 57. 10-Lead Mini Small Outline Package [MSOP] (RM-10) Dimensions shown in millimeters

#### **ORDERING GUIDE**

|                    | Resolution |                    |                   |             | Package          | Package |          |
|--------------------|------------|--------------------|-------------------|-------------|------------------|---------|----------|
| Model <sup>1</sup> | (Bits)     | Pinout             | Temperature Range | Performance | Description      | Option  | Branding |
| AD5683RACPZ-RL7    | 16         | LDAC               | −40°C to +105°C   | A Grade     | 8-Lead LFCSP_UD  | CP-8-10 | 94       |
| AD5683RACPZ-1RL7   | 16         | $V_{\text{LOGIC}}$ | -40°C to +105°C   | A Grade     | 8-Lead LFCSP_UD  | CP-8-10 | 95       |
| AD5683RACPZ-2RL7   | 16         | RESET              | -40°C to +105°C   | A Grade     | 8-Lead LFCSP_UD  | CP-8-10 | 96       |
| AD5683RARMZ        | 16         | $V_{LOGIC}$        | −40°C to +105°C   | A Grade     | 10-Lead MSOP     | RM-10   | DHY      |
| AD5683RARMZ-RL7    | 16         | $V_{LOGIC}$        | -40°C to +105°C   | A Grade     | 10-Lead MSOP     | RM-10   | DHY      |
| AD5683RBRMZ        | 16         | $V_{\text{LOGIC}}$ | -40°C to +105°C   | B Grade     | 10-Lead MSOP     | RM-10   | DHZ      |
| AD5683RBRMZ-RL7    | 16         | $V_{\text{LOGIC}}$ | -40°C to +105°C   | B Grade     | 10-Lead MSOP     | RM-10   | DHZ      |
| AD5683RBRMZ-3      | 16         | SDO                | -40°C to +105°C   | B Grade     | 10-Lead MSOP     | RM-10   | DJ0      |
| AD5683RBRMZ-3-RL7  | 16         | SDO                | −40°C to +105°C   | B Grade     | 10-Lead MSOP     | RM-10   | DJ0      |
| AD5683RBCPZ-RL7    | 16         | LDAC               | −40°C to +105°C   | B Grade     | 8-Lead LFCSP_UD  | CP-8-10 | 97       |
| AD5683RBCPZ-1RL7   | 16         | $V_{\text{LOGIC}}$ | -40°C to +105°C   | B Grade     | 8-Lead LFCSP_UD  | CP-8-10 | DX       |
| AD5683BCPZ-RL7     | 16         | LDAC               | -40°C to +105°C   | B Grade     | 8-Lead LFCSP_UD  | CP-8-10 | 9A       |
| AD5682RBCPZ-RL7    | 14         | LDAC               | -40°C to +105°C   | B Grade     | 8-Lead LFCSP_UD  | CP-8-10 | 9B       |
| AD5681RBCPZ-RL7    | 12         | LDAC               | -40°C to +105°C   | B Grade     | 8-Lead LFCSP_UD  | CP-8-10 | 98       |
| AD5681RBCPZ-1RL7   | 12         | $V_{LOGIC}$        | -40°C to +105°C   | B Grade     | 8-Lead LFCSP_UD  | CP-8-10 | 99       |
| AD5681RBRMZ        | 12         | $V_{\text{LOGIC}}$ | -40°C to +105°C   | B Grade     | 10-Lead MSOP     | RM-10   | DHX      |
| AD5681RBRMZ-RL7    | 12         | $V_{\text{LOGIC}}$ | -40°C to +105°C   | B Grade     | 10-Lead MSOP     | RM-10   | DHX      |
| EVAL-AD5683RSDZ    |            |                    |                   |             | Evaluation Board |         |          |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.