











TLV707, TLV707P

SBVS153E - FEBRUARY 2011 - REVISED FEBRUARY 2016

# **TLV707, TLV707P**

# 200-mA, Low-I<sub>O</sub>, Low-Noise, Low-Dropout Regulator for Portable Devices

#### **Features**

- 0.5% Typical Accuracy
- Supports 200-mA Output
- Low  $I_0$ : 25  $\mu$ A
- Fixed-Output Voltage Combinations Possible from 0.85 V to 5.0 V<sup>(1)</sup>
- High PSRR:
  - 70 dB at 100 Hz
  - 50 dB at 1 MHz
- Stable With Effective Capacitance of 0.1 µF<sup>(2)</sup>
- Thermal Shutdown and Overcurrent Protection
- Package: 1-mm × 1-mm DQN (X2SON)
- For all available voltage options, see the orderable addendum at the end of the data sheet.
- See Mechanical, Packaging, and Orderable Information for more details.

#### 2 Applications

- Smart Phones and Wireless Handsets
- Gaming and Toys
- WLAN and Other PC Add-On Cards
- TVs and Set-Top Boxes
- Wearable Electronics

#### 3 Description

The TLV707 series (TLV707 and TLV707P) of lowdropout linear regulators (LDOs) are low guiescent current devices with excellent line and load transient performance for power-sensitive applications. These devices provide a typical accuracy of 0.5%. All versions have thermal shutdown and overcurrent protection for safety.

Furthermore, these devices are stable with an effective output capacitance of only 0.1 µF. This feature enables the use of cost-effective capacitors that have higher bias voltages and temperature derating. These devices also regulate to the specified accuracy with no output load.

The TLV707P also provides an active pulldown circuit to quickly discharge the outputs.

The TLV707 series of LDOs are available in a 1-mm x 1-mm DQN (X2SON) package that makes them ideal for handheld applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
| TLV707      | V2CON (4) | 1.00              |  |  |
| TLV707P     | X2SON (4) | 1.00 mm × 1.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Typical Application Circuit





# **Table of Contents**

| 1 | Features 1                           | 8  | Application and Implementation                   | 20 |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 8.1 Application Information                      | 20 |
| 3 | Description 1                        |    | 8.2 Typical Application                          | 20 |
| 4 | Revision History2                    |    | 8.3 Do's and Don'ts                              | 23 |
| 5 | Pin Configuration and Functions 4    | 9  | Power Supply Recommendations                     | 24 |
| 6 | Specifications5                      | 10 | Layout                                           | 24 |
| • | 6.1 Absolute Maximum Ratings 5       |    | 10.1 Layout Guidelines                           | 24 |
|   | 6.2 ESD Ratings                      |    | 10.2 Layout Example                              | 24 |
|   | 6.3 Recommended Operating Conditions |    | 10.3 Thermal Considerations                      | 24 |
|   | 6.4 Thermal Information              |    | 10.4 Power Dissipation                           | 25 |
|   | 6.5 Electrical Characteristics 6     | 11 | Device and Documentation Support                 | 26 |
|   | 6.6 Typical Characteristics          |    | 11.1 Device Support                              | 26 |
| 7 | Detailed Description                 |    | 11.2 Documentation Support                       | 26 |
| • | 7.1 Overview                         |    | 11.3 Trademarks                                  | 26 |
|   | 7.2 Functional Block Diagrams        |    | 11.4 Electrostatic Discharge Caution             | 26 |
|   | 7.3 Feature Description              |    | 11.5 Glossary                                    | 26 |
|   | 7.4 Device Functional Modes          | 12 | Mechanical, Packaging, and Orderable Information |    |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Revision D (January 2015) to Revision E                                                                                       | Page |
|----|-------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed device name to TLV707, TLV707P and changed V <sub>IN</sub> , V <sub>OUT(nom)</sub> , I <sub>OUT</sub> symbols throughout document | 1    |
| •  | Changed DQN package designator name in Package Features bullet                                                                            | 1    |
| •  | Changed Applications bullets                                                                                                              | 1    |
| •  | Deleted first sentence from last paragraph of Description section                                                                         | 1    |
| •  | Changed caption of front-page figure                                                                                                      | 1    |
| •  | Changed Thermal Information table                                                                                                         | 5    |
| •  | Changed T <sub>A</sub> to T <sub>J</sub> in conditions of <i>Electrical Characteristics</i> table                                         | 6    |
| •  | Deleted temperature test conditions from V <sub>OUT</sub> parameter in <i>Electrical Characteristics</i> table                            | 6    |
| •  | Deleted UVLO parameter from Electrical Characteristics table                                                                              | 6    |
| •  | Deleted UVLO block from Figure 58                                                                                                         |      |
| •  | Added cross-reference for Equation 1                                                                                                      | 19   |
| •  | Changed Device Functional Modes section                                                                                                   |      |
| •  | Deleted Undervoltage Lockout (UVLO) section                                                                                               | 19   |
| •  | Changed title of Figure 59                                                                                                                | 20   |
| •  | Added cross-reference for Table 1                                                                                                         | 20   |
| •  | Added cross-reference for Figure 68                                                                                                       | 24   |



| Cł | nanges from Revision C (November 2012) to Revision D                                                                                                                                                                                                                                | Page |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |      |
| •  | Changed references to DFN (SON) package to DQN (X2SON) throughout document                                                                                                                                                                                                          | 1    |
| •  | Changed Features list bullets                                                                                                                                                                                                                                                       | 1    |
| •  | Changed fourth paragraph of Description section                                                                                                                                                                                                                                     | 1    |
| •  | Changed Pin Descriptions table contents                                                                                                                                                                                                                                             | 4    |
| •  | Changed Overview section                                                                                                                                                                                                                                                            | 17   |
| •  | Changed Internal Current Limit section                                                                                                                                                                                                                                              | 18   |
| •  | Changed Input and Output Capacitor Requirements section                                                                                                                                                                                                                             | 20   |
| Cł | nanges from Revision B (October 2011) to Revision C                                                                                                                                                                                                                                 | Page |
| •  | Changed voltage range in fourth Features bullet                                                                                                                                                                                                                                     | 1    |
| •  | Changed front page pinout drawing                                                                                                                                                                                                                                                   | 1    |
| •  | Changed Output voltage range parameter minimum specification in Electrical Characteristics table                                                                                                                                                                                    | 6    |
| •  | Changed DC output accuracy parameter test conditions in Electrical Characteristics table                                                                                                                                                                                            | 6    |
| •  | Changed voltage range in footnote 2 of Ordering Information table                                                                                                                                                                                                                   | 26   |
| Cł | nanges from Revision A (August 2011) to Revision B                                                                                                                                                                                                                                  | Page |
| •  | Deleted reference to DCK package from Features                                                                                                                                                                                                                                      | 1    |
| •  | Deleted DCK package pinout drawing                                                                                                                                                                                                                                                  | 1    |
| •  | Deleted column for DCK package from Pin Descriptions table                                                                                                                                                                                                                          | 4    |
| •  | Deleted DCK package from Thermal Information table                                                                                                                                                                                                                                  | 5    |
| Cł | nanges from Original (February 2011) to Revision A                                                                                                                                                                                                                                  | Page |
| •  | Added footnote to Features to show available voltage options                                                                                                                                                                                                                        | 1    |
| •  | Added preview banner over DCK pinout drawing                                                                                                                                                                                                                                        | 1    |



# 5 Pin Configuration and Functions





#### **Pin Functions**

| P     | PIN    |     | DESCRIPTION                                                                                                                                                                                                                           |  |  |  |  |
|-------|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME  | NO.    | I/O | DESCRIPTION                                                                                                                                                                                                                           |  |  |  |  |
| EN 3  |        | I   | Enable pin. Driving EN over 0.9 V turns on the regulator. Driving EN below 0.4 V puts the regulator into shutdown mode. For TLV707P, output voltage is discharged through an internal $120-\Omega$ resistor when device is shut down. |  |  |  |  |
| GND   | 2      | _   | Ground pin                                                                                                                                                                                                                            |  |  |  |  |
| IN    | IN 4 I |     | Input pin. For good transient performance, place a small 1-µF ceramic capacitor from this pin to ground. See <i>Input and Output Capacitor Requirements</i> for more details.                                                         |  |  |  |  |
| OUT 1 |        | 0   | Regulated output voltage pin. A small 1-µF ceramic capacitor is required from this pin to ground to assure stability. See <i>Input and Output Capacitor Requirements</i> for more details.                                            |  |  |  |  |



#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating junction temperature range (unless otherwise noted)<sup>(1)</sup>

|                              |                                    | MIN      | MAX                | UNIT                                |
|------------------------------|------------------------------------|----------|--------------------|-------------------------------------|
|                              | IN                                 | -0.3     | 6.0                | V                                   |
| Voltage <sup>(2)</sup>       | EN                                 | -0.3     | -0.3 6.0 V         |                                     |
|                              | OUT                                | -0.3     | 6.0                | 6.0 V 6.0 V 6.0 V imited ite 150 °C |
| Current (source)             | OUT                                | Internal | Internally limited |                                     |
| Output short-circuit duratio | on                                 | Inde     | efinite            |                                     |
| Tomporoturo                  | Operating junction, T <sub>J</sub> | -55      | 150                | °C                                  |
| Temperature                  | Storage, T <sub>stg</sub>          | -55      | 150                | °C                                  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.

#### 6.2 ESD Ratings

|             |                         |                                                                                       | VALUE | UNIT |
|-------------|-------------------------|---------------------------------------------------------------------------------------|-------|------|
| V           | Clastrootatia diasharaa | Human body model (HBM) QSS 009-105 (JESD22-A114A) <sup>(1)</sup>                      | ±2000 | V    |
| $V_{(ESD)}$ | Electrostatic discharge | Electrostatic discharge  Charged device model (CDM) QSS 009-147 (JESD22-C101B.01) (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                  |                                      | MIN | NOM | MAX | UNIT |
|------------------|--------------------------------------|-----|-----|-----|------|
| V <sub>IN</sub>  | Input voltage                        | 2.0 |     | 5.5 | V    |
| I <sub>OUT</sub> | Output current                       | 0   |     | 200 | mA   |
| TJ               | Operating junction temperature range | -40 |     | 125 | °C   |

#### 6.4 Thermal Information

|                       |                                              | TLV707, TLV707P |      |
|-----------------------|----------------------------------------------|-----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DQN (X2SON)     | UNIT |
|                       |                                              | 4 PINS          |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 208.1           | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 108.8           | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 159.4           | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 3.8             | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 159.4           | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 110.2           | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> All voltages are with respect to network ground pin.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.5 Electrical Characteristics

At  $V_{IN} = V_{OUT(nom)} + 0.5$  V or 2.0 V (whichever is greater);  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 0.47$   $\mu F$ , and  $T_J = -40$ °C to 85°C, unless otherwise noted. Typical values are at  $T_J = 25$ °C.

|                           | PARAMETER                                       |                                                                  | TEST CONDITIONS                                                                                        |                            | MIN   | TYP  | MAX             | UNIT              |  |
|---------------------------|-------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------|-------|------|-----------------|-------------------|--|
| V <sub>IN</sub>           | Input voltage range                             |                                                                  |                                                                                                        |                            | 2     |      | 5.5             | V                 |  |
|                           | Output voltage range                            |                                                                  |                                                                                                        |                            | 0.85  |      | 5               | V                 |  |
| V <sub>OUT</sub>          | DC autout a source                              |                                                                  |                                                                                                        |                            |       | 0.5% |                 |                   |  |
|                           | DC output accuracy                              | V <sub>OUT</sub> ≥ 0.85 \                                        | /                                                                                                      |                            | -1.5% |      | 1.5%            |                   |  |
| $\Delta V_{O(\Delta VI)}$ | Line regulation                                 |                                                                  |                                                                                                        |                            |       | 1    | 5               | mV                |  |
| $\Delta V_{O(\Delta IO)}$ | Load regulation                                 | 0 mA ≤ I <sub>OUT</sub> ≤                                        | 150 mA                                                                                                 |                            |       | 10   | 20              | mV                |  |
|                           |                                                 |                                                                  | 2.0 V < V <sub>OUT</sub> ≤ 2.4 V                                                                       | $I_{OUT} = 30 \text{ mA}$  |       | 65   |                 |                   |  |
|                           |                                                 |                                                                  | 2.0 V < V <sub>OUT</sub> ≤ 2.4 V                                                                       | $I_{OUT} = 150 \text{ mA}$ |       | 325  | 360             |                   |  |
|                           |                                                 |                                                                  | 241/41/ 6291/                                                                                          | $I_{OUT} = 30 \text{ mA}$  |       | 50   |                 |                   |  |
| \                         | Dronout voltage                                 | $V_{IN} = 0.98 x$                                                | 2.4 V < V <sub>OUT</sub> ≤ 2.8 V                                                                       | I <sub>OUT</sub> = 150 mA  |       | 250  | 300             | m\/               |  |
| $V_{(DO)}$                | Dropout voltage                                 | V <sub>OUT(nom)</sub>                                            | 201/11/2221/                                                                                           | $I_{OUT} = 30 \text{ mA}$  |       | 45   |                 | mV                |  |
|                           |                                                 |                                                                  | $2.8 \text{ V} < \text{V}_{\text{OUT}} \le 3.3 \text{ V}$                                              | $I_{OUT} = 150 \text{ mA}$ |       | 220  | 270             |                   |  |
|                           |                                                 |                                                                  | 3.3 V < V <sub>OUT</sub> ≤ 5.0 V                                                                       | $I_{OUT} = 30 \text{ mA}$  |       | 40   |                 |                   |  |
|                           |                                                 |                                                                  | 3.3 V < V <sub>OUT</sub> ≤ 5.0 V                                                                       | $I_{OUT} = 150 \text{ mA}$ |       | 200  | 250             |                   |  |
| I <sub>CL</sub>           | Output current limit                            | $V_{OUT} = 0.9 \times$                                           | 240                                                                                                    | 300                        | 450   | mA   |                 |                   |  |
| I <sub>(GND)</sub>        | Ground pin current                              | $I_{OUT} = 0 \text{ mA}$                                         |                                                                                                        |                            |       | 25   | 50              | μΑ                |  |
| I <sub>(EN)</sub>         | EN pin current                                  | V <sub>EN</sub> = 5.5 V                                          |                                                                                                        |                            |       | 0.01 |                 | μΑ                |  |
| I <sub>SHUTDOWN</sub>     | Shutdown current                                | $V_{EN} \le 0.4 \text{ V}, 2$                                    | $2.0 \text{ V} \le \text{V}_{\text{IN}} \le 4.5 \text{ V}$                                             |                            |       | 1    |                 | μΑ                |  |
| V <sub>IL(EN)</sub>       | EN pin low-level input voltage (disable device) |                                                                  |                                                                                                        |                            | 0     |      | 0.4             | ٧                 |  |
| V <sub>IH(EN)</sub>       | EN pin high-level input voltage (enable device) |                                                                  |                                                                                                        |                            | 0.9   |      | V <sub>IN</sub> | ٧                 |  |
|                           |                                                 | f = 100 Hz                                                       |                                                                                                        | f = 100 Hz                 |       | 70   |                 |                   |  |
| PSRR                      | Power-supply rejection ratio                    | $V_{IN} = 3.3 \text{ V}, \text{ V}$<br>$I_{OUT} = 30 \text{ mA}$ |                                                                                                        | f = 10 kHz                 |       | 55   |                 | dB                |  |
|                           | ratio                                           | 1001 = 00 111/1                                                  |                                                                                                        | f = 1 MHz                  |       | 50   |                 |                   |  |
| V <sub>n</sub>            | Output noise voltage                            | BW = 100 Hz<br>I <sub>OUT</sub> = 10 mA                          | BW = 100 Hz to 100 kHz, V <sub>IN</sub> = 2.3 V, V <sub>OUT</sub> = 1.8 V,<br>I <sub>OUT</sub> = 10 mA |                            |       | 45   |                 | μV <sub>RMS</sub> |  |
| t <sub>STR</sub>          | Startup time <sup>(1)</sup>                     | C <sub>OUT</sub> = 1.0 μI                                        | F, I <sub>OUT</sub> = 150 mA                                                                           |                            |       | 100  |                 | μs                |  |
| R <sub>PULLDOWN</sub>     | Pulldown resistance<br>(TLV707P only)           |                                                                  |                                                                                                        |                            |       | 120  |                 | Ω                 |  |
| TJ                        | Operating junction temperature                  |                                                                  |                                                                                                        |                            | -40   |      | 125             | °C                |  |

<sup>(1)</sup> Startup time = time from EN assertion to  $0.98 \times Vout$ .



#### 6.6 Typical Characteristics











# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**







# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**





















Figure 56. V<sub>IN</sub> Ramp Up, Ramp Down Response



#### 7 Detailed Description

#### 7.1 Overview

The TLV707 series (TLV707 and TLV707P) belongs to a family of low-dropout regulators (LDOs). This device consumes low quiescent current and delivers excellent line and load transient performance. These characteristics, combined with low noise and very good PSRR with little  $(V_{IN} - V_{OUT})$  headroom, make this device ideal for portable RF applications.

#### 7.2 Functional Block Diagrams



Figure 57. TLV707 Block Diagram

#### **Functional Block Diagrams (continued)**



Figure 58. TLV707P Block Diagram

#### 7.3 Feature Description

This LDO regulator offers current limit and thermal protection. The operating junction temperature of this device is -40°C to 125°C.

#### 7.3.1 Internal Current Limit

The internal current limit helps to protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of the output voltage. In such a case, the output voltage is not regulated, and is  $V_{OUT} = I_{LIMIT} \times R_{LOAD}$ . The PMOS pass transistor dissipates  $(V_{IN} - V_{OUT}) \times I_{LIMIT}$  until thermal shutdown is triggered and the device turns off. When the device cools, the internal thermal shutdown circuit turns the device back on. If the fault condition continues, the device cycles between current limit and thermal shutdown; see the *Thermal Information* table for more details.

The PMOS pass element has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting to 5% of the rated output current is recommended.



#### **Feature Description (continued)**

#### 7.3.2 Shutdown

The enable pin (EN) is active high. The device is enabled when voltage at the EN pin goes above 0.9 V. This relatively lower voltage value required to turn on the LDO can also be used to power the device when it is connected to a GPIO of a newer processor, where the GPIO Logic 1 voltage level is lower than that of traditional microcontrollers. The device is turned off when the EN pin is held at less than 0.4 V. When shutdown capability is not required, EN can be connected to the IN pin.

The TLV707P version has internal active pulldown circuitry that discharges the output with a time constant as given by Equation 1:

$$\tau = \frac{(120 \bullet R_L)}{(120 + R_L)} \bullet C_{OUT}$$

where:

- R<sub>L</sub> = Load resistance
- C<sub>OUT</sub> = Output capacitor (1)

#### 7.4 Device Functional Modes

The TLV707 series is specified over the recommended operating conditions (see the *Recommended Operating Conditions* table). The specifications may not be met when exposed to conditions outside of the recommended operating range.

In order to turn on the regulator, the EN pin must be driven over 0.9 V. Driving the EN pin below 0.4 V causes the regulator to enter shutdown mode.

In shutdown, the current consumption of the device is reduced to 1 µA, typically.



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TLV707 series is a low-dropout regulator (LDO) with low quiescent current that delivers excellent line and load transient performance. This LDO regulator offers current limit and thermal protection. The operating junction temperature of this device series is –40°C to 125°C.

#### 8.2 Typical Application



Figure 59. Typical Application Circuit

#### 8.2.1 Design Requirements

Provide an input supply with adequate headroom to meet minimum VIN requirements (as shown in Table 1), compensate for the GND pin current, and to power the load.

PARAMETER DESIGN REQUIREMENT

Input voltage 1.8 V - 3.6 V

Output voltage 1.2 V

Output current 100-mA

**Table 1. Design Parameters** 

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Input and Output Capacitor Requirements

Generally, 1.0-µF X5R- and X7R-type ceramic capacitors are recommended because these capacitors have minimal variation in value and equivalent series resistance (ESR) over temperature.

However, the TLV707 is designed to be stable with an effective capacitance of 0.1  $\mu$ F or larger at the output. Thus, the device is stable with capacitors of other dielectric types as well, as long as the effective capacitance under operating bias voltage and temperature is greater than 0.1  $\mu$ F. This effective capacitance refers to the capacitance that the LDO detects under operating bias voltage and temperature conditions; that is, the capacitance after taking both bias voltage and temperature derating into consideration. In addition to allowing the use of less expensive dielectrics, this capability of being stable with 0.1- $\mu$ F effective capacitance also enables the use of smaller footprint capacitors that have higher derating in size- and space-constrained applications.

Using a 0.1- $\mu$ F rated capacitor at the output of the LDO does not ensure stability because the effective capacitance under the specified operating conditions is less than 0.1  $\mu$ F. Maximum ESR must be less than 200 m $\Omega$ .



Although an input capacitor is not required for stability, good analog design practice is to connect a  $0.1-\mu F$  to  $1.0-\mu F$ , low ESR capacitor across the IN pin and GND pin of the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated, or if the device is not located close to the power source. If source impedance is more than  $2-\Omega$ , a  $0.1-\mu F$  input capacitor may be necessary to ensure stability.

#### 8.2.2.2 Dropout Voltage

The TLV707 series of LDOs use a PMOS pass transistor to achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the PMOS pass element.  $V_{DO}$  scales approximately with output current because the PMOS device functions similar to a resistor in dropout.

As with any linear regulator, PSRR and transient response are degraded when (V<sub>IN</sub> – V<sub>OLIT</sub>) approaches dropout.

#### 8.2.2.3 Transient Response

As with any regulator, increasing the size of the output capacitor reduces over- and undershoot magnitude but increases the duration of the transient response.

# TEXAS INSTRUMENTS

#### 8.2.3 Application Curves







#### 8.3 Do's and Don'ts

Place at least one 1.0-µF ceramic capacitor as close as possible to the OUT pin of the regulator.

Do not place the output capacitor more than 10 mm away from the regulator.

Connect a 1.0-µF low equivalent series resistance (ESR) capacitor across the IN pin and GND input of the regulator for improved transient performance.

Do not exceed the absolute maximum ratings.



#### 9 Power Supply Recommendations

The device is designed to operate from an input voltage supply range between 2.0 V and 5.5 V. The input voltage range provides adequate headroom in order for the device to have a regulated output. This input supply must be well regulated (see Figure 46 through Figure 53). If the input supply is noisy, additional input capacitors with low ESR help improve the output noise performance.

#### 10 Layout

#### 10.1 Layout Guidelines

#### 10.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance

Place input and output capacitors as close to the device pins as possible. To improve ac performance (such as PSRR, output noise, and transient response), TI recommends that the board be designed with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with the ground plane connected only at the GND pin of the device, as shown in Figure 68. In addition, connect the ground connection for the output capacitor directly to the GND pin of the device. High ESR capacitors may degrade PSRR performance.

#### 10.1.2 Package Mounting

Solder pad footprint recommendations are available from TI's website at www.ti.com. The recommended land pattern for the DQN (X2SON-4) package is provided in *Mechanical*, *Packaging*, and *Orderable Information*.

#### 10.2 Layout Example



Figure 68. Recommended Layout Example

#### 10.3 Thermal Considerations

Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, thus protecting the regulator from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, limit junction temperature to 125°C (maximum). To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions.

For good reliability, thermal protection triggers at least 35°C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the LDO is designed to protect against overload conditions. This circuitry is not intended to replace proper heatsinking. Continuously running the LDO into thermal shutdown degrades device reliability.



#### 10.4 Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the printed-circuit-board (PCB) layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air.

Performance data for JEDEC low- and high-K boards are given in the *Thermal Information* table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation (P<sub>D</sub>) is equal to the product of the output current and the voltage drop across the output pass element, as shown in Equation 2.

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
 (2)



#### 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 Evaluation Modules

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TLV707 and TLV707P. SLVU416 details the design kits and evaluation modules for TLV70728EVM-612.

The EVM can be requested at the Texas Instruments web site through the TLV707 and TLV707P product folders, or purchased directly from the TI eStore.

#### 11.1.1.2 **Spice Models**

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TLV707 and TLV707P is available through the respective device product folders under *Simulation Models*.

#### 11.1.2 Device Nomenclature

Table 2. Ordering Information<sup>(1)</sup>

| PRODUCT                         | V <sub>OUT</sub> <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TLV707 <b>xx(x)<i>Pyyyz</i></b> | <ul> <li>XX(X) is the nominal output voltage. For output voltages with a resolution of 100 mV, two digits are used in the ordering number; otherwise, three digits are used (for example, 18 = 1.8 V, 285 = 2.85 V).</li> <li>P is optional; devices with P have an LDO regulator with an active output discharge.</li> <li>YYY is the package designator.</li> <li>Z is package quantity. Use R for reel (3000 pieces), and T for tape (250 pieces).</li> </ul> |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

• TLV70728EVM-612 Evaluation Module, SLVU416

#### 11.3 Trademarks

All trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated family of devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

<sup>(2)</sup> Output voltages from 0.85 V to 5.0 V in 50-mV increments are available. Contact factory for details and availability.



## PACKAGE OUTLINE

# **DQN0004A**

# X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
- 4. Features may not exist. Recommend use of pin 1 marking on top of package for orientation purposes.



## **EXAMPLE BOARD LAYOUT**

# **DQN0004A**

# X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271) .



# **EXAMPLE STENCIL DESIGN**

# **DQN0004A**

# X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



SOLDER PASTE EXAMPLE
BASED ON 0.075 - 0.1mm THICK STENCIL

EXPOSED PAD

88% PRINTED SOLDER COVERAGE BY AREA

SCALE: 60X

4215302/C 11/2015

#### NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





19-Jul-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TLV707085DQNR    | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | BY                   | Samples |
| TLV707085DQNT    | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | BY                   | Samples |
| TLV70710DQNR     | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ВВ                   | Samples |
| TLV70710DQNT     | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ВВ                   | Samples |
| TLV70710PDQNR    | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | BC                   | Samples |
| TLV70710PDQNT    | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | BC                   | Samples |
| TLV707115DQNR    | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | B3                   | Samples |
| TLV707115DQNT    | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | B3                   | Samples |
| TLV70711PDQNR    | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C3                   | Samples |
| TLV70711PDQNT    | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C3                   | Samples |
| TLV70712PDQNR    | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | WJ                   | Samples |
| TLV70712PDQNT    | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | WJ                   | Samples |
| TLV70715PDQNR    | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | WI                   | Samples |
| TLV70715PDQNT    | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | WI                   | Samples |
| TLV70717DQNR     | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | GD                   | Samples |
| TLV70717DQNT     | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | GD                   | Samples |
| TLV707185DQNR    | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ZN                   | Samples |





www.ti.com

19-Jul-2016

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TLV707185DQNT    | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ZN                   | Samples |
| TLV707185PDQNR   | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | B1                   | Samples |
| TLV707185PDQNT   | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | B1                   | Samples |
| TLV70718DQNR     | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ZC                   | Samples |
| TLV70718DQNT     | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ZC                   | Samples |
| TLV70718PDQNR    | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | SB                   | Samples |
| TLV70718PDQNT    | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | SB                   | Samples |
| TLV70719PDQNR    | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ZM                   | Samples |
| TLV70719PDQNT    | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ZM                   | Samples |
| TLV70725DQNR     | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ВМ                   | Samples |
| TLV70725DQNT     | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ВМ                   | Samples |
| TLV70725PDQNR    | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AT                   | Samples |
| TLV70725PDQNT    | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AT                   | Samples |
| TLV70726DQNR     | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | RF                   | Samples |
| TLV70726DQNT     | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | RF                   | Samples |
| TLV70726PDQNT    | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | SC                   | Samples |
| TLV70727PDQNR    | ACTIVE | X2SON        | DQN                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C6                   | Samples |
| TLV70727PDQNT    | ACTIVE | X2SON        | DQN                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C6                   | Samples |



www.ti.com

19-Jul-2016

| Orderable Device | Status | Package Type | -       | Pins | -    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TLV707285DQNR    | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | RZ             | Samples |
| TLV707285DQNT    | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | RZ             | Samples |
| TLV707285PDQNR   | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | XE             | Samples |
| TLV707285PDQNT   | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | XE             | Samples |
| TLV70728PDQNR    | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | SD             | Samples |
| TLV70728PDQNT    | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | SD             | Samples |
| TLV70729DQNR     | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | BF             | Samples |
| TLV70729DQNT     | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | BF             | Samples |
| TLV70729PDQNR    | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | BG             | Samples |
| TLV70729PDQNT    | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | BG             | Samples |
| TLV70730DQNR     | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HJ             | Samples |
| TLV70730DQNT     | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HJ             | Samples |
| TLV70730PDQNR    | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | SE             | Samples |
| TLV70730PDQNT    | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | SE             | Samples |
| TLV70731DQNR     | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | DI             | Samples |
| TLV70731DQNT     | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | DI             | Samples |
| TLV70732DQNR     | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C8             | Samples |
| TLV70732DQNT     | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C8             | Samples |



19-Jul-2016



www.ti.com

| Orderable Device | Status | Package Type |         | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TLV707335DQNR    | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | F6             | Samples |
| TLV707335DQNT    | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | F6             | Samples |
| TLV70733DQNR     | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | YH             | Samples |
| TLV70733DQNR1    | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | BN             | Samples |
| TLV70733DQNT     | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | YH             | Samples |
| TLV70733PDQNR    | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | TI             | Samples |
| TLV70733PDQNT    | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | TI             | Sample  |
| TLV70734DQNR     | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AQ             | Sample  |
| TLV70734DQNT     | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AQ             | Sample  |
| TLV70734PDQNR    | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AP             | Samples |
| TLV70734PDQNT    | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AP             | Samples |
| TLV70736DQNR     | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | CC             | Samples |
| TLV70736DQNT     | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | CC             | Sample  |
| TLV70736PDQNR    | ACTIVE | X2SON        | DQN     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ZO             | Samples |
| TLV70736PDQNT    | ACTIVE | X2SON        | DQN     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ZO             | Sample  |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



#### PACKAGE OPTION ADDENDUM

19-Jul-2016

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 21-Jul-2017

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV707085DQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV707085DQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70710DQNR   | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70710DQNT   | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70710PDQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70710PDQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV707115DQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV707115DQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70711PDQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70711PDQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70715PDQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70715PDQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70717DQNR   | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70717DQNT   | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV707185DQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV707185DQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV707185PDQNR | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV707185PDQNT | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 21-Jul-2017

| Device        | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV70718DQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70718DQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70718PDQNT | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70725DQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70725DQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70725PDQNR | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70725PDQNT | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70726DQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70726DQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70726PDQNT | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70728PDQNR | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70728PDQNT | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70729DQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70729DQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70729PDQNR | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70729PDQNT | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70730DQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70730DQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70730PDQNR | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70730PDQNT | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70731DQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70731DQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV707335DQNR | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV707335DQNT | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70733DQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70733DQNR1 | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 2.0        | 8.0       | Q1               |
| TLV70733DQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70733PDQNR | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70733PDQNT | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70734DQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70734DQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70734PDQNR | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70734PDQNT | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70736DQNR  | X2SON           | DQN                | 4    | 3000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV70736DQNT  | X2SON           | DQN                | 4    | 250  | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |

www.ti.com 21-Jul-2017



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV707085DQNR  | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV707085DQNT  | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70710DQNR   | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70710DQNT   | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70710PDQNR  | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70710PDQNT  | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV707115DQNR  | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV707115DQNT  | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70711PDQNR  | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70711PDQNT  | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70715PDQNR  | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70715PDQNT  | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70717DQNR   | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70717DQNT   | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV707185DQNR  | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV707185DQNT  | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV707185PDQNR | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV707185PDQNT | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70718DQNR   | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70718DQNT   | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 21-Jul-2017

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV70718PDQNT | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70725DQNR  | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70725DQNT  | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70725PDQNR | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70725PDQNT | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70726DQNR  | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70726DQNT  | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70726PDQNT | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70728PDQNR | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70728PDQNT | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70729DQNR  | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70729DQNT  | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70729PDQNR | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70729PDQNT | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70730DQNR  | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70730DQNT  | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70730PDQNR | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70730PDQNT | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70731DQNR  | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70731DQNT  | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV707335DQNR | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV707335DQNT | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70733DQNR  | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70733DQNR1 | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70733DQNT  | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70733PDQNR | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70733PDQNT | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70734DQNR  | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70734DQNT  | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70734PDQNR | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70734PDQNT | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |
| TLV70736DQNR  | X2SON        | DQN             | 4    | 3000 | 184.0       | 184.0      | 19.0        |
| TLV70736DQNT  | X2SON        | DQN             | 4    | 250  | 184.0       | 184.0      | 19.0        |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.