| MICRO LOGIC CORP. |  |
|-------------------|--|
|                   |  |
| ,                 |  |
| HACKENSACK, NJ    |  |

LSD-

3

0 1 2

BCS

rel

CPY

BNF CMP

rel

CPX #n SBC (n,X)

BEQ rel SBC (n),Y

> 0 1 2

B-

D-

E-

F-

LDA

(n).Y

CMP

(n,X)

LDA

(n)

CMP

(n)

SBC

(n)

### 6502 (65X

REFERENCE CARD MICROPROCESSOR INSTANT

MICRO® CHART

| 100002   | a liberation                                  |            |           | 940.83 | KOMBU       | 72.00    |   |           |             | 100         |               |    |  |  |
|----------|-----------------------------------------------|------------|-----------|--------|-------------|----------|---|-----------|-------------|-------------|---------------|----|--|--|
| ١        | Hex to Instruction Conversion<br>65SC02 65C02 |            |           |        |             |          |   |           |             |             |               |    |  |  |
| 4        | 5                                             | 6          | 7         | 8      | 9           | A        | В | C         | D           | E           | F             |    |  |  |
| TRB<br>n | ORA                                           | ASL        | RMB0<br>n | PHP    | ORA<br>#n   | ASL      |   | TRB<br>nn | ORA         | ASL         | BBR0<br>n,rel | 0- |  |  |
| TSB<br>n | ORA<br>n,X                                    | ASL<br>n,X | RMB1      | CLC    | ORA<br>nn,Y | INC<br>A |   | TSB<br>nn | ORA<br>nn,X | ASL<br>nn,X | BBR1<br>n,rel | 1- |  |  |
| BIT      | AND                                           | ROL        | RMB2      | PLP    | AND         | ROL      |   | BIT       | AND         | ROL         | BBR2          | 2- |  |  |

| 0-         | BRK<br>(*) | ORA<br>(n,X) |            | n          | ORA        | ASL        | n RMB0    | PHP | ORA<br>#n   | ASL      | TRB<br>nn   | ORA         | ASL         | BBR0<br>n,rel | 0- |
|------------|------------|--------------|------------|------------|------------|------------|-----------|-----|-------------|----------|-------------|-------------|-------------|---------------|----|
| 1-         | BPL<br>rel | ORA<br>(n),Y | ORA<br>(n) | TSB<br>n   | ORA<br>n,X | ASL<br>n,X | RMB1<br>n | CLC | ORA<br>nn,Y | INC<br>A | TSB<br>nn   | ORA<br>nn,X | ASL<br>nn,X | BBR1<br>n,rel | 1- |
| 2-         | JSR<br>nn  | AND<br>(n,X) |            | BIT        | AND        | ROL        | RMB2<br>n | PLP | AND<br>#n   | ROL      | BIT         | AND         | ROL         | BBR2<br>n,rel | 2- |
| 3-         | BMI<br>rel | AND<br>(n),Y | AND (n)    | BIT<br>n,x | AND<br>n,X | ROL<br>n,X | RMB3<br>n | SEC | AND<br>nn,Y | DEC<br>A | BIT<br>nn,x | AND<br>nn,X | ROL<br>nn,X | BBR3<br>n,rel | 3- |
| 4-         | RTI        | EOR<br>(n,X) |            |            | EOR        | LSR        | RMB4<br>n | РНА | EOR<br>#n   | LSR<br>A | JMP<br>nn   | EOR         | LSR         | BBR4<br>n,rel | 4- |
| 5-         | BVC<br>rel | EOR<br>(n),Y | EOR<br>(n) |            | EOR<br>n,X | LSR<br>n,X | RMB5<br>n | CLI | EOR<br>nn,Y | PHY      |             | EOR<br>nn,X | LSR<br>nn,X | BBR5<br>n,rel | 5- |
| 6-         | RTS        | ADC<br>(n,X) |            | STZ<br>n   | ADC        | ROR        | RMB6<br>n | PLA | ADC<br>#n   | ROR      | JMP<br>(nn) | ADC         | ROR         | BBR6<br>n,rel | 6- |
| 7-         | BVS<br>rel | ADC<br>(n),Y | ADC<br>(n) | STZ<br>n,x | ADC<br>n,X | ROR<br>n,X | RMB7<br>n | SEI | ADC<br>nn,Y | PLY      | JMP<br>nn,x | ADC<br>nn,X | ROR<br>nn,X | BBR7<br>n,rel | 7- |
| 8-         | BRA<br>rel | STA<br>(n,X) |            | STY        | STA        | STX        | SMB0<br>n | DEY | BIT<br>#n   | TXA      | STY         | STA         | STX         | BBS0<br>n,rel | 8- |
| 9-         | BCC<br>rel | STA<br>(n),Y | STA<br>(n) | STY<br>n,X | STA<br>n,X | STX<br>n,Y | SMB1<br>n | TYA | STA<br>nn,Y | TXS      | STZ<br>nn   | STA<br>nn,X | STZ<br>nn,X | BBS1<br>n,rel | 9- |
| <b>A</b> - | LDY<br>#n  | LDA<br>(n,X) | LDX<br>#n  | LDY        | LDA        | LDX        | SMB2<br>n | TAY | LDA<br>#n   | TAX      | LDY         | LDA         | LDX<br>nn   | BBS2<br>n,rel | A- |

n

SMB4

SMB5

n

SMB7 SED

SMB3 CLV

INY CMP

CLD

INX

8 9 A

LDA

nn,

#n

CMP

SBC NOP

SBC nn, Y

TSX

DEX

PHX STP

PLX

WAI

#### **Memory Map**

| 0000   |
|--------|
| 00FF   |
| 0100   |
| 01FF   |
| 0200   |
|        |
|        |
|        |
|        |
| FFF9   |
| FFFA&B |
| FFFC&D |
|        |

'In systems with < 512 bytes of RAM the hardware can ignore signal AB8, moving stack into page zero.

FFFE&F

IRQ VECTOR

#### Status Flags

| П | MSB LSB           |
|---|-------------------|
| ı | NV-BDIZC          |
| ı | N=negative result |
| ١ | V=overflow        |
| ı | B=BRK instruction |
|   | D=decimal mode    |

I=IRQ disable Z=zero result C=carry=borrow

Note: above is true when flag = 1.

Overflow normally signifies signed arithmetic result is out of range.

When D=1, only ADC and SBC use decimal (BCD) arithmetic.

#### Interrupts

IRQ is low level sensitive.

NMI is falling edge sensitive.

Reset sets I=1.

- errupts are processed by:

  1. Push PC of unexecuted instruction.
- Push P.
- Jump via appropriate vector

#### Effect on Flags

NV - BDIZC

|    | П | ADC | N | ٧   | - | - | - | - | Z | C | 1   |
|----|---|-----|---|-----|---|---|---|---|---|---|-----|
|    |   | AND | N | -   | - | - | - | - | Z | - |     |
|    |   | ASL | N | -   | - | _ | - | - | Z | C |     |
|    |   | BIT | N | ٧   | - | - | - |   | Z | - | 2   |
|    |   | BRK | - |     | - | 1 | - | 1 | - | - | (4) |
| ĺ  |   | CLC | - | -   | - | - | - | - | - | 0 |     |
| ĺ  |   | CLD | - | -   | - | - | 0 | - | - | - |     |
| ĺ. |   | CLI | - | -   | - | - | - | 0 | - | - |     |
|    |   | CLV | - | 0   | - | - | - | - | - | - |     |
| ĺ. |   | CMP | N | -   | - | - | - | - | Z | C |     |
| Ī. |   | CPX | N | -   | - | - | - | - | Z | C |     |
|    |   | CPY | N | -   | - | - | - |   |   | C |     |
| Ī. | П | DEC | N | -   | - | - | - | - | Z | • |     |
|    | П | DEX | N | -   | - | - |   | - | Z | - |     |
| Ī. |   | DEY | N | -   | - | - | - | - | Z | - |     |
| ľ  |   | EOR | N | -   | - | - | - | - | Z | - |     |
|    | П | INC | N | -   | - | - | - | - | Z | - |     |
|    |   | INX | N | -   | - | - | - | - | Z | - |     |
| ľ  |   | INY | N | -   | - | - | - | - | Z | - |     |
| ľ  |   | LDA | N | ۱ - | - | - | - | - | Z | - |     |
| Ī. |   | LDX | N | -   | - | - | - |   | Z | - |     |
|    | П | LDY | N | -   | - | - | - | - | Z | - |     |
|    | П | LSR | 0 | -   |   | - |   | - | Z | C |     |
|    | П | ORA | N | -   | - | - | - | - | Z | - |     |
| ſ  | П | PLA | N | -   | - | - | - | - | Z | - |     |
|    | П | PLP | N | IV  | - | B | D | 1 |   | C |     |
|    | П | ROL | N | -   | - | - | - | - |   | C |     |
|    | П | ROR | N | -   | - | - | - | - | Z | C |     |
|    |   | RTI | N | IV  | - | B | D | 1 |   |   | -   |
|    | П | SBC | N | IV  | - | - | - | - | Z | C | 3   |
|    | П | SEC | - | -   | - | - | - | - | - | 1 |     |
|    | П | SED | - | -   | - | - | 1 | - | - | - |     |
| ĺ. | П | SEI | - | -   | - | - | - | 1 |   | - |     |
|    | П | TAX | N | -   | - | - | - | - | Z |   |     |
|    | П | TAY | N | -   | - | - | - | - | Z |   |     |
| l  | П | TSX | N | -   | - | - | - | - | Z | - |     |
|    | П | TXA | N | ١-  |   | - | - | - | Z | - |     |
|    | П | TYA | N | -   | - | - | - | - | Z | - |     |
| ı  | П |     |   |     |   |   |   |   |   |   |     |

- 1) If in decimal mode Z flag is invalid.
- N = data bit 7 V = data bit 6 Z = AND result  $\overline{3}$   $\overline{C} = borrow$

Note: unlisted instructions have no effect on flags (4)BRK on 65

> Registers A ACCUMULATOR

Y INDEX REG

X X INDEX REG

S STACK PNTR

FLAGS

A. Y. X. S. P - 1 byte. Only PC is 2 bytes.

Unsigned

PROGRAM COUNTER

#### Miscellaneous

S points to next free byte of stack.

Stack push decrements S.

In pushing PC, high byte is pushed first.

Pre 6/76 chips have no ROR instruction.

65XX is a totally software compatible family.

This card is based on specifications from MOS Technology, Inc.

#### **Abbreviations** number of Bytes C = number of Cycles. also Carry.

= 1 byte quantity = 2 byte quantity

IRQ = Interrupt ReQuest = Non Maskable Interrupt = RESet eXclusive OR XOR (00>0 01>1 10>1 11>0)

A,P,S,X,Y,PC=see "Registers" N,V,B,D,I,Z,C = see "Status Flags" .#\$@%'(); = see "Assembler Symbols"

### Comparisons

PC

| example: CMP # n |                   |  |  |  |  |  |  |  |  |
|------------------|-------------------|--|--|--|--|--|--|--|--|
| A < n            | BCC YES           |  |  |  |  |  |  |  |  |
| A = n            | BEQ YES           |  |  |  |  |  |  |  |  |
| A > n            | BCC NO<br>BNE YES |  |  |  |  |  |  |  |  |
| A≥n              | BCS YES           |  |  |  |  |  |  |  |  |
| A≠n              | BNE YES           |  |  |  |  |  |  |  |  |
| A≼n              | BCC YES           |  |  |  |  |  |  |  |  |

YES represents label YES represents label for code to be executed if condition is true. For > & \le , test requires both instructions.

Internally, A-n is computed to determine N,Z,C flags.

#### **Addressing Modes**

LDY

n,X

CPY

LDA

n,X

CMP

CMP DEC

SBC

SBC n,X

LDX

DEC

INC SMB6

INC n,X

Note: Full 2 byte addresses in code , stack, and data areas are stored low byte followed by high byte. Thus, in hex, JMP \$1234 is: 4C 34 12.

3 4 5 6 7

| FORM    | ADDRESSING  | DESCRIPTION                                                                               |
|---------|-------------|-------------------------------------------------------------------------------------------|
| nn      | Absolute    | Location nn holds data.                                                                   |
| nn,X    | Absolute X  | Location nn+X holds data.                                                                 |
| nn,Y    | Absolute Y  | Location nn+Y holds data.                                                                 |
| A (***) | Accumulator | Accumulator holds data.                                                                   |
| #n      | Immediate   | n is data.                                                                                |
| (n,X)   | Ind X       | Location n+X and next of page 0 hold address of data.*,**                                 |
| (n), Y  | Ind Y       | Address of data is Y + address held by location n and next of page 0.**                   |
| (nn)    | Indirect    | Location nn and next hold adddress to jump to.*                                           |
| rel     | Relative    | Address to jump to is n + address of next instruction, with n treated as a signed number. |
| n       | Zero Page   | Location n of page 0 holds data.                                                          |
| n,X     | Zero Page X | Location n+X of page 0 holds data.                                                        |
| n,Y     | Zero Page Y | Location n+Y of page 0 holds data.                                                        |

\*n+X is computed discarding any carry.
\*\*2 bytes must not cross page boundary.
\*\*\* A as addressing mode can be omitted.

#### Hex and Decimal Conversion

|   | LSI | $\rightarrow$ |     |     |     |     | _   | •   |     | -   |     |     | •   |     |     |     |   |
|---|-----|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|
|   | 0   | 1             | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | A   | В   | C   | D   | E   | F   |   |
| 0 | 0   | 1             | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  | 12  | 13  | 14  | 15  | 0 |
| 1 | 16  | 17            | 18  | 19  | 20  | 21  | 22  | 23  | 24  | 25  | 26  | 27  | 28  | 29  | 30  | 31  | 1 |
| 2 | 32  | 33            | 34  | 35  | 36  | 37  | 38  | 39  | 40  | 41  | 42  | 43  | 44  | 45  | 46  | 47  | 2 |
| 3 | 48  | 49            | 50  | 51  | 52  | 53  | 54  | 55  | 56  | 57  | 58  | 59  | 60  | 61  | 62  | 63  | 3 |
| 4 | 64  | 65            | 66  | 67  | 68  | 69  | 70  | 71  | 72  | 73  | 74  | 75  | 76  | 77  | 78  | 79  | 4 |
| 5 | 80  | 81            | 82  | 83  | 84  | 85  | 86  | 87  | 88  | 89  | 90  | 91  | 92  | 93  | 94  | 95  | 5 |
| 6 | 96  | 97            | 98  | 99  | 100 | 101 | 102 | 103 | 104 | 105 | 106 | 107 | 108 | 109 | 110 | 111 | 6 |
| 7 | 112 | 113           | 114 | 115 | 116 | 117 | 118 | 119 | 120 | 121 | 122 | 123 | 124 | 125 | 126 | 127 | 7 |
| 8 | 128 | 129           | 130 | 131 | 132 | 133 | 134 | 135 | 136 | 137 | 138 | 139 | 140 | 141 | 142 | 143 | 8 |
| 9 | 144 | 145           | 146 | 147 | 148 | 149 | 150 | 151 | 152 | 153 | 154 | 155 | 156 | 157 | 158 | 159 | 9 |
| Α | 160 | 161           | 162 | 163 | 164 | 165 | 166 | 167 | 168 | 169 | 170 | 171 | 172 | 173 | 174 | 175 | Α |
| В | 176 | 177           | 178 | 179 | 180 | 181 | 182 | 183 | 184 | 185 | 186 | 187 | 188 | 189 | 190 | 191 | В |
| C | 192 | 193           | 194 | 195 | 196 | 197 | 198 | 199 | 200 | 201 | 202 | 203 | 204 | 205 | 206 | 207 | С |
| D | 208 | 209           | 210 | 211 | 212 | 213 | 214 | 215 | 216 | 217 | 218 | 219 | 220 | 221 | 222 | 223 | D |
| Ε | 224 | 225           | 226 | 227 | 228 | 229 | 230 | 231 | 232 | 233 | 234 | 235 | 236 | 237 | 238 | 239 | E |
| F | 240 | 241           | 242 | 243 | 244 | 245 | 246 | 247 | 248 | 249 | 250 | 251 | 252 | 253 | 254 | 255 | F |
|   | 0   | 1             | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | A   | В   | С   | D   | E   | F   |   |

#### **ASCII Character Set** MSD 0 1 2 3 4 5 6 7

LDY nn,X

CPY CMP

nn nn nn

CPX SBC INC

C D E F

LDA nn,X

CMP

nn,X

SBC nn,X INC nn,X BBS

n.rel

BBS4

BBS5

n,rel

BBS6

n,rel

BBS7

n.rel

B-

C-

D-

E-

F-

LDX nn, Y

DEC

DEC

| П |     | MSD  | U   | ,   | ~   | 3   | 4   | 0   | 0   | ,   | П |
|---|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|---|
|   | LSI |      | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 |   |
| ı | 0   | 0000 | NUL | DLE | SP  | 0   | @   | P   | ,   | р   |   |
|   | 1   | 0001 | SOH | DC1 | 1   | 1   | Α   | Q   | a   | q   |   |
|   | 2   | 0010 | STX | DC2 | "   | 2   | В   | R   | b   | r   |   |
|   | 3   | 0011 | ETX | DC3 | #   | 3   | C   | S   | С   | S   |   |
|   | 4   | 0100 | EOT | DC4 | \$  | 4   | D   | Т   | d   | t   |   |
|   | 5   | 0101 | ENQ | NAK | %   | 5   | E   | U   | е   | u   |   |
|   | 6   | 0110 | ACK | SYN | &   | 6   | F   | ٧   | f   | V   |   |
|   | 7   | 0111 | BEL | ETB | ,   | 7   | G   | W   | g   | w   |   |
|   | 8   | 1000 | BS  | CAN | (   | 8   | Н   | X   | h   | X   |   |
|   | 9   | 1001 | HT  | EM  | )   | 9   | 1   | Y   | i   | У   |   |
|   | Α   | 1010 | LF  | SUB |     | :   | J   | Z   | j   | Z   |   |
|   | В   | 1011 | VT  | ESC | +   | -;  | K   | [   | k   | 1   |   |
|   | C   | 1100 | FF  | FS  | ,   | <   | L   | 1   | 1   | 1   |   |
|   | D   | 1101 | CR  | GS  | -   | =   | М   | ]   | m   | }   |   |
|   | E   | 1110 | SO  | RS  |     | >   | N   | 1   | n   | ~   |   |
|   | F   | 1111 | SI  | US  | 1   | ?   | 0   | -   | 0   | DEL |   |
|   |     |      |     |     |     |     |     |     |     |     |   |

#### 6502 Pins

| Vss     |        | 1  | 40 | Þ        | RES     |
|---------|--------|----|----|----------|---------|
| RDY     |        | 2  | 39 | $\vdash$ | Ø2(OUT) |
| Ø1(OUT) |        | 3  | 38 | $\vdash$ | S.O.    |
| IRQ     |        | 4  | 37 | $\vdash$ | Ø0(IN)  |
| NC      |        | 5  | 36 | $\vdash$ | NC      |
| NMI     | $\Box$ | 6  | 35 | $\vdash$ | NC      |
| SYNC    |        | 7  | 34 |          | R/W     |
| Vcc     |        | 8  | 33 | $\vdash$ | DB0     |
| AB0     |        | 9  | 32 |          | DB1     |
| AB1     |        | 10 | 31 | $\vdash$ | DB2     |
| AB2     |        | 11 | 30 | E        | DB3     |
| AB3     | $\Box$ | 12 | 29 | Þ        | DB4     |
| AB4     | $\Box$ | 13 | 28 | Þ        | DB5     |
| AB5     |        | 14 | 27 | $\vdash$ | DB6     |
| AB6     |        | 15 | 26 | Þ        | DB7     |
| AB7     |        | 16 | 25 | $\vdash$ | AB15    |
| AB8     |        | 17 | 24 | Þ        | AB14    |
| AB9     |        | 18 | 23 | Þ        | AB13    |
| AB10    |        | 19 | 22 | Þ        | AB12    |
| AB11    |        | 20 | 21 |          | Vss     |

## 6502 (65XX)

MICROPROCESSOR INSTANT REFERENCE CARD

MICRO® CHART

> DO NOT PLACE ON HOT SURFACES

Copyrighted and published by Micro Logic Corp. POB 174, Hackensack, NJ 07802. Dealer, school, catalogue, club, premium, and OEM inquiries welcome. End user comments invited. Printed in U.S.A. World copyrighted. All rights reserved.

WHILE PREPARED WITH EXTREME CARE.
THERE ARE NO WARRANTIES EXPRESS
OR IMPLIED AS TO MERCHANTABILITY
OR FITNESS FOR PURPOSE.

AUTHOR: JAMES D. LEV

# #101B

| INSTRU | ICTIC | JAI C | ET |
|--------|-------|-------|----|
| IIADIU |       | כ עוכ |    |

|                   | INSTRUCTION SET                                                   |                                              |                                         |                  |                                                                                                                                                                                     |                                                                                                 |      |                                                                              |                                              |                                         |                                 |                                                                                                                                                    |                                                                                      |
|-------------------|-------------------------------------------------------------------|----------------------------------------------|-----------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
|                   | INSTRUCTION                                                       | OP                                           | C                                       | В                | DESCRIPTION                                                                                                                                                                         | ADDRESSING                                                                                      |      | INSTRUCTION                                                                  | OP                                           | C                                       | В                               | DESCRIPTION                                                                                                                                        | ADDRESSING                                                                           |
|                   | ADC #n ADC nn ADC n ADC (n,X) ADC (n),Y ADC n,X ADC nn,X ADC nn,Y | 69<br>6D<br>65<br>61<br>71<br>75<br>7D<br>79 | 2<br>4<br>3<br>6<br>5+<br>4+<br>4+      | 2 3 2 2 2 2 3 3  | Add with carry to A | Immediate Absolute Zero Page Ind X Ind Y Zero Page X Absolute X                                 |      | LDA #n<br>LDA nn<br>LDA n<br>LDA (n,X)<br>LDA (n),Y<br>LDA nn,X<br>LDA nn,X  | A9<br>AD<br>A5<br>A1<br>B1<br>B5<br>BD<br>B9 | 2<br>4<br>3<br>6<br>5+<br>4<br>4+<br>4+ | 2 3 2 2 2 3 3                   | Load A<br>Load A<br>Load A<br>Load A<br>Load A<br>Load A<br>Load A                                                                                 | Immediate Absolute Zero Page Ind X Ind Y Zero Page X Absolute X Absolute Y Immediate |
| A                 | AND #n<br>AND nn<br>AND (n,X)<br>AND (n),Y<br>AND n,X<br>AND nn,X | 29<br>2D<br>25<br>21<br>31<br>35<br>3D       | 2<br>4<br>3<br>6<br>5+<br>4<br>4+       | 2 3 2 2 2 2 3    | AND to A                                                                                                             | Immediate Absolute Zero Page Ind X Ind Y Zero Page X Absolute X                                 | L    | LDX #n<br>LDX nn<br>LDX n<br>LDX nn,Y<br>LDX n,Y                             | AE<br>A6<br>BE<br>B6                         | 2 4 3 4+ 4                              | 2 3 2 3 2                       | Load X<br>Load X<br>Load X<br>Load X<br>Load X                                                                                                     | Absolute Zero Page Absolute Y Zero Page Y  Immediate Absolute                        |
|                   | AND nn,Y<br>ASL nn<br>ASL n<br>ASL A                              | 39<br>0E<br>06<br>0A                         | 4+<br>6<br>5<br>2<br>6                  | 3 2 1            | AND to A  Arithmetic shift left Arithmetic shift left Arithmetic shift left                                                                                                         | Absolute Y  Absolute Zero Page Accumulator                                                      |      | LDY nn<br>LDY n<br>LDY n,X<br>LDY nn,X                                       | AC<br>A4<br>B4<br>BC                         | 4<br>3<br>4<br>4+<br>6                  | 3 2 3 3                         | Load Y Load Y Load Y Load Y Load Y Logical shift right                                                                                             | Zero Page<br>Zero Page X<br>Absolute X                                               |
|                   | ASL n,X<br>ASL nn,X<br>BCC n<br>BCS n<br>BEQ n                    | 16<br>1E<br>90<br>B0<br>F0                   | 2+<br>2+<br>2+<br>2+                    | 2 2 2 2          | Arithmetic shift left Arithmetic shift left  Branch if carry clear (C=0) Branch if carry set (C=1) Branch if equal (Z=1)                                                            | Zero Page X Absolute X  Relative Relative Relative                                              | N    | LSR n<br>LSR A<br>LSR n,X<br>LSR nn,X                                        | 46<br>4A<br>56<br>5E                         | 5<br>2<br>6<br>7                        | 2 1 2 3                         | Logical shift right Logical shift right Logical shift right Logical shift right No operation                                                       | Zero Page Accumulator Zero Page X Absolute X  None                                   |
| В                 | BNE n<br>BMI n<br>BPL n<br>BVC n<br>BVS n                         | D0<br>30<br>10<br>50<br>70                   | 2+<br>2+<br>2+<br>2+<br>2+              | 2 2 2 2 2        | Branch if not equal (Z=0) Branch if minus (N=1) Branch if plus (N=0) Branch if ovfl clear (V=0) Branch if ovfl set (V=1)                                                            | Relative<br>Relative<br>Relative<br>Relative<br>Relative                                        | 0    | ORA #n<br>ORA nn<br>ORA n<br>ORA (n,X)<br>ORA (n),Y                          | 09<br>0D<br>05<br>01<br>11                   | 2<br>4<br>3<br>6<br>5+                  | 2 3 2 2 2                       | OR to A                                                                                                    | Immediate<br>Absolute<br>Zero Page<br>Ind X<br>Ind Y                                 |
|                   | BIT nn<br>BIT n                                                   | 2C<br>24                                     | 3                                       | 3 2              | AND with A (A unchanged) AND with A (A unchanged)                                                                                                                                   | Absolute<br>Zero Page                                                                           |      | ORA n,X<br>ORA nn,X<br>ORA nn,Y                                              | 15<br>1D<br>19                               | 4<br>4+<br>4+                           | 3                               | OR to A OR to A OR to A                                                                                                                            | Zero Page X<br>Absolute X<br>Absolute Y                                              |
|                   | BRK(*) CLC CLD CLI CLV                                            | 00<br>18<br>D8<br>58<br>B8                   | 7 2 2 2 2 2                             | 1 1 1 1 1 1      | Break (force interrupt)  Clear carry Clear decimal mode Clear IRQ disable                                                                                                           | None<br>None                                                                                    | Р    | PHA<br>PHP<br>PLA<br>PLP                                                     | 48<br>08<br>68<br>28                         | 3<br>3<br>4<br>4                        | 1 1 1 1                         | Push A onto stack<br>Push P onto stack<br>Pull (pop) A from stack<br>Pull (pop) P from stack                                                       | None<br>None<br>None                                                                 |
|                   | CMP #n<br>CMP nn<br>CMP n<br>CMP (n,X)                            | C9<br>CD<br>C5<br>C1                         | 2<br>4<br>3<br>6                        | 2 3 2 2          | Clear overflow  Compare with A Compare with A Compare with A Compare with A                                                                                                         | None Immediate Absolute Zero Page Ind X                                                         |      | ROL nn<br>ROL n<br>ROL A<br>ROL n,X<br>ROL nn,X                              | 2E<br>26<br>2A<br>36<br>3E                   | 6<br>5<br>2<br>6<br>7                   | 3 2 1 2 3                       | Rotate left through carry                  | Absolute Zero Page Accumulator Zero Page X Absolute X                                |
| С                 | CMP (n),Y<br>CMP n,X<br>CMP nn,X<br>CMP nn,Y                      | D1<br>D5<br>DD<br>D9                         | 5+<br>4<br>4+<br>4+<br>4+               | 2 2 3 3          | Compare with A Compare with A Compare with A Compare with A Compare with X                                                                                                          | Ind Y Zero Page X Absolute X Absolute Y                                                         | R    | ROR nn<br>ROR n<br>ROR A<br>ROR n,X<br>ROR nn,X                              | 6E<br>66<br>6A<br>76<br>7E                   | 6<br>5<br>2<br>6<br>7                   | 3 2 1 2 3                       | Rotate right through carry<br>Rotate right through carry<br>Rotate right through carry<br>Rotate right through carry<br>Rotate right through carry | Absolute Zero Page Accumulator Zero Page X Absolute X                                |
|                   | CPX nn<br>CPX n                                                   | EC<br>E4                                     | 4 3                                     | 3 2              | Compare with X Compare with X                                                                                                                                                       | Absolute<br>Zero Page                                                                           |      | RTI<br>RTS                                                                   | 40<br>60                                     | 6                                       | 1                               | Return from interrupt<br>Return from subroutine                                                                                                    | None<br>None                                                                         |
|                   | CPY #n<br>CPY nn<br>CPY n                                         | CO<br>CC<br>C4                               | 2<br>4<br>3                             | 2<br>3<br>2      | Compare with Y<br>Compare with Y<br>Compare with Y                                                                                                                                  | Immediate<br>Absolute<br>Zero Page                                                              |      | SBC #n<br>SBC nn<br>SBC n<br>SBC (n,X)                                       | E9<br>ED<br>E5<br>E1                         | 2<br>4<br>3<br>6<br>5+                  | 2 3 2 2 2                       | Subtract with borrow from A        | Immediate Absolute Zero Page Ind X Ind Y                                             |
| D                 | DEC nn<br>DEC n<br>DEC n,X<br>DEC nn,X                            | CE<br>C6<br>D6<br>DE                         | 6<br>5<br>6<br>7                        | 3 2 2 3          | Decrement by one Decrement by one Decrement by one Decrement by one                                                                                                                 | Absolute<br>Zero Page<br>Zero Page X<br>Absolute X                                              |      | SBC (n),Y<br>SBC n,X<br>SBC nn,X<br>SBC nn,Y                                 | F5<br>FD<br>F9                               | 3+<br>4<br>4+<br>4+<br>2                | 2 3 3                           | Subtract with borrow from A<br>Subtract with borrow from A<br>Subtract with borrow from A                                                          | Zero Page X<br>Absolute X<br>Absolute Y                                              |
|                   | DEX<br>DEY                                                        | CA<br>88                                     | 2 2                                     | 1                | Decrement X by one<br>Decrement Y by one                                                                                                                                            | None<br>None                                                                                    |      | SEC<br>SED<br>SEI                                                            | F8<br>78                                     | 2                                       | 1                               | Set carry<br>Set decimal mode<br>Set IRQ disable                                                                                                   | None<br>None                                                                         |
| E                 | EOR #n EOR nn EOR n EOR (n,X) EOR (n),Y EOR n,X EOR nn,X EOR nn,X | 49<br>4D<br>45<br>41<br>51<br>55<br>5D<br>59 | 2<br>4<br>3<br>6<br>5+<br>4<br>4+<br>4+ | 2 3 2 2 2 3 3    | XOR to A                                                                                           | Immediate<br>Absolute<br>Zero Page<br>Ind X<br>Ind Y<br>Zero Page X<br>Absolute X<br>Absolute Y | S    | STA nn<br>STA n<br>STA (n,X)<br>STA (n),Y<br>STA n,X<br>STA nn,X<br>STA nn,Y | 8D<br>85<br>81<br>91<br>95<br>9D<br>99       | 4<br>3<br>6<br>6<br>4<br>5<br>5         | 3<br>2<br>2<br>2<br>2<br>3<br>3 | Store A<br>Store A<br>Store A<br>Store A<br>Store A<br>Store A                                                                                     | Absolute Zero Page Ind X Ind Y Zero Page X Absolute X Absolute Y Absolute            |
| 1                 | INC nn<br>INC n<br>INC n,X<br>INC nn,X                            | EE<br>E6<br>F6<br>FE                         | 6<br>5<br>6<br>7                        | 3<br>2<br>2<br>3 | Increment by one                                                                                                | Absolute<br>Zero Page<br>Zero Page X<br>Absolute X                                              |      | STX n<br>STX n,Y<br>STY nn<br>STY n<br>STY n,X                               | 86<br>96<br>8C<br>84                         | 3<br>4<br>4<br>3<br>4                   | 3 2 2                           | Store X<br>Store X<br>Store Y<br>Store Y<br>Store Y                                                                                                | Zero Page<br>Zero Page Y<br>Absolute<br>Zero Page<br>Zero Page X                     |
|                   | INX<br>INY                                                        | E8<br>C8                                     | 2 2                                     | 1                | Increment X by one Increment Y by one                                                                                                                                               | None<br>None                                                                                    |      | TAX<br>TAY                                                                   | AA<br>A8                                     | 2                                       | 1                               | Transfer A to X Transfer A to Y                                                                                                                    | None<br>None                                                                         |
| J                 | JMP nn<br>JMP (nn)                                                | 4C<br>6C                                     | 3<br>5                                  | 3                | Jump to new location<br>Jump to new location                                                                                                                                        | Absolute<br>Indirect                                                                            | Т    | TSX<br>TXA<br>TXS                                                            | 8A<br>8A                                     | 2 2 2 2                                 | 1 1 1                           | Transfer S to X Transfer X to A Transfer X to S                                                                                                    | None<br>None<br>None                                                                 |
|                   | JSR nn                                                            | 20                                           | 6                                       | 3                | Jump to subroutine                                                                                                                                                                  | Absolute                                                                                        |      | TYA                                                                          | 98                                           | 2                                       | 1                               | Transfer Y to A                                                                                                                                    | None                                                                                 |
| Instruction Notes |                                                                   |                                              |                                         |                  | Chift Instructions Added Cycle                                                                                                                                                      |                                                                                                 | Timo | 1 1                                                                          | -                                            |                                         | blor Symbols (*) On Atari I     | vny BRK has 2 hytest                                                                                                                               |                                                                                      |

#### Instruction Notes

| ADC | A+DATA+C→A                                                                      |  |  |  |  |
|-----|---------------------------------------------------------------------------------|--|--|--|--|
| BRK | Ignore I flag, Set B=1<br>Push return address+1<br>Push P<br>Jump to IRQ vector |  |  |  |  |
| JSR | Push return address-1<br>Jump absolute                                          |  |  |  |  |
| RTI | Pop P, Pop PC                                                                   |  |  |  |  |
| RTS | Pop PC, Increment PC                                                            |  |  |  |  |
| SBC | A-DATA-C →A                                                                     |  |  |  |  |

#### Shift Instructions

|       | MSB                    | LSB        |
|-------|------------------------|------------|
| ASL   | C ←                    | <b>←</b> 0 |
| LSR [ | → C 0→                 |            |
| ROL [ | _c +                   | <b>□</b>   |
| ROR [ | <b>→</b> C <b>→</b> TT |            |

#### **Added Cycle Time**

A (+) in the (C) column for branch instructions means: Add 0 if branch not taken. Add 1 if taken within page. Add 2 if taken across pages.

A (+) in the (C) column for other instructions means: Add 1 if indexing across page boundary.

#### Assembler Symbols

- Assembler directive# Immediate addressingHex number prefix
- Octal number prefix
   Binary number prefix
   ASCII character prefix
- () Indirect addressing; In col 1 for comment

(\*) On Atari Lynx, BRK has 2 bytes!