### Lesson 16

# Digital Logic

Junying Chen



# Types of Memory

- Random access memory (RAM): volatile
- Read only memory (ROM): nonvolatile





### RAM: Random Access Memory

- Volatile: loses its data when power off
- Read and written quickly
- Main memory in your computer is RAM (DRAM)

Historically called *random* access memory because any data word accessed as easily as any other (in contrast to sequential access memories such as a tape recorder)



## ROM: Read Only Memory

- Nonvolatile: retains data when power off
- Read quickly, but writing is impossible or slow
- Flash memory in cameras, thumb drives, and digital cameras are all ROMs

Historically called *read only* memory because ROMs were written at manufacturing time or by burning fuses. Once ROM was configured, it could not be written again. This is no longer the case for Flash memory and other types of ROMs.



## Types of RAM

- **DRAM** (Dynamic random access memory)
- SRAM (Static random access memory)
- Differ in how they store data:
  - DRAM uses a capacitor
  - SRAM uses cross-coupled inverters



# BUILDING

### Robert Dennard, 1932 -

- Invented DRAM in 1966 at IBM
- Others were skeptical that the idea would work
- By the mid-1970's DRAM in virtually all computers





### **DRAM**

- Data bits stored on capacitor
- *Dynamic* because the value needs to be refreshed (rewritten) periodically and after read:
  - Charge leakage from the capacitor degrades the value
  - Reading destroys the stored value





### **DRAM**







### **SRAM**







# DILDING

## Memory Arrays Review



### **DRAM** bit cell:

### **SRAM bit cell:**





### **ROM: Dot Notation**







# MITDING

# Fujio Masuoka, 1944 -

- Developed memories and high speed circuits at Toshiba, 1971-1994
- Invented Flash memory as an unauthorized project pursued during nights and weekends in the late 1970's
- The process of erasing the memory reminded him of the flash of a camera
- Toshiba slow to commercialize the idea; Intel was first to market in 1988
- Flash has grown into a \$25 billion per year market





### ROM Storage







## ROM Logic





### ROM Logic



$$Data_2 = A_1 \oplus A_0$$

$$Data_1 = \overline{A}_1 + A_0$$

$$Data_0 = \overline{A}_1 \overline{A}_0$$





## Example: Logic with ROMs

Implement the following logic functions using a  $2^2 \times 3$ -bit ROM:

$$-X = AB$$

$$-Y=A+B$$

$$-Z = A\overline{B}$$







## Example: Logic with ROMs

Implement the following logic functions using a  $2^2 \times 3$ -bit ROM:

$$-X = AB$$

$$-Y=A+B$$

$$-Z = A\overline{B}$$





# Logic with Any Memory Array



$$Data_2 = A_1 \oplus A_0$$

$$Data_1 = \overline{A}_1 + A_0$$

$$Data_0 = \overline{A}_1 \overline{A}_0$$





### Logic with Memory Arrays

Implement the following logic functions using a  $2^2 \times 3$ -bit memory array:

- -X = AB
- -Y = A + B
- $-Z = A\overline{B}$



## Logic with Memory Arrays

Implement the following logic functions using a  $2^2 \times 3$ -bit memory array:







### Logic with Memory Arrays

Called *lookup tables* (LUTs): look up output at each input combination (address)







### Multi-ported Memories

- Port: address/data pair
- 3-ported memory
  - 2 read ports (A1/RD1, A2/RD2)
  - 1 write port (A3/WD3, WE3 enables writing)
- **Register file:** small multi-ported memory





## SystemVerilog Memory Arrays

```
// 256 x 3 memory module with one read/write port
module dmem (input logic clk, we,
             input logic [7:0] a,
             input logic [2:0] wd,
             output logic [2:0] rd);
  logic [2:0] RAM[255:0];
  assign rd = RAM[a];
  always @(posedge clk)
    if (we)
      RAM[a] \le wd;
endmodule
```



## Logic Arrays

- **PLAs** (Programmable logic arrays)
  - AND array followed by OR array
  - Combinational logic only
  - Fixed internal connections
- **FPGAs** (Field programmable gate arrays)
  - Array of Logic Elements (LEs)
  - Combinational and sequential logic
  - Programmable internal connections



### **PLAs**

- $X = \overline{ABC} + AB\overline{C}$
- $Y = A\overline{B}$







# BUILDING BLOCKS

### **PLAs: Dot Notation**







### FPGA: Field Programmable Gate Array

- Composed of:
  - LEs (Logic elements): perform logic
  - IOEs (Input/output elements): interface with outside world
  - Programmable interconnection: connect LEs and IOEs
  - Some FPGAs include other building blocks such as multipliers and RAMs



# DITOIN

## General FPGA Layout





### LE: Logic Element

- Composed of:
  - LUTs (lookup tables): perform combinational logic
  - Flip-flops: perform sequential logic
  - Multiplexers: connect LUTs and flip-flops



## Altera Cyclone IV LE







## Altera Cyclone IV LE

- The Altera Cyclone IV LE has:
  - − 1 four-input LUT
  - 1 registered output
  - 1 combinational output





### LE Configuration Example

Show how to configure a Cyclone IV LE to perform the following functions:

$$-X = \overline{ABC} + AB\overline{C}$$

$$-Y = AB$$



### LE Configuration Example

Show how to configure a Cyclone IV LE to perform the following functions:

$$-X = \overline{ABC} + AB\overline{C}$$

$$-Y = A\overline{B}$$

| (A)    | (B)    | (C)    |        | (X)        |
|--------|--------|--------|--------|------------|
| data 1 | data 2 | data 3 | data 4 | LUT output |
| 0      | 0      | 0      | Χ      | 0          |
| 0      | 0      | 1      | Χ      | 1          |
| 0      | 1      | 0      | Χ      | 0          |
| 0      | 1      | 1      | Χ      | 0          |
| 1      | 0      | 0      | Χ      | 0          |
| 1      | 0      | 1      | Χ      | 0          |
| 1      | 1      | 0      | Χ      | 1          |
| 1      | 1      | 1      | Х      | 0          |



| (A)    | (B)    |        |        | (Y)        |
|--------|--------|--------|--------|------------|
| data 1 | data 2 | data 3 | data 4 | LUT output |
| 0      | 0      | Χ      | Χ      | 0          |
| 0      | 1      | X      | Χ      | 0          |
| 1      | 0      | X      | Χ      | 1          |
| 1      | 1      | X      | Χ      | 0          |







## FPGA Design Flow

Using a CAD tool (such as Altera's Quartus II)

- Enter the design using schematic entry or an HDL
- Simulate the design
- Synthesize design and map it onto FPGA
- **Download the configuration** onto the FPGA
- **Test** the design

