## **Power Supply**









## Clock

**FLASH** 



16Mb FLASH supports 0Bh fast read IS25LP016D-JBLE

+3.3V U2

GND

2 sdi

102 3 sd\_io2 7 sd\_io3

IOB\_105\_SD0

IOB\_107\_SCK

68 | IOB\_105\_SD0 70 | IOB\_106\_SDI 71 | IOB\_107\_SCK 10B\_108\_SS

VCC SPI

pullup on ss means configure as SPI master to read configuration from FLASH at boot

sd\_cs\_1\_CS

100n sd\_clk\_6

+3,3V

sd clk

10k sd\_cs





pullups required for safe operation of flash

iCE40-HX4K-TQ144







## **FPGA** ×73 ×74 ×75 ×76 p6\_10\_78 IOR\_109 INR 111 OR\_112 IOR\_114 IOR\_115 p6\_4 79 p6\_9<u>80</u> OR\_116 p6\_3 81 IOR\_117 p6\_8<u>82</u> p6\_2<u>83</u> OR 119 p6\_7 84 OR\_120 p6\_1<u>85</u> IOR\_128 IOR\_136 ×87 ×88 ×90 ×91 O 93 IOR\_137 U1C IDR 138 qbin3 TP1 IDR 140 GBIN3 ×94 ×95 p5\_10\_96 IOR\_141\_GBIN2 IDR 144 OR\_146



iCE40-HX4K-TQ144

iCE40-HX4K-TQ144

OT\_168

OT 170

OT\_171

OT\_173

OT\_177

OT 179

OT\_181

NT 190

OT\_191

OT 206

OT\_212

OT\_213

OT\_214

OT\_215 OT\_216

DT 219

DT 221

0L\_25B

VCCI0\_3[2]

+3.3V ← 6

OT 197 GBIN1

U1B

U1E

p1\_10 110

p1\_9<u>113</u>

p1\_3\_114

p1\_2 116

p1\_1\_118

p2\_4\_137 p2\_9\_138

p2\_8 141

p2\_2<u>142</u>

p2\_1\_144

+3.3V < 123 VCCIO\_0[2]



## **Peripherals**



things to check: clock and reset gbin, will pll be ok? flash — pullups needed? check fpga pinout against lattice docs

