## **Power Supply**









## Clock

**FLASH** 



16Mb FLASH supports 0Bh fast read

+3.3V U2

2 sdi

102 3\_sd\_io2 7\_sd\_io3

IOB\_105\_SD0

IOB\_107\_SCK

iCE40-HX4K-TQ144

68 | IOB\_105\_SD0 | TOB\_106\_SD1 | IOB\_107\_SCK | IOB\_108\_SS

VCC SPI

pullup on ss means configure as SPI master to read configuration from FLASH at boot

100n

GND

IS25LP016D-JBLE

GND

sd\_cs\_1 CS

100n sd\_clk\_6

+3,3V

sd clk

10k sd\_cs













 $+3.3V \leftarrow 10k$ -creset



## iCE40-HX4K-TQ144 iCE40-HX4K-TQ144 **Peripherals** IOR\_109 p1\_10 110 OT\_168 p1\_4\_112



+3.3VP



OL\_25A

0L\_25B

VCCI0\_3[2]

p3\_1\_34

+3.3V ← 6



things to check: clock and reset gbin, will pll be ok? flash — pullups needed? check fpga pinout against lattice docs