## **Power Supply**





20 S 22 cdohe

24\_sd\_cs





#### Clock



#### **FPGA Programming**





## **FLASH**





pullup on ss means configure as SPI master to read configuration from FLASH at boot



OB\_56



button1 37

#### D4\_10\_1 IOL\_2A p4\_4\_2 p4\_9\_3 p4\_3\_4 IOL\_3A 10L\_3B p4\_8\_7 p4\_2\_8 p4\_7\_9 INI 4A IOL\_4B IOL\_5A IOL\_5B p4\_1 10 ×11 ×15 ×16 ×17 ×18 ×19 ×20 ×21 ×22 ×23 IOL\_8A OL\_8B IOL 10B OL\_12A IOL\_12B IOL\_13A IOL\_13B\_GBIN7 IOL 14A GBIN6 IOL\_14B IDI 17A p3\_10\_25 p3\_4\_26 p3\_9\_28 OL\_17B IOL\_18A IOL\_18B IOL\_23A p3\_3<u>29</u> p3\_8<u>31</u> IOL\_23B IOL\_24A p3\_2\_32 p3\_7\_33 IOL\_24B IOL\_25A p3\_1<u>34</u>

IDI 25B +3.3V ← 6 VCCIO\_3[2]

iCE40-HX4K-TQ144

# **Peripherals**



things to check: clock and reset gbin, will pll be ok? flash — pullups needed? check fpga pinout against lattice docs

