### **Power Supply**









## Clock



# **Programming**



#### **FLASH**







pullup on ss means configure as SPI master to read configuration from FLASH at boot

#### **FPGA**





iCE40-HX1K-TQ144

#### cdone p3\_2<u>2</u> p3\_3<u>3</u> IOL 1B GND - 200R creset 66 × 37 × 38 × 39 × 41 CRESET\_B p3\_4<u>4</u> p3\_7<u>7</u> IOL\_2B IOL\_3A +3.3V 2.2k cdone +3.3V 10k creset 0B\_25 p3\_8\_8 IOL\_3B p3\_9\_9 OL\_4A OR 27 0B\_28 p4\_1<u>11</u> p4\_2<u>12</u> IDI 5A 0B\_29 gbin5 TP1 gbin4 TP2 0-IOB\_30 p4\_3<u>19</u> DI 6A p4\_4\_20 IOL\_6B\_GBIN7 OB 32 U1D iCE40-HX1K-TQ144 P4-8 22 P4-9 23 IOL\_7A\_GBIN6 IOB\_34 p4\_9\_23 p4\_10\_24 lol\_8B x\_25 x\_26 lol\_9B lol\_10A x\_29 lol\_10B lol\_10B lol\_11A x\_31 lol\_11A lol\_11B x\_33 lol\_12A lol\_12B yccio\_3[2] IOB\_35\_GBIN5 IOB\_36\_GBIN4 IOB\_37 DB 39 cbsel0 TP3 O 63 cbsel1 TP4 O 64 +3.3V 46 IOB\_42\_CBSELO IOB\_43\_CBSEL1

VCCI0\_2[2]

# **Peripherals**



things to check: clock and reset gbin, will pll be ok? flash — pullups needed? check fpga pinout against lattice docs

