

# 10\_100\_1000 Mbps Tri-mode Ethernet MAC Specification

Author: Jon Gao gaojon@yahoo.com

Rev. 0.1 January 25, 2006





This page has been intentionally left blank.



### **Revision History**

| Rev. | Date         | Author  | Description |
|------|--------------|---------|-------------|
| 0.1  | 11/28/0<br>5 | Jon Gao | First Draft |
|      |              |         |             |
|      |              |         |             |
|      |              |         |             |
|      |              |         |             |
|      |              |         |             |
|      |              |         |             |
|      |              |         |             |
|      |              |         |             |



# **Contents**

| INTRODUCTION                                                   | 1  |
|----------------------------------------------------------------|----|
| BLOCK DIAGRAM                                                  | 3  |
| CLOCK DISTRIBUTION                                             | 4  |
| OPERATION                                                      | 5  |
| CONFIG OPTAIONAL MODULES                                       | 5  |
| VERIFICATION                                                   |    |
| REG DESCRIPTION                                                | 10 |
| REGISTER LIST                                                  | 10 |
| Water mark                                                     |    |
| FLOW CONTROL                                                   | 11 |
| IFG                                                            | 13 |
| FULL DUPLEX                                                    | 13 |
| TARGET MAC ADDRESS                                             | 13 |
| BROADCAST_FILTER                                               | 14 |
| RX_APPEND_CRC                                                  |    |
| CRC_CHK_EN                                                     |    |
| PACKET LENGTH RESTRICT                                         |    |
| STATISTIC COUNTERS (NEED ADD ONE ADDRESS FOR 32BIT WIDTH DOUT) | 15 |
| CLOCKS                                                         | 18 |
| IO PORTS                                                       | 19 |
| PHY INTERFACE                                                  | 19 |
| Gigabit Media Independent Interface (GMII/MII)                 |    |
| USER INTERFACE                                                 |    |
| HOST INTERFACE.                                                |    |
| APPENDIX A                                                     |    |
| INDEX                                                          | 24 |
|                                                                |    |



1

## Introduction

10\_100\_1000 Mbps tri-mode ethernet MAC implements a MAC controller conforming to IEEE 802.3 specification. It is designed to use less than 2000 LCs/LEs to implement full function. It will use inferred RAMs and PADs to reduce technology dependance. To increase the flexibility, three optional modules can be added to or removed from the project.

A GUI configuration interface, created by tcl/tk script language, is convenient for configuring optional modules, FiFo depth and verification parameters. Furthermore, a verification system was designed with tcl/tk user interface, by which the stimulus can be generated automatically and the output packets can be verified with CRC-32 checksum.

#### functional description:

- Ø Implements the full 802.3 specification.
- Ø half-duplex support for 10 100 Mbps mode
- Ø FIFO interface to user application
- Ø support pause frame generation and termination
- Ø transmitting frames source MAC address insertion(optional)
- Ø receiving frames destination MAC address filter(optional)
- **Ø** receiving broadcast frames throughout constraint(optional)
- Ø support Jumbo frame 9.6K
- Ø RMON MIB statistic counter

Before you start to use this IP core, you need to make your working environment ready. At fist, you need to install WIN2K operation system(recommend) or other stable operation system. In addition, Cygwin is needed to run some bash scripts. Tcl/tk is also needed for many GUI scripts. Finally, the cadence LDV nc-sim is needed for simualtion. If you are using



worksation, you need Tcl/tk of your platform for GUI scripts and LDV nc-sim. I recommend WIN2K + Cygwin0528 + LDV5.0 +Tcl/tk.



2

## **Architecture**

#### block diagram





#### clock distribution





3

# **Operation**

#### **Config optaional modules**

There are three optional modules can be removed from IP core to reduce area. You can start a GUI configuration tools to customize this IP core. Type the following command in root directory to run a tcl/tk script.

#vish start.tcl

if the tcl/tk was installed correctly, a GUI windows will appear on your screen. It's looks like that:



To click the checkbutton will enable the corresponding module of IP core.By the way, the Fifo depth can be set in this window. The default setting of Fifo depth is 9, which means that the fifo can contain 512 words. Because of the fifo width of user side is 32bit, the actual capacity of fifo is 512\*4=2K bytes. After you changed the setting, don't forget to save the new configuration.

#### Verification

To click the "verify" button of above window, a new window will appear for verification.





the first button "set\_stimulus" is used to config the parameters used for automatically generate stimulus for simulation.



If you select "Random" mode, the generated packet length will be random in the range of "Packet begin length" and "Packet begin length". The generated packet number will be equal to "Total Gen Packet number". If you want to generate broadcast packets, just click the "broadcast" slectbutton. The "save" button will save current configuration to "config.ini" file. Furthermore, you can use "save as" button to save the configuration as another file which can be used for "batch\_mode"

"set\_cpu\_data" button of main window is used to config internal registers.All the registers will be list in following forms:



| <b>%</b> Setting Reg Data |        |        |         | _   X  |
|---------------------------|--------|--------|---------|--------|
| RegName                   | A      | ddress | default | Data   |
| Tx_Hwmark                 |        | 0      | 0x001e  | 0x001e |
| Tx_Lwmark                 |        | 1      | 0x0019  | 0x0019 |
| pause_frame_send          | _en    | 2      | 0x0000  | 0x0000 |
| pause_quanta_s            | et     | 3      | 0x0000  | 0x0000 |
| IFGset                    |        | 4      | 0x001e  | 0x001e |
| FullDuplex                |        | 5      | 0x0001  | 0x0001 |
| MaxRetry                  |        | 6      | 0x0002  | 0x0002 |
| MAC_tx_add_en             |        | 7      | 0x0000  | 0x0000 |
| MAC_bc_add_prom_          | data   | 8      | 0x0000  | 0x0000 |
| MAC_tx_add_prom_          | add    | 9      | 0x0000  | 0x0000 |
| MAC_bt_add_prom_          | _wr    | 10     | 0x0000  | 0x0000 |
| tx_pause_en               |        | 11     | 0x0000  | 0x0000 |
| xoff_cpu                  |        | 12     | 0x0000  | 0x0000 |
| xon_cpu                   |        | 13     | 0x0000  | 0x0000 |
| MAC_nx_add_chk_           | en     | 14     | 0x0000  | 0x0000 |
| MAC_rx_add_prom_          | data   | 15     | 0x0000  | 0x0000 |
| MAC_rx_add_prom_          | add    | 16     | 0x0000  | 0x0000 |
| MAC_rx_add_prom_          | _wr    | 17     | 0x0000  | 0x0000 |
| broadcast_filter_e        | n      | 18     | 0x0000  | 0x0000 |
| broadcast_bucket_d        | epth   | 19     | 0x0000  | 0x0000 |
| broadcast_bucket_int      | terval | 20     | 0x0000  | 0x0000 |
| RX_APPEND_CR              | С      | 21     | 0x0000  | 0x0000 |
| Rx_Hwmark                 |        | 22     | 0x001a  | 0x001a |
| Rx_Lwmark                 |        | 23     | 0x0010  | 0x0010 |
| CRC_chk_en                |        | 24     | 0x0000  | 0x0000 |
| RX_IFG_SET                |        | 25     | 0x001e  | 0x001e |
| RX_MAX_LENGTH             |        | 26     | 0x2710  | 0x2710 |
| RX_MIN_LENGTH             |        | 27     | 0x0040  | 0x0040 |
| CPU_rd_addr               |        | 28     | 0x0000  | 0x0000 |
| CPU_rd_apply              |        | 29     | 0x0000  | 0x0000 |
| Line_loop_en              |        | 32     | 0x0000  | 0x0000 |
| Speed                     |        | 33     | 0x0004  | 0x0004 |
| Save                      | SaveAs | Ex     | it      | Help   |

the "save" button will save current configuration to file "CPU.dat".Also, you can use "save as" button to save register setting to any others files you like. Some complex operation of register such as reading statistic counters need to edit "CPU.dat" file manually.



The "start\_verify" of main window will start simulation. The compiling and simulation output will be printed in the following windows:



At first, a bash script will be invoked to compile the source file. If no any error occurred, the nc-simulator will be invoked to start simulation. When any error packet received, the simulator will stop and print the data of received error packet.

The "batch\_mode" button of main windwos will invoke following windows:





this window will be used to perform verify the IP core with several testcase. In this window, you can change the description, stimulus and regrector of a testcase.



# **Reg Description**

#### **Register list**

| Reg Name                  | Operaion | Address | Default Value |
|---------------------------|----------|---------|---------------|
| Tx_Hwmark                 | R/w      | 7'd000  | 16'h001e      |
| Tx_Lwmark                 | R/w      | 7'd001  | 16'h0019      |
| pause_frame_send_en       | R/w      | 7'd002  | 16'h0000      |
| pause_quanta_set          | R/w      | 7'd003  | 16'h0000      |
| IFGset                    | R/w      | 7'd004  | 16'h0012      |
| FullDuplex                | R/w      | 7'd005  | 16'h0001      |
| MaxRetry                  | R/w      | 7'd006  | 16'h0002      |
| MAC_tx_add_en             | R/w      | 7'd007  | 16'h0000      |
| MAC_tx_add_prom_data      | R/w      | 7'd008  | 16'h0000      |
| MAC_tx_add_prom_add       | R/w      | 7'd009  | 16'h0000      |
| MAC_tx_add_prom_wr        | R/w      | 7'd010  | 16'h0000      |
| tx_pause_en               | R/w      | 7'd011  | 16'h0000      |
| xoff_cpu                  | R/w      | 7'd012  | 16'h0000      |
| xon_cpu                   | R/w      | 7'd013  | 16'h0000      |
| MAC_rx_add_chk_en         | R/w      | 7'd014  | 16'h0000      |
| MAC_rx_add_prom_data      | R/w      | 7'd015  | 16'h0000      |
| MAC_rx_add_prom_add       | R/w      | 7'd016  | 16'h0000      |
| MAC_rx_add_prom_wr        | R/w      | 7'd017  | 16'h0000      |
| broadcast_filter_en       | R/w      | 7'd018  | 16'h0000      |
| broadcast_bucket_depth    | R/w      | 7'd019  | 16'h0000      |
| broadcast_bucket_interval | R/w      | 7'd020  | 16'h0000      |
| RX_APPEND_CRC             | R/w      | 7'd021  | 16'h0000      |
| Rx_Hwmark                 | R/w      | 7'd022  | 16'h001a      |



| Rx_Lwmark     | R/w | 7'd023 | 16'h0010 |
|---------------|-----|--------|----------|
| CRC_chk_en    | R/w | 7'd024 | 16'h0000 |
| RX_IFG_SET    | R/w | 7'd025 | 16'h0012 |
| RX_MAX_LENGTH | R/w | 7'd026 | 16'h2710 |
| RX_MIN_LENGTH | R/w | 7'd027 | 16'h0040 |
| CPU_rd_addr   | R/w | 7'd028 | 16'h0000 |
| CPU_rd_apply  | R/w | 7'd029 | 16'h0000 |
| CPU_rd_grant  | R   | 7'd030 | 16'h0000 |
| CPU_rd_dout_l | R   | 7'd031 | 16'h0000 |
| CPU_rd_dout_h | R   | 7'd032 | 16'h0000 |
| Line_loop_en  | R/w | 7'd033 | 16'h0000 |
| Speed         | R/w | 7'd034 | 16'h0004 |

#### Water mark

| Tx_Hwmark | R/w | 7'd000 | 16'h001e |
|-----------|-----|--------|----------|
| Tx_Lwmark | R/w | 7'd001 | 16'h0019 |

This two registers are used to set transmit Fifo high water mark and low water hark. When the packet data stored in transmit Fifo meet low water, transmit control logic will begin to read packet data from Fifo and send it to Phy through GMII/MII interface. In addition, hight water mark and low water mark setting is correlated with  $Tx\_mac\_wr$  signal. When the transmit Fifo meet high water mark,  $Tx\_mac\_wr$  will be asserted 0 to tell user application to hold packet transmitting. When the transmit Fifo under low water mark, the  $Tx\_mac\_wr$  signal will be disasserted and the user application can proceed to transmit packet data.

| Rx_Hwmark | R/w | 7'd022 | 16'h001a |
|-----------|-----|--------|----------|
| Rx_Lwmark | R/w | 7'd023 | 16'h0010 |

This two registers are used to set receive Fifo water mark. When Fifo received one full packet or stored packet data meet hight water mark, the Rx\_mac\_ra will be asserted. The Rx\_mac\_ra will be disasserted while Fifo below low water mark. If there is one full packet received from PHY, The Rx\_mac\_ra will disasserted when the whole packet is read out from Fifo.

#### Flow control

| pause_name_sena_en | pause_frame_send_en | R/w | 7'd002 | 16'h0000 |
|--------------------|---------------------|-----|--------|----------|
|--------------------|---------------------|-----|--------|----------|



| pause_quanta_set | R/w | 7'd003 | 16'h0000 |
|------------------|-----|--------|----------|
| xoff_cpu         | R/w | 7'd012 | 16'h0000 |
| xon_cpu          | R/w | 7'd013 | 16'h0000 |

pause\_frame\_send\_en register is used to enable transmit logic to send PAUSE frame. pause\_quanta\_set register is used to setting quanta value in send PAUSE frame. The rising pulse of xon\_cpu signal is used to start transmit one PAUSE frame with quanta value of pause\_quanta\_set when the transmit in idle state. The rising pulse of xoff\_cpu signal is used to start transmit one PAUSE frame when the transmit in idle state with quanta zero, asking remote ethernet controller jump out from pause state.



| tx_pause_en | R/w | 7'd011 | 16'h0000 |
|-------------|-----|--------|----------|
|-------------|-----|--------|----------|

When this register is "1", this core will respond to received pause frame. The transmit state machine will enter PAUSE state according to quanta value in received packet. One quanta time is equal to the time of transmit 512bit data.



#### **IFG**

| IFGset     | R/w | 7'd004 | 16'h0012 |
|------------|-----|--------|----------|
| RX_IFG_SET | R/w | 7'd025 | 16'h0012 |

According to IEEE802.3 ,The minimum IfG value is 96bit. If the system clock is 125Mhz with 8bit data width, the interval time between packet is at least 18 clock cycles

RX\_IFG\_SET is used to set received frame gap. If the gap between two received packets is less than RX\_IFG\_SET, the second packet will be drop as an invalid frame.

#### Full duplex

| FullDuplex R/w 7'd00 | 5 16'h0001 |
|----------------------|------------|
|----------------------|------------|

This config register is only used in 100Mbps and 10Mbps. When FullDuplex register is equal to "1", the transmit state machine will be FullDuplex mode. Otherwise, the transmit state machine will detect collision, perform random slot time back off, retransmit collision packet and some other half-duplex operations.

| MaxRetry | R/w | 7'd006 | 16'h0002 |  |
|----------|-----|--------|----------|--|
|----------|-----|--------|----------|--|

When collision occurred in half duplex mode, the transmit state machine will try to transmit this collision packet again. If one packet collide **MaxRetry** times, this packet will be drop and never try again.

#### **Target MAC address**

| MAC_tx_add_en        | R/w | 7'd007 | 16'h0000 |
|----------------------|-----|--------|----------|
| MAC_tx_add_prom_data | R/w | 7'd008 | 16'h0000 |
| MAC_tx_add_prom_add  | R/w | 7'd009 | 16'h0000 |
| MAC_tx_add_prom_wr   | R/w | 7'd010 | 16'h0000 |

Those registers are used to set mac address which will replace the target mac address of transmit packet. This function will be enable one when register **MAC tx add en** set to "1".

At the rising edge of signal MAC\_tx\_add\_prom\_wr, the value of MAC\_tx\_add\_prom\_data will be write to prom address MAC\_tx\_add\_prom\_add. You need repeat six times to write six bytes length target mac to prom.



#### Broadcast\_filter

| broadcast_filter_en       | R/w | 7'd018 | 16'h0000 |
|---------------------------|-----|--------|----------|
| broadcast_bucket_depth    | R/w | 7'd019 | 16'h0000 |
| broadcast_bucket_interval | R/w | 7'd020 | 16'h0000 |

The broadcast packet filter will enable only when broadcast\_filter\_en is set "1".



The bucket wil be periodically refilled after broadcast\_bucket\_interval time. broadcast\_bucket\_depth register is used to setting the bucket depth. When a byte of broadcast packet is received, the bucket will decrease 1. If the bucket is empty, the received packet will be drop until the bucket is refilled next time. The radio of broadcast\_bucket\_depth to broadcast\_bucket\_interval will determine maximal broadcast packets throughput in on second. For example, if the radio is 0.1, the broadcast flow will be restricted to 10Mbps when MAC in 100Mbps mode. The broadcast\_bucket\_depth will determine the burst number of broadcast packets.

#### RX\_APPEND\_CRC

| RX_APPEND_CRC | RX_APPEND_CRC | R/w | 7'd021 | 16'h0000 |
|---------------|---------------|-----|--------|----------|
|---------------|---------------|-----|--------|----------|

In some condition, the user application need MAC to retain FCS of ethernet frame. When RX\_APPEND\_CRC signal is equal "1", the FCS of ethernet frame will transmit to user application.



#### CRC\_chk\_en

| CRC_crik_eri | CRC_chk_en | R/w | 7'd024 | 16'h0000 |
|--------------|------------|-----|--------|----------|
|--------------|------------|-----|--------|----------|

By default, the receive logic will drop any packet with FCS checksum error. By setting **CRC\_chk\_en** register to zero, you can disable received packet FCS checking.

#### **Packet length restrict**

| RX_MAX_LENGTH | R/w | 7'd026 | 16'h2710 |
|---------------|-----|--------|----------|
| RX_MIN_LENGTH | R/w | 7'd027 | 16'h0040 |

The length of Received packet beyond minimal length and maximal length will be droped in receive Fifo. if the packet is already trasmitting in user interface, a error flag will enclosed at end of packet.

#### **Statistic counters**

| CPU_rd_addr   | R/w | 7'd028 | 16'h0000 |
|---------------|-----|--------|----------|
| CPU_rd_apply  | R/w | 7'd029 | 16'h0000 |
| CPU_rd_grant  | R   | 7'd030 | 16'h0000 |
| CPU_rd_dout_I | R   | 7'd031 | 16'h0000 |
| CPU_rd_dout_h | R   | 7'd032 | 16'h0000 |

All statistic counters are stored in a blockram. When you read a counter, you need to write the corresponding address to **CPU\_rd\_addr** register and assert **CPU\_rd\_apply** signal. When the counter data register **CPU\_rd\_dout** is available, the signal **CPU** rd grant will be "1".

| CPU_rd_addr | Statistic counter          |
|-------------|----------------------------|
| 6'h00       | RxPacketLengthBytesCounter |
| 6'h01       | RxPacketCounter            |
| 6'h02       | RxBroadcastCounter         |
| 6'h03       | RxMulticastCounter         |
| 6'h04       | RxUnicastCounter           |
| 6'h05       | RxCRCErrCounter            |
| 6'h06       | RxFifoFullErrCounter       |
| 6'h07       | RxTooShortTooLongCounter   |
| 6'h08       | RxPacketLength<64          |
| 6'h09       | RxPacketLength_64          |
| 6'h0a       | RxPacketLength_64_127      |



| 6'h0b | RxPacketLength_128_255   |
|-------|--------------------------|
| 6'h0c | RxPacketLength_256_511   |
| 6'h0d | RxPacketLength_512_1023  |
| 6'h0e | RxPacketLength_1024_1517 |
| 6'h0f | RxPacketLength>1518      |
| 6'h10 | RxPuaseFrameCounter      |

| CPU_rd_addr | Statistic counter          |
|-------------|----------------------------|
| 6'h20       | TxPacketLengthBytesCounter |
| 6'h21       | TxPacketCounter            |
| 6'h22       | TxBroadcastCounter         |
| 6'h23       | TxMulticastCounter         |
| 6'h24       | TxUnicastCounter           |
| 6'h25       | TxJamDropCounter           |
| 6'h26       | TxFifoUnderflowCounter     |
| 6'h27       | TxFifoOverflowCounter      |
| 6'h28       | TxPacketLength<64          |
| 6'h29       | TxPacketLength_64          |
| 6'h2a       | TxPacketLength_64_127      |
| 6'h2b       | TxPacketLength_128_255     |
| 6'h2c       | TxPacketLength_256_511     |
| 6'h2d       | TxPacketLength_512_1023    |
| 6'h2e       | TxPacketLength_1024_1517   |
| 6'h2f       | TxPacketLength>1518        |
| 5'h30       | TxPuaseFrameCounter        |





#### line side loopback

| Line_loop_en | R/w | 7'd033 | 16'h0000 |
|--------------|-----|--------|----------|
|--------------|-----|--------|----------|

If  $Line\_loop\_en = 1$ , the packet transmited to Phy will loopback to receive side. This function is used for test purpose.

#### **Speed level**

| Speed   R/w   7'd034   16'h0004 |
|---------------------------------|
|---------------------------------|

This register is used to set speed level of ethernet mac core.

3'b100: 1000Mbps mode3'b010: 100Mbps mode3'b001: 10Mbps mode



4

# **Clocks**

This section specifies all the clocks. All clocks, clock domain passes and the clock relations should be described.

| Name     | Sourc | Rates (MHz) |     |           | Remarks | Description    |
|----------|-------|-------------|-----|-----------|---------|----------------|
|          | е     | Max         | Min | Resolutio |         |                |
|          |       |             |     | n         |         |                |
| Clk_125M | Input | 125         | -   | -         |         | For GMII       |
|          | Pad   |             |     |           |         | interface      |
| Clk_user | Input | 66          | -   | -         |         | User clock     |
|          | Pad   |             |     |           |         |                |
| Clk_reg  | Input | 80          | 50  | -         |         | Host interface |
|          | port  |             |     |           |         | cock           |

Table 1: List of clocks



5

## **IO Ports**

#### **PHY** interface

## **Gigabit Media Independent Interface (GMII/MII)** signal mapping

| 88E1111 Device Pins | GMII     | MII      |
|---------------------|----------|----------|
| GTX_CLK             | GTX_CLK  | -        |
| TX_CLK              | -        | TX_CLK   |
| TX_ER               | TX_ER    | TX_ER    |
| TX_EN               | TX_EN    | TX_EN    |
| TXD[7:0]            | TXD[7:0] | TXD[3:0] |
| RX_CLK              | RX_CLK   | RX_CLK   |
| RX_ER               | RX_ER    | RX_ER    |
| RX_DV               | RX_DV    | RX_DV    |
| RXD[7:0]            | RXD[7:0] | RXD[3:0] |
| CRS                 | CRS      | CRS      |
| COL                 | COL      | COL      |

gmii signal diagram





#### mii diagram





#### user interface

| output |        | Rx_mac_ra    | // |
|--------|--------|--------------|----|
| Output |        | TXX_ITIAU_IA | 11 |
| input  |        | Rx_mac_rd    |    |
| output | [31:0] | Rx_mac_data  |    |
| output | [1:0]  | Rx_mac_BE    |    |
| output |        | Rx_mac_pa    |    |
| output |        | Rx_mac_sop   |    |
| output |        | Rx_mac_eop   |    |
|        |        |              | // |
| output |        | Tx_mac_wa    |    |
| input  |        | Tx_mac_wr    |    |
| input  | [31:0] | Tx_mac_data  |    |
| input  | [1:0]  | Tx_mac_BE    | // |
| input  |        | Tx_mac_sop   |    |
| input  |        | Tx_mac_eop   |    |







#### **Host interface**

input CSB
input WRB
input [15:0] CD\_in
output [15:0] CD\_out
input [7:0] CA





# Appendix A

# **Name**

This section may be added to outline different specifications.



# Index

This section contains an alphabetical list of helpful document entries with their corresponding page numbers.