





RAM3\_DQ4\_ RAM3\_DQ2 M1 10\_L2N\_T0\_34
RAM3\_CS\_N N3 10\_L3P\_T0\_DQS\_34 RAMO\_DQ5<u>A5</u> RAMO\_DQ6<u>A4</u> RAM3\_DQS N2 10\_L3N\_T0\_DQS\_34 
RAM3\_DQ3 N1 10\_L4P\_T0\_34 
RAM3\_DQ5 P1 10\_L4N\_T0\_34 O L3P TO DQS AD5P 35 RAMO\_DQ1 B4 III RAMO\_DQ7 A3 III RAMO\_DQ4 C7 III RAMO\_CS\_N C6 III RAMO\_CLK\_P D6 III R IO\_L4P\_T0\_35 IO\_L4N\_T0\_35 ×P4 | IO\_L5P\_T0\_34 | P3 | IO\_L5N\_T0\_34 O\_L5P\_T0\_AD13P\_35 O\_L5N\_T0\_AD13N\_35 RAM3\_RST\_N\_ ×M5 10\_L6P\_T0\_34 O\_L6P\_T0\_35 RAMO\_CLK\_N D5
RAM1\_DQS C3 O\_L6N\_T0\_VREF\_35 RAM1\_DQ3 O\_L7N\_T1\_AD6N\_35 O\_L8P\_T1\_AD14P\_35 RAM1\_RST\_N B2 RAM1\_CS\_N A2 RAM1\_DQ5 C1 O\_L8N\_T1\_AD14N\_35 O\_L9P\_T1\_DQS\_AD7P\_35 RAM1\_DQ4 B1
RAM1\_DQ6 E2
RAM1\_DQ0 D1 D\_L9N\_T1\_DQS\_AD7N\_35 ×P5 | IO\_L10P\_T1\_34 O L9N T1 DQS AD7N 35 O\_L11P\_T1\_SRCC\_35 × D3 O\_L11N\_T1\_SRCC\_35 RAM1\_DQ2\_ IO\_L12P\_T1\_MRCC\_35
IO\_L12N\_T1\_MRCC\_35 ×C4 U2F XC7A100T-1FTG256C XC7A100T-1FTG256C IO\_L13P\_T2\_MRCC\_35
IO\_L13P\_T2\_MRCC\_35 O L14N T2 SRCC 35 O\_L15N\_T2\_DQS\_35 O\_L16P\_T2\_35 × G5 O\_L16N\_T2\_35 O\_L17P\_T2\_35 RAM2\_RST\_N\_ RAM2\_RST\_N\_\_\_\_^G2 RAM2\_CS\_N\_\_\_\_G1\_ 118P T2 35 RAM2\_DQ4\_ 0\_L19P\_T3\_35 RAM2\_DQ3\_ RAM2\_DQ3\_\_\_\_J4 RAM2\_DQ0\_\_\_H2 RAM2\_DQ5\_\_\_H1 RAM2\_DQS\_\_\_J3 D\_L19N\_T3\_VREF\_35 0\_L20P\_T3\_35 0\_L20P\_T3\_35 IO\_L21P\_T3\_DQS\_35 IO\_L21P\_T3\_DQS\_35 RAM2\_DQ2 H3 RAM2\_DQ1\_\_\_K1\_\_I0\_L22P\_T3\_35 RAM2\_DQ6 J1 10\_L22N\_T3\_35 RAM2\_CLK\_P L3 10\_L23P\_T3\_35 VCCO = 1V8 VCCO = 1V8

> 32-bit HyperRAM Andrew D. Zonenberg Sheet: /RAM/ File: ram.sch Title: STARSHIPRAIDER Single-Lane Host Size: A3 Date: 2017-05-14
> KiCad E.D.A. kicad (6.0.0-rc1-dev-1427-g10887868d) Rev: 0.1





