



# Computer Organization & Design The Hardware/Software Interface

Chapter 5

Large and Fast: Exploiting Memory Hierarchy

Haifeng Liu
College of Computer Science and Technology, Zhejiang University
haifengliu@zju.edu.cn

# Contents of Chapter 5



#### 5.1 Introduction

- 5.2 Memory Technology
- 5.3 The basics of Cache
- 5.4 Measuring and improving cache performance
- 5.7 Virtual Memory





#### 1. temporal locality (locality in time):

If an item is referenced, it will tend to be referenced again soon.

#### 2. spatial locality (locality in space):

If an item is referenced, items whose addresses are close by will tend to be referenced soon.

- As we know, these two principles actually exists in most programs.
  - Why does code have locality?
- □ Our initial focus: two levels (upper, lower)
  - **block:** minimum unit of data (block) for transfers
  - hit: data requested is in the upper level
  - miss: data requested is not in the upper level



# Taking Advantage of Locality



- **Memory hierarchy**
- □ Store everything on disk
- □ Copy recently accessed (and nearby) items from disk to smaller DRAM memory
  - Main memory
- □ Copy more recently accessed (and nearby) items from **DRAM** to smaller **SRAM** memory
  - Cache memory attached to CPU



# **Solutions**



#### **Build a memory hierarchy**



# Some important items



**hit:** The CPU accesses the upper level and succeeds.

Miss: The CPU accesses the upper level and fails.

#### Hit time:

The time to access the upper level of the memory hierarchy, which includes the time needed to determine whether the access is a hit or a miss.

#### miss penalty:

The time to replace a block in the upper level with the corresponding block from the lower level, plus the time to deliver this block to the processor.





#### The method

- Hierarchies bases on memories of different speeds and size
- The more closely CPU the level is, the faster the one is.
- · The more closely CPU the level is, the smaller the one is.
- · The more closely CPU the level is, the more expensive









## 1. The basics of Cache: SRAM and DRAM (main memory)

The solution is in speed

#### 2. Virtual Memory: DRAM and DISK

The solution is in size

# **5.2 Memory Technology**



#### □ Static RAM (SRAM)

- $\bullet$  0.5ns 2.5ns, \$2000 \$5000 per GB
- **□** Dynamic RAM (DRAM)
  - 50ns 70ns, \$20 \$75 per GB
- **□** Flash memory
  - $\bullet$  0.005ms 0.05ms, \$0.75 \$1 per GB
- **□** Magnetic disk
  - $\blacksquare$  5ms 20ms, \$0.20 \$2 per GB
- **□** Ideal memory
  - Access time of SRAM
  - Capacity and cost/GB of disk



# **SRAM Technology**



#### **SRAM**

- value is stored on a pair of inverting gates
- very fast but takes up more space than DRAM (4 to 6 transistors)



# **DRAM Technology**



# □ Data stored as a charge in a capacitor

- Single transistor used to access the charge
- Must periodically be refreshed
  - Read contents and write back
  - □ Performed on a DRAM "row"





# **Advanced DRAM Organization**



- □ Bits in a DRAM are organized as a rectangular array
  - DRAM accesses an entire row
  - Burst mode: supply successive words from a row with reduced latency
- **□** Double data rate (DDR) DRAM
  - Transfer on rising and falling clock edges
- □ Quad data rate (QDR) DRAM
  - Separate DDR inputs and outputs



Column Decoder



# **DRAM Generations**



| Year introduced | Chip size   | \$ per GiB  | Total access time to a new row/column | Average column access time to existing row |
|-----------------|-------------|-------------|---------------------------------------|--------------------------------------------|
| 1980            | 64 Kibibit  | \$1,500,000 | 250 ns                                | 150 ns                                     |
| 1983            | 256 Kibibit | \$500,000   | 185 ns                                | 100 ns                                     |
| 1985            | 1 Mebibit   | \$200,000   | 135 ns                                | 40 ns                                      |
| 1989            | 4 Mebibit   | \$50,000    | 110 ns                                | 40 ns                                      |
| 1992            | 16 Mebibit  | \$15,000    | 90 ns                                 | 30 ns                                      |
| 1996            | 64 Mebibit  | \$10,000    | 60 ns                                 | 12 ns                                      |
| 1998            | 128 Mebibit | \$4,000     | 60 ns                                 | 10 ns                                      |
| 2000            | 256 Mebibit | \$1,000     | 55 ns                                 | 7 ns                                       |
| 2004            | 512 Mebibit | \$250       | 50 ns                                 | 5 ns                                       |
| 2007            | 1 Gibibit   | \$50        | 45 ns                                 | 1.25 ns                                    |
| 2010            | 2 Gibibit   | \$30        | 40 ns                                 | 1 ns                                       |
| 2012            | 4 Gibibit   | \$1         | 35 ns                                 | 0.8 ns                                     |



## **DRAM Performance Factors**



#### **□** Row buffer

Allows several words to be read and refreshed in parallel

## **□** Synchronous DRAM

- Allows for consecutive accesses in bursts without needing to send each address
- Improves bandwidth

## □ DRAM banking

- Allows simultaneous access to multiple DRAMs
- Improves bandwidth



# **Increasing Memory Bandwidth**





a. One-word-wide memory organization



# Flash Storage



# **■** Nonvolatile semiconductor storage

- $100 \times -1000 \times$  faster than disk
- Smaller, lower power, more robust
- But more \$/GB (between disk and DRAM)





# Flash Types



- □ NOR flash: bit cell like a NOR gate
  - Random read/write access
  - Used for instruction memory in embedded systems
- □ NAND flash: bit cell like a NAND gate
  - Denser (bits/area), but block-at-a-time access
  - Cheaper per GB
  - Used for USB keys, media storage, ...
- □ Flash bits wears out after 1000's of accesses
  - Not suitable for direct RAM or disk replacement
  - Wear leveling: remap data to less used blocks



# **Disk Storage**



# **■** Nonvolatile, rotating magnetic storage



## **Disk Sectors and Access**



#### **□** Each sector records

- Sector ID
- Data (512 bytes, 4096 bytes proposed)
- Error correcting code (ECC)
  - Used to hide defects and recording errors
- Synchronization fields and gaps

#### □ Access to a sector involves

- Queuing delay if other accesses are pending
- Seek: move the heads
- Rotational latency
- Data transfer
- Controller overhead



# Disk Access Example



#### **□** Given

■ 512B sector, 15,000rpm, 4ms average seek time, 100MB/s transfer rate, 0.2ms controller overhead, idle disk

# **■** Average read time

- 4ms seek time
  - $+\frac{1}{2}$  / (15,000/60) = 2ms rotational latency
  - +512 / 100 MB/s = 0.005 ms transfer time
  - + 0.2ms controller delay
  - = 6.2 ms

# ☐ If actual average seek time is 1ms

■ Average read time = 3.2ms



# Disk Performance Issues



## **■** Manufacturers quote average seek time

- Based on all possible seeks
- Locality and OS scheduling lead to smaller actual average seek times

## □ Smart disk controller allocate physical sectors on disk

- Present logical sector interface to host
- SCSI, ATA, SATA

#### **□** Disk drives include caches

- Prefetch sectors in anticipation of access
- Avoid seek and rotational delay







#### □ In fact

| Memory technology | Typical access time    | Cost per GByte (2004) |
|-------------------|------------------------|-----------------------|
| SRAM              | 0.5-5ns                | \$4000-\$10,000       |
| DRAM              | 50-70ns                | \$100-\$200           |
| Magnetic disk     | 5,000,000-20,000,000ns |                       |

■ Users want large and fast memories!



# 5.3 The basics of Cache



## Simple implementations

■ For each item of data at the lower level, there is exactly one location in the cache where it might be.

e.g., lots of items at the lower level share locations in the upper level

| X4     |
|--------|
| X1     |
| Xn – 2 |
|        |
| Xn – 1 |
| X2     |
|        |
| Х3     |

| X4     |
|--------|
| X1     |
| Xn – 2 |
|        |
| Xn – 1 |
| X2     |
| Xn     |
| X3     |
|        |

b. After the reference to Xn

#### **□** Two issues:

- How do we know if a data item is in the cache?
- If it is, how do we find it?

#### **□** Our first example: "direct mapped"

block size is one word of data



# **Direct Mapped Cache**



### □ Where can a block be placed in the upper level?



- Direct-mapping algorithm.

  memory address is modulo the number of blocks in the cache
- □ Fortunately, while the cache has 2<sup>n</sup> blocks, the corresponding index is equal to the lowest n bits of memory block address. Here n=3. Let's check



# Accessing a cache---how do we find it?



#### **■** Memory block address is larger than cache block address



Valid bit

| Index | V | Tag | Data |
|-------|---|-----|------|
| 000   | N |     |      |
| 001   | N |     |      |
| 010   | N |     |      |
| 011   | N |     |      |
| 100   | N |     |      |
| 101   | N |     |      |
| 110   | N |     |      |
| 111   | N |     |      |

a. The initial state of the cache after power-on



# Access sequence



# **10110,11010,10110,11010,10000,00011,10000,10010**

| Index | V | Tag               | Data          | Index | V | Tag               | Data          |
|-------|---|-------------------|---------------|-------|---|-------------------|---------------|
| 000   | N |                   |               | 000   | N |                   |               |
| 001   | N |                   |               | 001   | N |                   |               |
| 010   | N |                   |               | 010   | Υ | (11) <sub>2</sub> | Memory(11010) |
| 011   | N |                   |               | 011   | N |                   |               |
| 100   | N |                   |               | 100   | N |                   |               |
| 101   | N |                   |               | 101   | N |                   |               |
| 110   | Υ | (10) <sub>2</sub> | Memory(10110) | 110   | Υ | (10) <sub>2</sub> | Memory(10110) |
| 111   | N |                   |               | 111   | N |                   |               |

b. After handling a miss of address(10110)

c. After handling a miss of address(11010)

|       |   |                   |                  | -     |   | _                 |               |
|-------|---|-------------------|------------------|-------|---|-------------------|---------------|
| Index | V | Tag               | Data             | Index | V | Tag               | Data          |
| 000   | N |                   |                  | 000   | N |                   |               |
| 001   | N |                   |                  | 001   | N |                   |               |
| 010   | Υ | (11) <sub>2</sub> | Memory(11010)    | 010   | Υ | (11) <sub>2</sub> | Memory(11010) |
| 011   | N |                   |                  | 011   | N |                   |               |
| 100   | N |                   |                  | 100   | N |                   |               |
| 101   | N |                   |                  | 101   | N |                   |               |
| 110   | Υ | (10) <sub>2</sub> | Memory(10110)    | 110   | Υ | (10) <sub>2</sub> | Memory(10110) |
| 111   | z | ا د الله على الله | 1 10 9 & 23 40 A | 111   | N |                   |               |



e. After handling a hit of address(11010)

d. After handling a hit of address(10110)

# Access sequence-2



# **10110,11010,10110,11010,10000,00011,10000,10010**

| Index | ٧ | Tag               | Data          |
|-------|---|-------------------|---------------|
| 000   | Υ | (10) <sub>2</sub> | Memory(10000) |
| 001   | Z |                   |               |
| 010   | Υ | (11) <sub>2</sub> | Memory(11010) |
| 011   | N |                   |               |
| 100   | Z |                   |               |
| 101   | N |                   |               |
| 110   | Υ | (10) <sub>2</sub> | Memory(10110) |
| 111   | N |                   |               |

| Index | V | Tag               | Data          |
|-------|---|-------------------|---------------|
| 000   | Υ | (10) <sub>2</sub> | Memory(10000) |
| 001   | N |                   |               |
| 010   | Υ | (11) <sub>2</sub> | Memory(11010) |
| 011   | Υ | (00) <sub>2</sub> | Memory(00011) |
| 100   | N |                   |               |
| 101   | N |                   |               |
| 110   | Υ | (10) <sub>2</sub> | Memory(10110) |
| 111   | N |                   |               |

f. After handling a miss of address(10000)

Index Tag Data 000  $(10)_2$ Memory(10000) 001 Υ 010  $(11)_2$ Memory(11010) Υ 011  $(00)_{2}$ Memory(00011) 100 Ν 101 110  $(10)_{2}$ Memory(10110) 111

g. After handling a miss of address(00011)

|       | g., ito handing a miss of address (see 1.) |                         |               |  |
|-------|--------------------------------------------|-------------------------|---------------|--|
| Index | ٧                                          | Tag                     | Data          |  |
| 000   | Υ                                          | (10) <sub>2</sub>       | Memory(10000) |  |
| 001   | N                                          |                         |               |  |
| 010   | Υ                                          | (11)→ (10) <sub>2</sub> | Memory(10010) |  |
| 011   | Y                                          | (00)2                   | Memory(00011) |  |
| 100   | N                                          |                         |               |  |
| 101   | N                                          |                         |               |  |
| 110   | Υ                                          | (10) <sub>2</sub>       | Memory(10110) |  |
| 111   | N                                          |                         |               |  |
|       |                                            |                         |               |  |

h. After handling a hit of address(10000)

i. After handling a miss of address(10010)

# **Address Subdivision**







## Bits in Cache



#### Example

□ How many total bits are required for a direct-mapped cache 16KB of data and 4-word blocks, assuming a 64-bit address?

#### Answer

- □ 16KB=4KWord=2<sup>12</sup> words
- □ One block=4 words = 22 words
- □ Number of blocks (index bit) =  $2^{12} \div 2^2 = 2^{10}$  blocks
- $\square$  Data bits of block =4 $\times$ 32=128 bits
- □ Tag bits = address index-block size =64-10-2-2 =50 bits
- □ Valid bit = 1 bit
- □ Total Cache size =  $2^{10} \times (128+50+1) = 2^{10} \times 179 = 179$  Kbits = 22.4KB
- □ It is about 1.4 times as many as needed just for the data

#### **Mapping an Address to Multiword Cache Block**



#### Example

- □ Consider a cache with 64 blocks and a block size of 16 bytes.
- What block number does byte address 1200 map to?

#### Answer

(Block address) modulo (Number of cache blocks)

Where the address of the block is First: get BLOCK Address

#### Notice!!!

75 modulo 64 =11 Then: get INDEX

 $\frac{\text{Byte address}}{\text{Bytes per block}} \times \text{Byte per block} \longrightarrow \frac{\text{Byte address}}{\text{Bytes per block}} \times \text{Byte per block} + (\text{Byte per$ 





## Miss rate versus block size.





# **Block Size Considerations**



# □ Larger blocks should reduce miss rate

Due to spatial locality

#### □ But in a fixed-sized cache

- Larger blocks  $\Rightarrow$  fewer of them
  - $\square$  More competition  $\Rightarrow$  increased miss rate
- Larger blocks  $\Rightarrow$  pollution

# **■** Larger miss penalty

- Can override benefit of reduced miss rate
- Early restart and critical-word-first can help



# Handling Cache reads hit and Misses



#### □ Read hits

- this is what we want!
- □ Read misses—two kinds of misses
  - instruction cache miss
  - data cache miss
- □ let's see main steps taken on an instruction cache miss
  - Stall the CPU, fetch block from memory, deliver to cache, restart CPU read
  - 1. Send the original PC value (current PC-4) to the memory.
  - 2. Instruct main memory to perform a read and wait for the memory to complete its access.
  - 3. Write the cache entry, putting the data from memory in the data portion of the entry, writing the upper bits of the address (from the ALU) into the tag field, and turning the valid bit on.
  - 4. Restart the instruction execution at the first step, which will refetch the instruction again, this time finding it in the cache.
- Data cache miss: Complete data access







## □ Write hits: Difference Strategy

- write-back: Cause Inconsistent
  - Wrote the data into only the data cache
  - □ Strategy ---- write back data from the cache to memory later Fastl
- write-through: Ensuring Consistent
  - □ Write the data into both the memory the cache
  - □ Strategy ---- writes always update both the cache and the memory
  - □ Slower!----write buffer

#### **□** Write misses:

- read the entire block into the cache, then write the word----write allocate
- Write around the data into the memory (the lower level memory) ----no write allocate ( also called write around ).



# Write-Through



- □ On data-write hit, could just update the block in cache
  - But then cache and memory would be inconsistent
- □ Write through: also update memory
- **□** But makes writes take longer
  - e.g., if base CPI = 1, 10% of instructions are stores, write to memory takes 100 cycles
    - Effective CPI =  $1 + 0.1 \times 100 = 11$
- **□** Solution: write buffer
  - Holds data waiting to be written to memory
  - CPU continues immediately
    - □ Only stalls on write if write buffer is already full

## Write-Back



- □ Alternative: On data-write hit, just update the block in cache
  - Keep track of whether each block is dirty
- **■** When a dirty block is replaced
  - Write it back to memory
  - Can use a write buffer to allow replacing block to be read first

# Write Allocation



- **■** What should happen on a write miss?
- **■** Alternatives for write-through
  - Allocate on miss: fetch the block
  - Write around: don't fetch the block
    - □ Since programs often write a whole block before reading it (e.g., initialization)
- **□** For write-back
  - Usually fetch the block



# Example



- Assume a fully associative write-back cache with many cache entries that starts empty. Below is a sequence of five memory operations(the address is in square brackets):
  - write Mem[100];
  - write Mem[100];
  - Read Mem[200];
  - 4 write Mem[200];
  - write Mem[100];

### Answer:

1,2,3,5 for no-write allocate misses:

hit:

for write allocate misses: 1,3

> 2,4,5 hit :



# **Example: Intrinsity FastMATH**



## **■ Embedded MIPS processor**

- 12-stage pipeline
- Instruction and data access on each cycle

# □ Split cache: separate I-cache and D-cache

- Each 16KB: 256 blocks × 16 words/block
- D-cache: write-through or write-back

### □ SPEC2000 miss rates

■ I-cache: 0.4%

■ D-cache: 11.4%

■ Weighted average: 3.2%



### **Example: Intrinsity FastMATH**





□ The 16 KB caches in the Intrinsity FastMATH each contain 256 blocks with 16 words per block.

# read request



- 1. Send the address to the appropriate cache. The address comes either from the PC (for an instruction) or from the ALU (for data).
- 2. If the cache signals hit, the requested word is available on the data lines. Since there are 16 words in the desired block, we need to select the right one. A block index field is used to control the multiplexor (shown at the bottom of the figure), which selects the requested word from the 16 words in the indexed block.
- 3. If the cache signals miss, we send the address to the main memory. When the memory returns with the data, we write it into the cache and then read it to fulfill the request.

# writes



□ both write-through and write-back, leaving it up to the operating system to decide which strategy to use for an application.

□ It has a one-entry write buffer.



# **■** Approximate instruction and data miss rates for the Intrinsity FastMATH processor for SPEC2000 benchmarks.

| Instruction miss rate | Data miss rate | Effective combined miss rate |
|-----------------------|----------------|------------------------------|
| 0.4%                  | 11.4%          | 3.2%                         |

□ combined cache vs split caches



### **Designing the Memory system to Support Cache**



### ■ Make reading multiple words easier by using banks of memory







# Performance basic memory organization





Memory

### **Assume**

1 clock cycles to send the address

15 memory bus clock cycles for each DRAM access initiated

1 bus clock cycles to send a word of data

Block size is 4 words

**Every word is 4 bytes** 

The time to transfer one word is 1+15+1=17

The miss penalty (The time to transfer one block is):

$$1+4\times(1+15)=65$$
 CLKs

Bandwidth: 
$$\frac{4\times4}{65} \approx \frac{1}{4}$$

Only one word is useful, and three other words may be useless. So, for caches using four-word blocks, this memory system is not viable.



## **Performance in Wider Main Memory**



■ With a main memory width of 2 words(64bits)

The miss penalty: 4words/Block

$$1+2\times(15+1)=33$$
 CLKs

only two times that needed to transfer one word.

Bandwidth: 
$$\frac{4 \times 4}{33} = \frac{16}{33} \approx 0.48$$



$$1+1\times(15+1)=17$$
 CLKs



### **Bandwidth:**

$$\frac{4\times4}{17} = \frac{16}{17} \approx 0.98$$

Equal to time to transfer one. word.





### Performance in Four-way interleaved memory



**Optimizes sequential address access patterns** 



# **DRAM** developed



| Year<br>introduced | Chip size | \$ per MB | Total access time to a new row/column | Columm access time to existing row |
|--------------------|-----------|-----------|---------------------------------------|------------------------------------|
| 1980               | 64Kbit    | \$1500    | 250ns                                 | 150ns                              |
| 1983               | 128Kbit   | \$500     | 185ns                                 | 100ns                              |
| 1985               | 1Mbit     | \$200     | 135ns                                 | 40ns                               |
| 1989               | 4Mbit     | \$50      | 110ns                                 | 40ns                               |
| 1992               | 16Mbit    | \$15      | 90ns                                  | 30ns                               |
| 1996               | 64Mbit    | \$10      | 60ns                                  | 12ns                               |
| 1998               | 128Mbit   | \$4       | 60ns                                  | 10ns                               |
| 2000               | 256Mbit   | \$1       | 55ns                                  | 7ns                                |
| 2002               | 512Mbit   | \$0.25    | 50ns                                  | 5ns                                |
| 2004               | 1024Mbit  | \$0.10    | 45ns                                  | 3ns                                |

DRAM size increased by multiples of four approximately once every three year until 1996, and thereafter doubling approximately every two years.



# 5.4 Measuring and improving cache performance



- In this section, we will discuss two questions:
  - 1. How to measure cache performance?
  - 2. How to improve performance?
- **□** The main contents are the following:
  - 1. Measuring cache performance
  - 2. Reducing cache misses by more flexible placement of blocks
  - 3. Reducing the miss penalty using multilevel caches

Average Memory Access time = hit time + miss time

- = hit rate  $\times$  Cache time + miss rate  $\times$  memory time
- $= 99\% \times 5 + (1-99\%) \times 45 = 5.5$ ns

# Measuring cache performance



**■** We use CPU time to measure cache performance.

**CPU time=** 

 $CPU_{time} = I \times CPI \times Clock$  cycletime

(CPU execution clock cycles + Memory-stall clock cycles) × Clock cycle time

Memory-stall clock cycles = Read-stall cycles + Write-stall cycles

For Read-stall

Read-stall cycles = 
$$\frac{\text{Read}}{\text{Program}}$$
 × Read miss rate × Read miss penalty

**□** For a write-through plus write buffer scheme:

Write-stall cycles= 
$$\left[\frac{\text{write}}{\text{Program}}\right] \times \text{Write miss rate} \times \text{Write miss penalty}$$

+ Write buffer stalls

□ If the write buffer stalls are small, we can safely ignore them.

### Combine the reads and writes



- □ In most write-through cache organizations, the read and write miss penalties are the same
  - the time to fetch the block from memory.
- □ If we neglect the write buffer stalls, we get the following equation:

Memory-stall clock cycles =

$$\frac{ ext{Memory accesses}}{ ext{Program}} imes ext{Miss rate} imes ext{Miss penalty}$$

We can also write this as:

# Calculating cache performance



### **□** Assume:

instruction cache miss rate 2% 4% data cache miss rate **CPI** without any memory stalls miss penalty 100 cycles The frequency of all loads and stores in gcc is 36%

- Question: How much faster a processor would run with a perfect cache?
- Answer:

Instruction miss cycles =  $I \times 2\% \times 100$ =2.00IData miss cycles =  $I \times 36\% \times 4\% \times 100$ =1.44ITotal memory-stall cycles= 2.00I+ 1.44I =3.44 I**CPI** with stall = **CPI** with perfect cache + total memory-stalls = (2 + 3.44)I = 5.44I



## How faster a processor for ideal



$$\frac{\text{CPU time with stalls}}{\text{CPU time with perfect cache}} = \frac{I \times \text{CPI}_{\text{stall}} \times \text{Clock cycle}}{I \times \text{CPI}_{\text{perfect}} \times \text{Clock cycle}}$$
$$= \frac{\text{CPI}_{\text{stal}}}{\text{CPI}_{\text{perfect}}^{\text{I}}} = \frac{5.44}{2} = 2.72$$

**■** What happens if the processor is made faster?

Assume CPI reduces from 2 to 1

CPI with stall = CPI with perfect cache + total memory-stalls =
$$(1+3.44)I = 4.44I$$

$$\frac{\text{CPU time with stalls}}{\text{CPU time with perfect cache}} = \frac{\text{CPI}_{\text{stall}}}{\text{CPI}_{\text{perfect}}} = \frac{4.44}{1} = 4.44$$

Ratio time for Memory stalls

from 
$$\frac{3.44}{5.44} = 63\%$$
 to  $\frac{3.44}{4.44} = 77\%$ 



# Calculating cache performance with Increased Clock Rate



- □ Suppose we increase the performance of the computer in the previous example by doubling its clock rate for same memory system.
- □ Question: How much faster will the computer be with the faster clock?
- □ Answer

Total miss cycles per instruction = 
$$(2\% \times 200) + 36\% \times (4\% \times 200) = 6.88$$
  
CPI with cache misses =  $2 + 6.88 = 8.88$ 

Performance with fast clock
Performance with slow clock
$$= \frac{IC \times CPl_{slow clock} \times Clock \ cycle}{IC \times CPl_{fast clock} \times Clock \ cycle/2} = \frac{5.44}{8.88 \times 1/2} = 1.23$$

This, the computer with the faster clock is about 1.2 times faster rather than 2 time faster.



# **Average Access Time**



- ☐ Hit time is also important for performance
- □ Average memory access time (AMAT)
  - $\blacksquare$  AMAT = Hit time + Miss rate  $\times$  Miss penalty
- **■** Example
  - CPU with 1ns clock, hit time = 1 cycle, miss penalty = 20 cycles, Icache miss rate = 5%
  - $\blacksquare$  AMAT = 1 + 0.05 × 20 = 2ns
    - 2 cycles per instruction

# **Performance Summary**



- **When CPU performance increased** 
  - Miss penalty becomes more significant
- **□** Decreasing base CPI
  - Greater proportion of time spent on memory stalls
- **□** Increasing clock rate
  - Memory stalls account for more CPU cycles
- □ Can't neglect cache behavior when evaluating system performance



# Solution 1 - Reducing cache misses by more flexible replacement of

- (1) The disadvantage of a direct-mapped cache
- (2) The basics of a set-associative cache
- (3) Miss rate versus set-associative
- (4) Locating a block in the set-associative cache
- (5) Size of tags versus set associative
- (6) Choosing which block to replace







- □ If the CPU requires the following memory units sequentially: word 0, word 8 and word 0. Word 0 and word 8 both are mapped to cache block 0, so the third access will be a miss.
- But obviously, if one memory block can be placed in any cache block, the miss can be avoided. So, there is possibility that the miss rate can be improved.



# The basics of a set-associative cache Decreasing miss ratio with associativity



- **□** A set-associative cache
  - is divided into some sets. A set contains several blocks.
- A memory block is mapped to a set in the cache
  - Through a mapping algorithm.
  - The memory block can be placed in any block in the corresponding set.
- □ The mapping algorithm is: (set with direct-mapped)

**Set number (Index) =** 

(Memory block number) modulo (Number of sets in the cache)

- If a set has only **one block**, this set-associative cache is actually a **direct-mapped** cache.
- If a set-associative cache has only **one set**, this set-associative cache is called a **fully-associative** cache.



# Memory block whose address is 12 in a cache with 8 blocks for different mapped





## An eight-block cache configured as variety-way



(direct mapped)

Block Tag Data

O Two-way set associative

Set Tag Data Tag Data

O 1

2 O 1

3 O 1

4 O 1

5 O 1

2 O 1

7 O 1

8 O 1

9 O 1

1 O 1

1 O 1

1 O 1

2 O 1

1 O 1

2 O 1

3 O 1

4 O 1

5 O 1

6 O 1

7 O 1

8 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

9 O 1

Four-way set associative



Eight-way set associative (fully associative)

Tag Data Tag Data Tag Data Tag Data Tag Data Tag Data Tag Data



# Miss rate versus set-associativity



Assume: there are three small caches, each consisting of four one-word blocks. One cache is direct-mapped, the second is two-way set associative, and the third is fully associative.

**Question:** Given the following sequence of block addresses:

0, 8, 0, 6, 8, find the number of misses for each cache organization.

**Answer:** for direct-mapped 5 misses

|        |                | Contents after each reference |         |         |         |
|--------|----------------|-------------------------------|---------|---------|---------|
| Memory | Hit or<br>miss | Set 0                         | Set 1   | Set 2   | Set 3   |
| block  |                | Block 0                       | Block 1 | Block 2 | Block 3 |
| 0      | Miss           | M[0]                          |         |         |         |
| 8      | Miss           | M[8]                          |         |         |         |
| 0      | Miss           | M[0]                          |         |         |         |
| 6      | Miss           | M[0]                          |         | M[6]    |         |
| 8      | Miss           | M[8]                          |         | M[6]    |         |



### Second, for the two-way set associative cache. 4 misses



|   |               |      | Contents after each reference |         |         |         |
|---|---------------|------|-------------------------------|---------|---------|---------|
| 1 | Memory Hit or |      | Set 0                         |         | Set 1   |         |
|   | block m       | miss | miss Block 0                  | Block 1 | Block 2 | Block 3 |
| ſ | 0             | Miss | M[0]                          |         |         |         |
| Ī | 8             | Miss | M[0]                          | M[8]    |         |         |
|   | 0             | Hit  | M[0]                          | M[8]    |         |         |
| ſ | 6             | Miss | M[0]                          | M[6]    |         |         |
|   | 8             | Miss | M[8]                          | M[6]    |         |         |

Finally, for the fully associative cache.

3 misses

|        |        | Contents after each reference |         |         |         |
|--------|--------|-------------------------------|---------|---------|---------|
| Memory | Hit or | Only one set                  |         |         |         |
| block  | miss   | Block 0                       | Block 1 | Block 2 | Block 3 |
| 0      | Miss   | M[0]                          |         |         |         |
| 8      | Miss   | M[0]                          | M[8]    |         |         |
| 0      | Hit    | M[0]                          | M[8]    |         |         |
| 6      | Miss   | M[0]                          | M[8]    | M[6]    |         |
| 8      | Hit    | M[0]                          | M[8]    | M[6]    |         |





### How much of a reduction in the miss rate is achieved by associativity?

| Associativity | Data miss rate |  |
|---------------|----------------|--|
| 1             | 10.3%          |  |
| 2             | 8.6%           |  |
| 4             | 8.3%           |  |
| 8             | 8.1%           |  |

The data cache miss rates for organization like the Intrinsity FastMATH processor for SPEC2000 benchmarks with associativity varying form one-way to eight-way.

Data cache organization is 64KB data cache and 16-word block



## Locating a block in the set-associative cache





□ The implementation of a four-way set-associative cache requires four comparators and a 4-to-1 multiplexor.







#### Assume

Cache has 4K Blocks

Block size is 4 words

Physical address is 64bits

### Question

Find the total number of set and total number of tag bits for variety associativity

#### Answer

Offset size (Byte) = 16= 24

Number of memory block =  $2^{64} \div 2^4 = 2^{60}$  60 bits for Block address

Number of cache block =  $2^{12}$ 

4 bits for address

12 bits for Block address

### For direct-mapped

Bits of index = 12 bits

bits of Tag =  $(60-12) \times 4K=48 \times 4K=197$  Kbits



### For two-way associative

Number of cache set =  $2^{12} \div 2 = 2^{11}$ 

Bits of index = 12-1=11 bits

Bits of Tag =  $(60-11) \times 2 \times 2K = 49 \times 2 \times 2K = 201$  Kbits

### For four-way associative

Number of cache set =  $2^{12} \div 4 = 2^{10}$ 

Bits of index = 12-2=10 bits

Bits of Tag =  $(60-10) \times 4 \times 1 = 50 \times 4 \times 1 = 205$  Kbits

### For full associative

Number of cache set =  $2^{12} \div 2^{12} = 2^{0}$ 

Bits of index = 12-12=0 bits

Bits of Tag =  $(60-0) \times 4K \times 1 = 246$  Kbits

|            | Direct | 2-way | 4-way | Fully |
|------------|--------|-------|-------|-------|
| Index(bit) | 12     | 11    | 10    | 0     |
| Tag(bit)   | 48     | 49    | 50    | 60    |



# **Replacement Policy**



- □ Direct mapped: no choice
- □ Set associative
  - Prefer non-valid entry, if there is one
  - Otherwise, choose among entries in the set
- □ Least-recently used (LRU)
  - Choose the one unused for the longest time
    - □ Simple for 2-way, manageable for 4-way, too hard beyond that
- □ Random
  - Gives approximately the same performance as LRU for high associativity







#### ■ Add a second level cache:

- often primary cache is on the same chip as the processor
- use SRAMs to add another cache above primary memory (DRAM)
- miss penalty goes down if data is in 2nd level cache

### **Example:**

- CPI of 1.0 on a 5GHz machine with a 2% miss rate, 100ns DRAM access
- Adding 2nd level cache with 5ns access time decreases miss rate to 0.5%

■ Miss penalty to main memory is: 
$$\frac{100\text{ns}}{0.2} = 500 \text{ clock cycles}$$

**□** The CPI with one level of caching

Total CPI = 1.0 + Memory-stall cycles per instruction  
= 
$$1.0 + 2\% \times 500 = 11.0$$

Miss penalty with levels of cache without access main memory

$$\frac{5ns}{0.2}$$
 = 25 clock cycles





### □ The CPI with Two level of cache with 0.5% miss rate for main memory

Total CPI = 1.0 + Primary stalls per instruction + Secondary stalls per instruction  
= 
$$1 + 2\% \times 25 + 0.5\% \times 500$$
  
=  $1.0 + 0.5 + 2.5 = 4.0$ 

**■** The processor with secondary cache is faster by

$$\frac{11.0}{4.0} = 2.8$$

- **Using multilevel caches:** 
  - try and optimize the hit time on the 1st level cache
  - try and optimize the miss rate on the 2nd level cache

# **Multilevel Cache Considerations**



## □ Primary cache

Focus on minimal hit time

### □ L-2 cache

- Focus on low miss rate to avoid main memory access
- Hit time has less overall impact

### □ Results

- L-1 cache usually smaller than a single cache
- L-1 block size smaller than L-2 block size



# **Interactions with Advanced CPUs**



# □ Out-of-order CPUs can execute instructions during cache miss

- Pending store stays in load/store unit
- Dependent instructions wait in reservation stations
  - □ Independent instructions continue

# □ Effect of miss depends on program data flow

- Much harder to analyse
- Use system simulation



#### **Interactions with Software**

# ■ Misses depend on memory access patterns

- Algorithm behavior
- Compiler optimization for memory access













- □ Goal: maximize accesses to data before it is replaced
- **□** Consider inner loops of DGEMM:

```
for (int j = 0; j < n; ++j)
       double cij = C[i+j*n];
       for( int k = 0; k < n; k++)
               cij += A[i+k*n] * B[k+j*n];
       C[i+j*n] = cij;
```



#### **DGEMM Access Pattern**



#### □ C, A, and B arrays







```
1 #define BLOCKSIZE 32
2 void do block (int n, int si, int sj, int sk, double *A, double
3 *B, double *C)
4 {
  for (int i = si; i < si+BLOCKSIZE; ++i)</pre>
   for (int j = sj; j < sj+BLOCKSIZE; ++j)</pre>
8
     double cij = C[i+j*n];/* cij = C[i][j] */
     for( int k = sk; k < sk+BLOCKSIZE; k++ )</pre>
   cij += A[i+k*n] * B[k+j*n]; /* cij+=A[i][k]*B[k][j] */
10
     C[i+j*n] = cij;/* C[i][j] = cij */
11
12
13 }
14 void dgemm (int n, double* A, double* B, double* C)
15 {
16 for ( int sj = 0; sj < n; sj += BLOCKSIZE )
     for ( int si = 0; si < n; si += BLOCKSIZE )
17
      for ( int sk = 0; sk < n; sk += BLOCKSIZE )
18
      do_block(n, si, sj, sk, A, B, C);
19
20 }
```

#### **Blocked DGEMM Access Pattern**





### 5.5 Dependable Memory Hierarchy



**□** Dependability



- **□** Fault: failure of a component
  - May or may not lead to system failure

### **Dependability Measures**



- □ Reliability: mean time to failure (MTTF)
- □ Service interruption: mean time to repair (MTTR)
- □ Mean time between failures
  - $\blacksquare$  MTBF = MTTF + MTTR
- □ Availability = MTTF / (MTTF + MTTR)
- **□** Improving Availability
  - Increase MTTF: fault avoidance, fault tolerance, fault forecasting
  - Reduce MTTR: improved tools and processes for diagnosis and repair

### The Hamming SEC Code



- **□** Hamming distance
  - Number of bits that are different between two bit patterns
- Minimum distance = 2 provides single bit error detection
  - E.g. parity code
- □ Minimum distance = 3 provides single error correction, 2 bit error detection

### **Encoding SEC**



#### **□** To calculate Hamming code:

- Number bits from 1 on the left
- All bit positions that are a power 2 are parity bits (1,2,4,8,16,.....)
- Each parity bit checks certain data bits:

| Bit position      |    | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 |
|-------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Encoded date bits |    | p1 | p2 | d1 | р4 | d2 | d3 | d4 | p8 | d5 | d6 | d7 | d8 |
|                   | p1 | Χ  |    | Χ  |    | Χ  |    | Χ  |    | Χ  |    | Χ  |    |
| Parity<br>bit     | p2 |    | Χ  | Χ  |    |    | Χ  | Χ  |    |    | Χ  | Χ  |    |
| coverate          | р4 |    |    |    | Χ  | Χ  | Χ  | Χ  |    |    |    |    | Χ  |
|                   | р8 |    |    |    |    |    |    |    | Χ  | Χ  | Χ  | Χ  | Χ  |

### **Decoding SEC**



#### □ Value of parity bits indicates which bits are in error

- Use numbering from encoding procedure
- E.g.
  - □ Parity bits = 0000 indicates no error
  - □ Parity bits = 1010 indicates bit 10 was flipped

#### **SEC/DEC Code**



- $\square$  Add an additional parity bit for the whole word  $(p_n)$
- **■** Make Hamming distance = 4
- **□** Decoding:
  - Let H = SEC parity bits
    - $\blacksquare$  H even,  $p_n$  even, no error
    - $\square$  H odd,  $p_n$  odd, correctable single bit error
    - $\blacksquare$  H even,  $p_n$  odd, error in  $p_n$  bit
    - $\blacksquare$  H odd,  $p_n$  even, double error occurred
- □ Note: ECC DRAM uses SEC/DEC with 8 bits protecting each 64 bits



#### **5.6 Virtual Machines**



#### □ Host computer emulates guest operating system and machine resources

- Improved isolation of multiple guests
- Avoids security and reliability problems
- Aids sharing of resources

#### □ Virtualization has some performance impact

■ Feasible with modern high-performance computers

#### **■** Examples

- IBM VM/370 (1970s technology!)
- **VMWare**
- Microsoft Virtual PC



#### **Virtual Machine Monitor**



- Maps virtual resources to physical resources
  - Memory, I/O devices, CPUs
- □ Guest code runs on native machine in user mode
  - Traps to VMM on privileged instructions and access to protected resources
- □ Guest OS may be different from host OS
- □ VMM handles real I/O devices
  - Emulates generic virtual I/O devices for guest

### **Example: Timer Virtualization**



#### □ In native machine, on timer interrupt

 OS suspends current process, handles interrupt, selects and resumes next process

#### **□** With Virtual Machine Monitor

VMM suspends current VM, handles interrupt, selects and resumes next VM

#### ☐ If a VM requires timer interrupts

- VMM emulates a virtual timer
- Emulates interrupt for VM when physical timer interrupt occurs



### **Instruction Set Support**



- **□** User and System modes
- □ Privileged instructions only available in system mode
  - Trap to system if executed in user mode
- □ All physical resources only accessible using privileged instructions
  - Including page tables, interrupt controls, I/O registers
- **□** Renaissance of virtualization support
  - Current ISAs (e.g., x86) adapting



### **5.7 Virtual Memory**



- □ Use main memory as a "cache" for secondary (disk) storage
  - Managed jointly by CPU hardware and the operating system (OS)
- □ Programs share main memory
  - Each gets a private virtual address space holding its frequently used code and data
  - Protected from other programs
- □ CPU and OS translate virtual addresses to physical addresses
  - VM "block" is called a page
  - VM translation "miss" is called a page fault



#### **Address Translation**



#### □ Fixed-size pages (e.g., 4K)





**□** Pages: virtual memory blocks



### **Pages Fault**



- Page faults: the data is not in memory, retrieve it from disk
  - huge miss penalty, thus pages should be fairly large (e.g., 4KB)
  - reducing page faults is important (LRU is worth the price)
  - can handle the faults in software instead of hardware
  - using write-through is too expensive so we use write back

### **Page Tables**



#### **□** Stores placement information

- Array of page table entries, indexed by virtual page number
- Page table register in CPU points to page table in physical memory

#### □ If page is present in memory

- PTE stores the physical page number
- Plus other status bits (referenced, dirty, ...)

#### □ If page is not present

■ PTE can refer to location in swap space on disk





#### Placing a page and finding it again -- Page Tables

Virtual memory systems use fully associative mapping method





#### **Mapping Pages to Storage**



- When the OS creates a process, it usually creates the space on disk for all the pages of a process.
- When a page fault occurs, the OS will be given control through exception mechanism.
- The OS will find the page in the disk by the page table.
- Next, the OS will bring the requested page into main memory. If all the pages in main memory are in use, the OS will use LRU strategy to choose a page to replace









#### **Assume:**

- Virtual address is 48 bits
- page size is 4KB
- Entry size is 8 Bytes

Number of page table entries 
$$=\frac{2^{48}}{2^{12}}=2^{36}$$

Size of page table =
$$2^{36}$$
 page table entries  $\times 2^{3}$  bytes = $512GB$ 

- **□** Five techniques is used to reduce page table size
  - *Section 5.7.3*

#### Replacement and Writes



#### □ To reduce page fault rate, prefer least-recently used (LRU) replacement

- Reference bit (aka use bit) in PTE set to 1 on access to page
- Periodically cleared to 0 by OS
- $\blacksquare$  A page with reference bit = 0 has not been used recently

#### □ Disk writes take millions of cycles

- Block at once, not individual locations
- Write through is impractical
- Use write-back
- Dirty bit in PTE set when page is written



#### **Making Address Translation Fast--TLB**



- **□** Address translation would appear to require extra memory references
  - One to access the PTE
  - Then the actual memory access
- But access to page tables has good locality
  - So use a fast cache of PTEs within the CPU
  - Called a Translation Look-aside Buffer (TLB)
  - Typical: 16–512 PTEs, 0.5–1 cycle for hit, 10–100 cycles for miss, 0.01%-1% miss rate
  - Misses could be handled by hardware or software





### FastMATH Memory Hierarchy





#### TLBs and caches





#### **TLB Misses**



#### ☐ If page is in memory

- Load the PTE from memory and retry
- Could be handled in hardware
  - □ Can get complex for more complicated page table structures
- Or in software
  - Raise a special exception, with optimized handler

#### ☐ If page is not in memory (page fault)

- OS handles fetching the page and updating the page table
- Then restart the faulting instruction



#### **TLB Miss Handler**



#### **□** TLB miss indicates

- Page present, but PTE not in TLB
- Page not preset
- Must recognize TLB miss before destination register overwritten
  - Raise exception
- **□** Handler copies PTE from memory to TLB
  - Then restarts instruction
  - If page not present, page fault will occur



### **Page Fault Handler**



- **■** Use faulting virtual address to find PTE
- **□** Locate page on disk
- □ Choose page to replace
  - If dirty, write to disk first
- □ Read page into memory and update page table
- Make process runnable again
  - Restart from faulting instruction



#### **TLB and Cache Interaction**





- If cache tag uses physical address
  - Need to translate before cache lookup
- Alternative: use virtual address tag
  - Complications due to aliasing
    - Different virtual addresses for shared physical address





### □ Three different types of misses: TLB miss, page Fault, cache miss

| TLB  | Page<br>table | Cache | Possible? If so, under what circumstance?                                         |
|------|---------------|-------|-----------------------------------------------------------------------------------|
| hit  | hit           | miss  | Possible, although the page table is never really checked if TLB hits.            |
| miss | hit           | hit   | TLB misses, but entry found in page table; after retry, data is found in cache.   |
| miss | hit           | miss  | TLB misses, but entry found in page table; after retry, data misses in cache.     |
| miss | miss          | miss  | TLB misses and is followed by a page fault; after retry, data must miss in cache. |
| hit  | miss          | miss  | Impossible: cannot have a translation in TLB if page is not present in memory.    |
| hit  | miss          | hit   | Impossible: cannot have a translation in TLB if page is not present in memory.    |
| miss | miss          | hit   | Impossible: data cannot be allowed in cache if the page is not in memory.         |

### **Memory Protection**



### □ Different tasks can share parts of their virtual address spaces

- But need to protect against errant access
- Requires OS assistance

#### **□** Hardware support for OS protection

- Privileged supervisor mode (aka kernel mode)
- Privileged instructions
- Page tables and other state information only accessible in supervisor mode
- System call exception (e.g., ecall in RISC-V)







| Туре         | Mnemonic  | Name                        |  |  |  |  |
|--------------|-----------|-----------------------------|--|--|--|--|
| Mem ordering | fence.i   | Instruction fence           |  |  |  |  |
|              | fence     | Fence                       |  |  |  |  |
|              | sfence.vm | Address translation fence   |  |  |  |  |
| CSR access   | csrrwi    | CSR read/write immediate    |  |  |  |  |
|              | csrrsi    | CSR read/set immediate      |  |  |  |  |
|              | csrrci    | CSR read/clear immediate    |  |  |  |  |
|              | csrrw     | CSR read/write              |  |  |  |  |
|              | csrrs     | CSR read/set                |  |  |  |  |
|              | csrrc     | CSR read/clear              |  |  |  |  |
| System       | ecall     | Environment call            |  |  |  |  |
|              | ebreak    | Environment breakpoint      |  |  |  |  |
|              | sret      | Supervisor exception return |  |  |  |  |
|              | wfi       | Wait for interrupt          |  |  |  |  |



### **5.8 The Memory Hierarchy**



#### Four Questions for Memory Hierarchy Designers

Caching is a general concept used in processors, operating systems, file systems, and applications.

There are Four Questions for Memory Hierarchy Designers

□ Q1: Where can a block be placed in the upper level?

(Block placement)

- Fully Associative, Set Associative, Direct Mapped
- **Q2:** How is a block found if it is in the upper level?

(Block identification)

- Tag/Block
- □ Q3: Which block should be replaced on a miss?

(Block replacement)

- Random, LRU,FIFO
- **Q4:** What happens on a write?

(Write strategy)

Write Back or Write Through (with Write Buffer)



### Q1: Block Placement



#### **□** Determined by associativity

- Direct mapped (1-way associative)
  - □ One choice for placement
- n-way set associative
  - n choices within a set
- Fully associative
  - Any location

#### □ Higher associativity reduces miss rate

• Increases complexity, cost, and access time



## THE UNITED IN

#### Figure 8-32 Block Placement









### □ Tag

- Every block has an address tag that stores the main memory address of the data stored in the block.
- When checking the cache, the processor will **compare** the requested memory address to the cache tag -- if the two are equal, then there is a cache hit and the data is present in the cache

#### □ Valid bit

Often, each cache block also has a valid bit that tells if the contents of the cache block are valid

# The Format of the Physical Address



#### **□** The Index field selects

- The set, in case of a set-associative cache
- The block, in case of a direct-mapped cache
- Has as many bits as log2(#sets) for set-associative caches, or log2(#blocks) for direct-mapped caches
- **■** The Byte Offset field selects
  - The byte within the block
  - Has as many bits as log2(size of block)
- □ The Tag is used to find the matching block within a set or in the cache
  - Has as many bits as

Address size - Index size - Byte Offset Size









### **Direct-mapped Cache Example (1-word Blocks)**







### **Fully-Associative Cache example (1-word Blocks)**

#### ■ Assume cache has 4 blocks





# 2-Way Set-Associative Cache

- □ Assume cache has 4 blocks and each block is 1 word
- □ 2 blocks per set, hence 2 sets per cache



# Finding a Block



#### **□** Hardware caches

Reduce comparisons to reduce cost

### **□** Virtual memory

- Full table lookup makes full associativity feasible
- Benefit in reduced miss rate

| Associativity         | Location method                               | Tag comparisons |
|-----------------------|-----------------------------------------------|-----------------|
| Direct mapped         | Index                                         | 1               |
| n-way set associative | Set index, then search entries within the set | n               |
| Fully associative     | Search all entries                            | #entries        |
|                       | Full lookup table                             | 0               |



# Q3: Block Replacement



- In a direct-mapped cache, there is only one block that can be replaced
- In set-associative and fully-associative caches, there are N blocks (where N is the degree of associativity





# **Strategy of block Replacement**



- □ Several different replacement policies can be used
  - **Random replacement** randomly pick any block
    - Easy to implement in hardware, just requires a random number generator
    - □ Spreads allocation uniformly across cache
    - May evict a block that is about to be accessed
  - Least-recently used (LRU) pick the block in the set which was least recently accessed
    - Assumed more recently accessed blocks more likely to be referenced again
    - This requires extra bits in the cache to keep track of accesses.
  - First in,first out(FIFO)-Choose a block from the set which was first came into the cache



# Replacement



# □ Choice of entry to replace on a miss

- Least recently used (LRU)
  - Complex and costly hardware for high associativity
- Random
  - □ Close to LRU, easier to implement

## **□** Virtual memory

■ LRU approximation with hardware support

# Q4: Write Strategy



- When data is written into the cache (on a store), is the data also written to main memory?
  - If the data is written to memory, the cache is called a writethrough cache
    - □ Can always discard cached data most up-to-date data is in memory
    - □ Cache control bit: only a *valid* bit
    - memory (or other processors) always have latest data
  - If the data is NOT written to memory, the cache is called a write-back cache
    - □ Can't just discard cached data may have to write it back to memory
    - □ Cache control bits: both *valid* and *dirty* bits
    - □ much lower bandwidth, since data often overwritten multiple times
- Write-through adv: Read misses don't result in writes, memory hierarchy is consistent and it is simple to implement.
- Write back adv: Writes occur at speed of cache and main memory bandwidth is smaller when multiple writes occur to the same block. 计算机学院 系统结构与系统软件实验室



#### Write stall



- □ Write stall -- When the CPU must wait for writes to complete during write through
- **□** Write buffers
  - A small cache that can hold a few values waiting to go to main memory.
  - To avoid stalling on writes, many CPUs use a write buffer.
  - This buffer helps when writes are clustered.
  - It does not entirely eliminate stalls since it is possible for the buffer to be full if the burst is larger than the buffer.



### Write buffers





#### Write misses



#### **■Write misses**

- If a miss occurs on a write (the block is not present), there are two options.
- Write allocate
  - □ The block is loaded into the cache on a miss before anything else occurs.
- *Write around (no write allocate)* 
  - □ The block is only written to main memory
  - □ It is not stored in the cache.
- In general, write-back caches use write-allocate, and write-through caches use write-around.



# Write Policy



# **■** Write-through

- Update both upper and lower levels
- Simplifies replacement, but may require write buffer

#### **□** Write-back

- Update upper level only
- Update lower level when block is replaced
- Need to keep more state

# □ Virtual memory

Only write-back is feasible, given disk write latency



# **Sources of Misses**



- □ Compulsory misses (aka cold start misses)
  - First access to a block
- □ Capacity misses
  - Due to finite cache size
  - A replaced block is later accessed again
- □ Conflict misses (aka collision misses)
  - In a non-fully associative cache
  - Due to competition for entries in a set
  - Would not occur in a fully associative cache of the same total size







| Design change          | Effect on miss rate        | Negative performance effect                                                                 |
|------------------------|----------------------------|---------------------------------------------------------------------------------------------|
| Increase cache size    | Decrease capacity misses   | May increase access time                                                                    |
| Increase associativity | Decrease conflict misses   | May increase access time                                                                    |
| Increase block size    | Decrease compulsory misses | Increases miss penalty. For very large block size, may increase miss rate due to pollution. |



### 5.9 Using a Finite State Machine to Control A Simple Cache

#### **■** Example cache characteristics

■ Direct-mapped, write-back, write allocate

Block size: 4 words (16 bytes)

■ Cache size: 16 KB (1024 blocks)

■ 32-bit byte addresses

Valid bit and dirty bit per block

Blocking cache

□ CPU waits until access is complete

| 31      | 14 13 |         | 4 | 3      | 0     |
|---------|-------|---------|---|--------|-------|
| Tag     |       | Index   |   | Offse  | et    |
| 18 bits | -     | 10 bits |   | 4 bits | <br>S |



# **Interface Signals**





# **Finite State Machines**



- □ Use an FSM to sequence control steps
- □ Set of states, transition on each clock edge
  - State values are binary encoded
  - Current state stored in a register
  - Next state  $= f_n$  (current state, current inputs)
- □ Control output signals  $= f_o$  (current state)



# **Cache Controller FSM**





# **Modern Systems-Cache**



| Characteristic         | ARM Cortex-A53                                                       | Intel Core i7                               |
|------------------------|----------------------------------------------------------------------|---------------------------------------------|
| L1 cache organization  | Split instruction and data caches                                    | Split instruction and data caches           |
| L1 cache size          | Configurable 16 to 64 KiB each for instructions/data                 | 32 KiB each for instructions/data per core  |
| L1 cache associativity | Two-way (I), four-way (D) set associative                            | Four-way (I), eight-way (D) set associative |
| L1 replacement         | Random                                                               | Approximated LRU                            |
| L1 block size          | 64 bytes                                                             | 64 bytes                                    |
| L1 write policy        | Write-back, variable allocation policies (default is Write-allocate) | Write-back, No-write-allocate               |
| L1 hit time (load-use) | Two clock cycles                                                     | Four clock cycles, pipelined                |
| L2 cache organization  | Unified (instruction and data)                                       | Unified (instruction and data) per core     |
| L2 cache size          | 128 KiB to 2 MiB                                                     | 256 K/B (0.25 M/B)                          |
| L2 cache essociativity | 16-way set associative                                               | 8-way set associative                       |
| L2 replacement         | Approximated LRU                                                     | Approximated LRU                            |
| L2 block size          | 64 bytes                                                             | 64 bytes                                    |
| L2 write policy        | Write-back, Write-allocate                                           | Write-back, Write-allocate                  |
| L2 hit time            | 12 clock cycles                                                      | 10 clock cycles                             |
| L3 cache organization  | -                                                                    | Unified (instruction and data)              |
| L3 cache size          | -                                                                    | 8 MiB, shared                               |
| L3 cache associativity | -                                                                    | 16-way set associative                      |
| L3 replacement         | -                                                                    | Approximated LRU                            |
| L3 block size          | _                                                                    | 64 bytes                                    |
| L3 write policy        | -                                                                    | Write-back, Write-allocate                  |
| L3 hit time            | 55条转移体室路                                                             | 35 clock cycles                             |



注析 : 大学 计算机学院 素统结构与系统软件实验室





| Characteristic   | ARM Cortex-A53                                                                                                          | Intel Core i7                                                                                                                          |
|------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Virtual address  | 48 bits                                                                                                                 | 48 bits                                                                                                                                |
| Physical address | 40 bits                                                                                                                 | 44 bits                                                                                                                                |
| Page size        | Variable: 4, 16, 64 KiB, 1, 2 MiB, 1 GiB                                                                                | Variable: 4 KiB, 2/4 MiB                                                                                                               |
| TLB organization | 1 TLB for instructions and 1 TLB for data per core                                                                      | 1 TLB for instructions and 1 TLB for data per core                                                                                     |
|                  | Both micro TLBs are fully associative, with 10 entries, round robin replacement 64-entry, four-way set-associative TLBs | Both L1 TLBs are four-way set associative, LRU replacement                                                                             |
|                  | TLB misses handled in hardware                                                                                          | L1 I-TLB has 128 entries for small pages, seven per thread for large pages L1 D-TLB has 64 entries for small pages, 32 for large pages |
|                  |                                                                                                                         | The L2 TLB is four-way set associative, LRU replacement                                                                                |
|                  |                                                                                                                         | The L2 TLB has 512 entries  TLB misses handled in hardware                                                                             |

# Assignment



**Reading:** chapter 5

#### **Problems:**

5.2.2, 5.3.1, 5.5, 5.6, 5.10, 5.11.2, 5.13, 5.16.1, 5.17, 5.20



# OEND