# EECS 151/251A FPGA Lab 5: FIFO with Ready/Valid Interfaces, HDMI Display

Prof. John Wawrzynek
TAs: Quincy Huynh, Tan Nguyen
Department of Electrical Engineering and Computer Sciences
College of Engineering, University of California, Berkeley

#### 1 Before You Start This Lab

You should run git pull in fpga\_labs\_sp20 to get the latest files for this lab.

Before you proceed with the contents of this lab, we suggest that you get acquainted with what a ready/valid handshake is. It may be helpful to draw out the timing diagrams for the ready/valid handshake to gain understanding. If you are having trouble, ask a TA.

In this lab, we will build a FIFO with a Ready/Valid Interface, and we will learn how to use it for the task of streaming an image stored in FPGA memory to the HDMI output on the PYNQ board. The FIFO module plays a significant role in the success of your final project, so you should make sure to test your FIFO implementation rigorously. At least, it should be functionally working for some basic tests (we will see later). As this lab requires interfacing with a display device, you can use the lab HDMI monitors to test your designs (looking for those small silver Dell monitors in the EECS151 lab area). If you have a PYNQ board and a HDMI monitor home, you can also try it yourself. Please feel free to reach out to a TA if you are in need of any resources required to complete this lab.

## 2 Building a Synchronous FIFO

A FIFO (first in, first out) data buffer is a circuit that allows data elements to be queued through a write interface, and read out sequentially by a read interface. The FIFO we will build in this section will have both the read and write interfaces clocked by the same clock; this circuit is known as a synchronous FIFO.

#### 2.1 FIFO Functionality

A FIFO is implemented with a circular buffer (2D reg) and two pointers: a read pointer and a write pointer. These pointers address the buffer inside the FIFO, and they indicate where the next read or write operation should be performed. When the FIFO is reset, these pointers are set to the same value.

When a write to the FIFO is performed, the write pointer increments and the data provided to the FIFO is written to the buffer. When a read from the FIFO is performed, the read pointer increments, and the data present at the read pointer's location is sent out of the FIFO.

A comparison between the values of the read and write pointers indicate whether the FIFO is full or empty. You can choose to implement this logic as you please. The Electronics section of the FIFO Wikipedia article will likely aid you in creating your FIFO.

For your reference, here is a block diagram of the Xilinx FIFO from page 103 of the Xilinx FIFO IP Manual.



Figure 5-4: Functional Implementation of a Common Clock FIFO using Block RAM or Distributed RAM

Our FIFO, however, will have a much simpler interface than this. To make it convenient for you to connect your FIFOs with other Ready/Valid blocks in the future as well as to keep things consistent, our FIFO will also adopt the Ready/Valid Interface for the Read and Write channels. Since it might be read and written at the same time, we have to use a dual-ported memory block which supports two independent memory ports. We either use XILINX\_SYNC\_MEM\_DP or XILINX\_ASYNC\_MEM\_DP module from lib/EECS151.v for our FIFO buffer. The difference between the two modules is the synchronous memory requires one-cycle read latency, whereas the read data of the asynchronous memory can be accessed immediately. You can take a look at their implementations for a better understanding. We use the synthesis attributes to enforce XILINX\_SYNC\_MEM\_DP to map to Block RAMs, while XILINX\_ASYNC\_MEM\_DP gets mapped to LUT RAMs on the FPGA, but the tool makes a final decision based on the availability of the resources. You can check with the Synthesis log file and the final report utilization to make sure you get what you want.



#### 2.2 FIFO Interface

Look at the FIFO skeleton in src/fifo.v.

The FIFO is parameterized by:

- WIDTH The number of bits per entry in the FIFO
- LOGDEPTH The log2 of number of entries in the FIFO. For simplicity, our FIFO has a depth of power-of-two values.

The common FIFO signals are:

- clk Clock used for both read and write interfaces of the FIFO.
- rst Reset (synchronous with clk); should force the FIFO to become empty.

The FIFO write (or "enqueue") interface consists of:

- input enq\_valid If this signal is HIGH, the enq\_data is valid to be written to the FIFO (necessary, but not sufficient condition).
- input [WIDTH-1:0] enq\_data the data to be written to the FIFO.
- output enq\_ready If this signal is LOW, the FIFO is currently full. Nothing can be written to the FIFO. In other word, the FIFO is not ready to be enqueued/written to yet. Use this signal to indicate whether the FIFO is full or not.

The FIFO read (or "dequeue") interface consists of:

- input deq\_ready If this signal is HIGH, the deq\_data is ready to be read from the FIFO (necessary, but not sufficient condition).
- output [WIDTH-1:0] deq\_data the data to be read from the FIFO.
- output deq\_valid If this signal is LOW, the FIFO is currently empty. Nothing can be read from the FIFO. In other word, the deq\_data is an invalid data to be dequeued/read from the FIFO. Use this signal to indicate whether the FIFO is empty or not.

These signals work as similar to what you read from the ready/valid handshake document. One way to imagine how it works is, for example, you can assume that the FIFO connects to a Source block (producing the data to the FIFO) on the Write interface, and a Sink block (consuming the data from the FIFO) on the Read interface. Therefore,

- If enq\_valid and enq\_ready are both HIGH at a clock rising edge, the current data enq\_data from the Source block should be written/transferred to the FIFO at **the same** clock rising edge (enqueue "fired"). The write address increments at **the same** clock rising edge. Otherwise, nothing should be written to the FIFO.
- If deq\_valid and deq\_ready are both HIGH at a clock rising edge, the data deq\_data should be latched/transferred to the Sink block at the same clock rising edge (dequeue "fired"). The read address increments at the same clock rising edge. Otherwise, nothing should be read from the FIFO.

When you are confused whether a read or write transfer should happen, one tip is to always only look at the signal values right at a particular **rising edge**. Is Ready HIGH? Is Valid HIGH? If

yes to both, the data on the FIFO data pin (enq\_data or deq\_data) is transferred at that rising edge. You don't really need to pay attention to how they change during that clock cycle prior to the rising edge. Read the linked document again to make sure you thoroughly understand how Ready/Valid interface works. If you're still in doubt, ask a TA for more clarification.

You can use either Asynchronous-Read memory (XILINX\_ASYNC\_MEM\_DP) or Synchronous-Read memory (XILINX\_SYNC\_MEM\_DP) as a buffer storage for your FIFO implementation. The latter might improve the maximum achievable frequency of your design, but it is more challenging to implement, since read is only updated at the next rising edge, i.e. the value that being written at this clock edge can only be available on the data output pin for read at the next clock edge. Due to such one-cycle delay, it is not possible to enqueue and dequeue the same data items in successive cycles if we only rely on the memory buffer; additional register might be needed to keep track of the current head of the FIFO.

You should try to implement a high-performance FIFO, i.e., there should be no cycle delay between any writes or reads in a row if the FIFO is not full or not empty, respectively.

#### 2.3 FIFO Testing

We have provided a testbench in sim/fifo\_testbench.v.

The testbench performs the following test sequence:

- 1. Checks initial conditions after reset (FIFO not full and is empty)
- 2. Generates random data which will be used for testing
- 3. Pushes the data into the FIFO, and checks at every step that the FIFO is no longer empty
- 4. When the last piece of data has been pushed into the FIFO, it checks that the FIFO is not empty and is full
- 5. Verifies that cycling the clock and trying to overflow the FIFO doesn't cause any corruption of data or corruption of the full and empty flags
- 6. Reads the data from the FIFO, and checks at every step that the FIFO is no longer full
- 7. When the last piece of data has been read from the FIFO, it checks that the FIFO is not full and is empty
- 8. Verifies that cycling the clock and trying to underflow the FIFO doesn't cause any corruption of data or corruption of the full and empty flags
- 9. Checks that the data read from the FIFO matches the data that was originally written to the FIFO
- 10. Prints out test debug info

Next are some harder tests:

• Several times in a row, write to, then read from the FIFO with no clock cycle delays. This

will test the FIFO in a way that it's likely to be used when buffering user I/O.

• Writing and Reading from the FIFO on the same cycle. We use fork-join to create parallel processes of writing and reading from the FIFO.

You should make sure that you pass all the tests before moving on.

#### 2.4 FIFO with IOs

Your FIFO passes all the behavioral simulation tests. Well done! Next, we will make sure your FIFO is synthesizable by Vivado and it is actually working on an FPGA. We will do this by using the PYNQ IOs as both the source and the sink for the FIFO. In particular,

- We use the buttons to enqueue data to the FIFO. Each BUTTONS[3:0] corresponds to a number from 1 to 4.
- We use the LEDS to show the dequeued data.
- When SWITCHES[0] is OFF, it takes 0.5 second to dequeue an entry from the FIFO and display on the LEDS.
- When SWITCHES[0] is ON, the PYNQ is not ready to dequeue the data from the FIFO.

We have provided the code z1top\_fifo\_io.v for you. Create a project with this file as top-level module and generate a bitstream to test it on the PYNQ. Make sure you add all necessary files (including the button\_parser, your FIFO code, and the constraint file). Alternatively, you can also run the script that we provide to interact with Vivado in command-line mode.

```
# This command loads the bitstream to a connected FPGA make program-fpga bs=z1top_fifo_io.bit
```

You can test your FIFOs by pressing different buttons, and keep track of the sequence of LEDS display to see if they match. Turn on SWITCHES[0] to try filling the FIFO until full, and then release SWITCHES[0] to drain the FIFO. You can as well modify the code to use SWITCHES[1] to prevent the FIFO from accepting new button input. In the next lab and project, your FIFO will receive user input from a keyboard and echo it back via a serial interface; anything can go wrong if your FIFO does not work reliably. It might be helpful to verify the functionality of your FIFO with this simple design beforehand, and you will have an easier time when working on the final project.

### 3 HDMI Display

In this section, we will ask you to build a display controller to interface with the HDMI output port on the PYNQ. Concretely, we stream a static image stored in the ROM of the FPGA to the display controller to the display monitor via HDMI interface. For this lab exercise, your display controller is expected to support a target resolution of  $800 \times 600$  with a frame-rate of 60Hz. This

configuration should work with the monitors in the lab for check-off. As we move forward, you will find out that it is actually not difficult to build a parameterized display controller that can virtually support any resolution and frame-rate if we know all the necessary parameters and do the math right.

It might sound daunting at first, but we'd like to convince you that it is accomplishable thanks to the third-party rgb2dvi IP from Digilent. The PYNQ HDMI ports (Input and Output) directly connect to the FPGA fabric via IO bank, and the rgb2dvi IP is responsible for generating appropriate TMDS signals to the FPGA IOs that eventually interfaces with a HDMI sink monitor (or DVI). You can read more from the PYNQ documentation HDMI. You can also learn about the Digilent IP and how it is implemented from their Github repository. However, it is not required to know all the detail of the IP to actually use it. We just need to provide correct video-related signals to make the IP happy and do the work of streaming video data to the display device for us. Taking advantage of existing IPs saves countless hours of development effort. The signals that we pay attention to are:

- vid\_pData: the three-color channel 24-bit video data. Each color channel has 8 bits. The color order is R, B, and G (from MSB to LSB).
- vid\_pHSync: the video Horizontal Syncing signal.
- vid\_pVSync: the video Vertical Syncing signal.
- vid\_pVDE: the video Enable signal (or video active).

Let's take a look at the following video timing figure (from Xilinx Video Timing Controller document) to understand where those signals come from.



Figure 1-1: Example Video Frame and Timing Signals

The figure defines the video timing parameters of a video frame. To understand it, you need to be aware that the way of how typical video display works is the pixels are rasterized/scanned from left-to-right, top-to-bottom. When the display scans a pixel within a region defined in the figure, we assert the corresponding signals accordingly. Note that the display resolution is actually the Active Video region as seen in the figure. Therefore, there are some blanking periods in both horizontal and vertical direction that the display is not supposed to output thing. When you look at the spec of a particular display resolution, you will typically find the following parameters:

- Horizotal Active Video: from 0 to the Width of the resolution, or HBlank Start.
- Horizontal Front Porch: from HBlank Start to HSync Start.
- Horizontal Sync Width: from HSync Start to HSync End.
- Horizontal Back Porch: from HSync End to HSIZE
- Vertical Active Video: from 0 to the Height of the resolution, or VBlank Start.
- Veritical Front Porch: from VBlank Start to VSync Start.
- Vertical Sync Width: from VSync Start to VSync End.
- Vertical Back Porch: from VSync End to VSIZE

Open the file lab5/src/display\_controller.v. You will see the parameters of different display configurations in the Verilog module parameter declarations. These parameters are the multiples of the **pixel clock cycle**. The pixel clock is calculated based on the target frame-rate/refresh-rate (e.g., a frame-rate of 60Hz means 60 frames per second) and the **entire video frame**. Note that a video frame includes both the active region and the blanking region. The pixel clock is the time it takes to emit a single pixel. Thus, with a total of frame\_rate × HSIZE × VSIZE pixels displayed in a second, a pixel clock can be calculated as 1 / frame\_rate × HSIZE × VSIZE second. As an example, for our target display resolution of 800×600 @60Hz, the frame size is 1056x628 (including blanking regions), and the pixel clock is 25 ns or 40 MHz.

From these known parameters, we can calculate the syncing and blanking timings. As an example, HSync Start can be computed as Horizontal Active Video + Horizontal Front Porch, and Horizontal Sync End is HSync Start + Horizontal Sync Width.

To interface with the rgb2dvi IP properly, we need to assert and deassert the HSync, VSync, and VDE signals according to the spec. The HSync should only be HIGH within the Horizontal Sync Width period (HSync Start  $\rightarrow$  HSync End), the VSync should only be HIGH within the Vertical Sync Width period (VSync Start  $\rightarrow$  VSync End), and the VDE should only be HIGH within the Active Video period (both horizontal and vertical). We don't care about VBlank or HBlank since the IP does not use these signals.

#### 3.1 Display controller with FIFO

The following diagram depicts the system that we would like to run on the FPGA.



The system consists of a pixel streaming block that sends pixel data of an image stored in a ROM every clock cycle to a FIFO. A display controller reads the pixel data from the FIFO and communicates with the Digilent IP to display image on a connected display device. You are responsible for the FIFO and the display\_controller modules; the remaining blocks are provided to you and you should not need to modify them. Note that your FIFO and display\_controller are now clocked with the pixel clock (40 MHz) instead of the system clock (125 MHz). The pixel clock is generated from the PLLE module acting as a clock synthesizer to output a 40 MHz clock from an input 125 MHz clock. This module generates a more accurate frequency signals in comparison with the approach we took in the previous lab. We won't go into detail of it for now, but you should keep in mind that there are many ways to generate clock signals on the FPGA.

In summary, the pixel\_stream is a producer which sends a stream of pixels stored in the ROM to your FIFO. The display\_controller is a consumer which reads data from your FIFO if it is not empty, and generates video signals for the rgb2dvi IP core. Since we are dealing with an

IP, we won't be creating Vivado project by just adding Verilog files. Vivado also provides an IP Integrator feature allowing designers to connect their modules at a block level. We will discuss the process of doing IP integration in the Appendix section, for now, you can run the script that we provide you. It should create the projects with all the modules connected properly.

```
# This command creates 'z1top_fifo_display_proj' project, and then generates bitstream
# You should run the command under ./lab5 directory
make z1top_fifo_display
```

You might want to open up the Vivado project to inspect what actually happens (or look at the script under lab5/scripts/z1top\_fifo\_display.tcl. Click *Open Block Design* under *IP Integrator* to see the high-level overview of the design. If you successfully generate a bitstream, you can download it to an FPGA using the following command.

```
make program-fpga bs=z1top_fifo_display.bit
```

Your first task is to implement a display controller in lab5/src/display\_controller.v that conforms to the video signal timings described above. You do not need to read from the FIFO for now, instead, you should write a constant video output (e.g., 24'h0000FF) to the rgb2dvi module. This should only require a few lines of code. If you implement the video timing signals correctly, when you program the FPGA and hook it up with a monitor, it will display a blank green screen on the monitor (or a different color depending on which constant value). That means your display controller works properly. Good work! You can move on to the next part.

Next, your **second task** is to extend the display controller code to support a Ready/Valid interface that read pixel data from the FIFO. You are only required to modify the display controller.

When you use Vivado GUI, before generating bitstream, click on **Refresh Module Changes** to make sure Vivado get the latest update of your source files whenever you modify them.

You don't need to worry about the implementations of other blocks in the system. That's the nice thing of Ready/Valid interface (often referred to as "Decoupled Interface" in other hardware construction language such as Chisel). All you need is to make sure your display controller can properly enqueue the incoming pixel data for video display, and stop the transfer during blanking periods. This test system also stresses your FIFO implementation in different ways as well, since there will be moments when the FIFO keeps writing and reading data continuously (during video active period), and there is some moment when the FIFO is buffering the data (during the video blanking periods). In addition, you don't need to worry about sizing your FIFO in the top-level module. In practice, even if your FIFO has a size of 1 or 2, this should still work since the pixel\_stream sends a pixel data every clock cycle. In a more complex system in which the producer's latency is unpredictable, you need to estimate the upper bound latency to size your FIFO accordingly, so that the pixel stream to the display is not halt which otherwise might cause unpleasant display experience. For now, we won't worry about this issue.

If you do everything right, you should see a static image on the monitor once you program the FPGA. Use the BUTTONS to switch between different color channels. The image has a size of  $800\times600$ . Since the block RAM resource on the FPGA is not adequate to hold 24-bit RGB  $800\times600$  image (which would require  $800\times600\times24$  /  $(18\times1024)=625$  18Kb-BRAM blocks, way exceeds 280 18Kb-BRAM blocks available on our FPGAs). Hence, we convert the image to grayscale of 8-bit instead. Again, we hit the memory limit of our FPGA platform, this time for the display

task, but let's leave this issue to another day, one thing for sure is your FIFO is good to go and you should be able to be checked off now.

#### 3.2 Real-time Graphics Drawing (Optional)

You can try drawing interesting geomery objects to the display as well. Depending on how you implement the display controller, you might already be keeping track of the (x, y) pixel coordinates at each clock cycle, and you can decide how to color that pixel (the video output data) based on what you want to draw. Try drawing a few rectangles or triangles. You can use the buttons to change the coordinates to move the objects.

### 4 Lab Deliverables (due: 11.59PM, Mar 5th, 2020)

#### 4.1 Lab Checkoff

To checkoff for this lab, have these things ready to show the TA:

- 1. Demonstrate that your FIFO implementation passes all the simulation tests in the provided FIFO testbench.
- 2. Demonstrate that your FIFO works properly with buttons, switches, and LEDs (z1top\_fifo\_io.v).
- 3. Demonstrate that your FIFO can receive the pixel stream and send the pixel stream to the display steadily (zltop\_fifo\_display.v).

#### 4.2 Lab Report

There is no report required for this lab.

### A Using Vivado IP Integrator

Stay tuned.

## Ackowlegement

This lab is the result of the work of many EECS151/251 GSIs over the years including:

- Sp12: James Parker, Daiwei Li, Shaoyi Cheng
- Sp13: Shaoyi Cheng, Vincent Lee
- Fa14: Simon Scott, Ian Juch
- Fa15: James Martin
- Fa16: Vighnesh Iyer
- Fa17: George Alexandrov, Vighnesh Iyer, Nathan Narevsky
- Sp18: Arya Reais-Parsi, Taehwan Kim
- Fa18: Ali Moin, George Alexandrov, Andy Zhou
- Sp19: Christopher Yarp, Arya Reais-Parsi
- Fa19: Cem Yalcin, Rebekah Zhao, Ryan Kaveh, Vighnesh Iyer