









#### 4 The Short-Channel MOSFET



### 4.1 Shrinking

Advantages Disadvantages

#### 4.2 Short Channel Effects

Discovery and first analysis Quantitative analysis

- Charge Sharing Model
- Drain-Induced Barrier-Lowering Model

### 4.3 Scaling Models

Electrostatic Scaling Subthreshold Scaling

#### 4.4 Limits of Scaling

Gate dielectrics, high-k Interconnect Materials: Cu and low-k











Since the first MOSFET (1960) the feature size is shrinked about 13 % per year for 50 years now

#### Why?



Economics: A shrink of 15 % approximately reduces the fabrication costs by 50% / device

(see chap.2 and exercise 1)



### Shrinking - The Advantage



#### <u>Discretes</u>

#### Gate



if:  $v_{max} = 10^7$  cm/sec channel length L

-> transit time  $\tau$ 

#### Integration



every 3 years the number of devices on the same area increases by 4

#### **Shrinking dimensions:**



increase speed

$$\tau = \frac{L}{v} \longrightarrow \tau' = \frac{\frac{L}{S}}{v} \longrightarrow \tau' = \frac{\tau}{S}$$



reduce device area

$$A = w \cdot L \longrightarrow A' = \frac{w}{S} \cdot \frac{L}{S} \longrightarrow A' = \frac{A}{S^2}$$



reduce energy consumption (power-delay)

$$P = U \cdot I \cdot \tau \longrightarrow P' = \frac{U}{S} \cdot \frac{I}{S} \cdot \frac{\tau}{S} \longrightarrow P' = \frac{P}{S^3}$$

**Shrinking dimensions induces:** 

- + better dynamic behavior (higher speed, lower power)
- + better economics (more devices per wafer)

### Shrinking - The Disadvantage







#### **Output chracteristics:**

- \* no saturation -> bad for analog application
- \* early, weak break-through



#### **Sub-threshold behavior:**

- \* increase in **subthreshold slope S** (from ideal value 60mV/dec -> higher values)
- -> higher voltage swing needed to turn device on/off

**Shrinking dimensions induces:** 

worse static behavior (higher leakage, lower reliability)



#### 4 The Short-Channel MOSFET



### 4.1 Shrinking

Advantages Disadvantages

#### 4.2 Short Channel Effects

Discovery and first analysis Quantitative analysis

- Charge Sharing Model
- Drain-Induced Barrier-Lowering Model

#### 4.3 Scaling Models

Electrostatic Scaling Subthreshold Scaling

#### 4.4 Limits of Scaling

Gate dielectrics, high-k
Interconnect Materials: Cu and low-k



### The Discovery of Short-Channel Effects









#### 1960

- 1) hot processes first (Diffusion 1000°C)
- 2) cold processes (Alu 450°C)
- -> gate has to be adjusted -> large channels
- -> diffusion -> large depth

#### 1966

- 1) hot poly-gate first (Diffusion 1000°C)
- 2) channel implant (new!)
- -> S/D self-adjusted -> short channels
- -> diffusion -> large depth



- 1) short channel
- 2) large diffusion depth
- 3) high voltages

-> serious "short-channel" effects



- 1) S/D implant -> shallow junctions
- 2) low voltage -> reduce electric fields
- 3) e-beam-lithography for experimental short channel studies









geometry- and voltage dependant parameters must be designed together!





Result: As early as in 1973 it was recognized by experimental devices, that:



Short-channel effects appear, if the length of the Source/Drain depletion zone is no longer small compared to the channel length



These, not gate-controlled, depletion charges change the gate-defined threshold voltage



In addition, 2-dim or 3-dim field distributions must be handled

#### Quantitative Look inside the MOSFET





#### Geometrical parameters:

L: channel length

limited by technology

r<sub>i</sub>: junction depth of S/D doping defined by technology

dox: oxide thickness uncritical by technology

#### Voltage dependent parameters:

#### width of depletion layer (one-sided abrupt junction)

built-in voltage:

$$w = \sqrt{\frac{2\varepsilon_0 \varepsilon_{Si} \cdot (V_{bi} \pm V_{ext})}{q N_{dop}}}$$



dependent on doping

### Some calculations for historical MOSFETs:

| year | $\overline{/}$ | L<br>µm | r <sub>j</sub><br>µm | d <sub>ox</sub><br>nm | V <sub>dd</sub><br>V | w <sub>s</sub> | w <sub>D</sub> ▲ | $r_j \cdot d_{ox} \cdot (w_S + w_D)$ | <b>)</b> | L <sub>min</sub><br>µm |
|------|----------------|---------|----------------------|-----------------------|----------------------|----------------|------------------|--------------------------------------|----------|------------------------|
| 1960 |                | 25      | 2.5                  | 200                   | 18                   | 0.26           | 1.1              | 9248                                 |          | 8.6                    |
| 1974 |                | 8       | 2                    | 120                   | 12                   | 0.26           | 1.0              | 3810                                 |          | 6.4                    |
| 1977 |                | 6       | 1                    | 100                   | 5                    | 0.26           | 0.6              | 740                                  |          | 3.7                    |
| 1979 |                | 3.5     | 0.7                  | 70                    | 5                    | 0.26           | 0.6              | 362                                  |          | 2.9                    |
| 2000 | X              | 0.15    | 0.04                 | 4                     | 1.5                  | 0.26           | 0.3              | 0.6                                  | X        | 0.34                   |
|      | _              |         |                      |                       |                      |                |                  |                                      |          |                        |

**Empirical formula:** 

$$L_{\min}[\mu m] = 0.41 \cdot r_{j}[\mu m] \cdot d_{ox}[A] \cdot (w_{s}[\mu m] + w_{D}[\mu m])^{2}$$



 $N_{\Delta} = 10^{16} \text{ cm}^{-3}, N_{D} = 10^{20} \text{ cm}^{-3}$ 

see page 2

#### Quantitative Look inside the MOSFET





### Overview of Basic Short Channel Models





- \* the surface potential  $\Psi_{S}$ , determined by the gate voltage, is constant all over the channel
- \* the S/D depletion zones are negligible compared to the gate length



**Gradual Channel Approximation** 

#### **Short channel:**



DIBL

#### Charge sharing model:

Assumption: the surface potential  $\Psi_S$  is still constant, but the depletion charge is shared by the Source/Drain depletion zones and the gate depletion

the threshold voltage is reduced due to already depleted Source/Drain depletion

This model is a good description, as long as a remarkable part of the channel is not occupied by the S/D

#### **Drain-induced Barrier-Lowering model (DIBL):**

Assumption: the surface potential  $\Psi_{\rm S}$  varies along the channel due to the S/D potentials

→ the threshold voltage is reduced due to a Source/Drain induced barrier lowering

This model is a good description, if the S/D depletion zones occupy a remarkable part of the channel



 $V_{\text{DS}}$ 

Drain

These analytical models result in equations, which may be adjusted for practical use



Source

 $\overline{\mathsf{X}_{\mathrm{S}}}$ 

X<sub>D</sub>

In contrast, with increasing influence of 2-dim or 3-dim effects, analytical models must be replaced by numerical simulations



### The Charge Sharing Model (Yau-Model)



# Calculations for n-channel:



1) the charges in the gate capacitor equal to zero:  $Q_{eate} + Q_{ox} + Q_{inv} + Q_{den} = 0$ 

2) in voltages: 
$$V_{gate} = V_{FB} + \Psi_S + \frac{Q_{dep}}{C''_{ox} \cdot A}$$
 with:  $Q_{dep} = qN_A w_{dep} A$ 

3) with threshold voltage: 
$$V_{th} = V_{FB} + 2\Psi_{bulk} + \frac{Q_{dep}}{C'' \cdot A}$$
 with:  $\Psi_S = 2\Psi_{bulk}$ 

Short channel, but the contribution of S/D depletion is small: (channel not too short and/or V<sub>DS</sub> = zero/ small)

1) the gate controlled charge is approximated by a trapezoid:

Yau: "A simple theory to predict the threshold voltage of short-channel IGFETs", Solid-State Electronics, 17(1974)1059-1063

 $Q_{dep}^* = qN_A w_{dep} \cdot w_{gate} \cdot \left(\frac{L + L^*}{2}\right) \qquad \text{w}_{gate} = \text{width of gate}$ Approach:

+ : p-channel

2) the shared (S/D symmetrical) triangles can be calculated by trigometric: 
$$w_{dep}^2 + (\Delta L + r_j)^2 = (w_{dep} + r_j)^2$$
  $\Delta L = \frac{L - L}{2}$ 

 $\frac{L+L^*}{2} = L - r_j \cdot \left( \sqrt{1 + \frac{2w_{dep}}{r_i}} - 1 \right)$ 3) the threshold voltage shift is then:

$$w_{dep} = \sqrt{\frac{2\varepsilon_0 \varepsilon_{Si} \cdot 2\Psi_{bulk}}{qN_A}}$$

$$\Delta V_{th} = V_{th}^{new} - V_{th}^{old} = V_{th}^{SC} - V_{th}^{LC} = \frac{qN_{A}w_{dep} \cdot \left(w_{gate} \cdot \frac{L + L^{*}}{2}\right)}{C_{gate}} - \frac{qN_{A}w_{dep} \cdot \left(w_{gate} \cdot L\right)}{C_{gate}} = \frac{qN_{A}w_{dep} \cdot \left(\frac{L + L^{*}}{2L} - 1\right)}{C_{gate}} \cdot \left(\frac{L + L^{*}}{2L} - 1\right) = \frac{q \cdot \left(N_{A}w_{dep} \cdot r_{j}\right)}{LC_{gate}} \cdot \left(\sqrt{1 + \frac{2w_{dep}}{r_{j}}} - 1\right)$$



the long channel threshold voltage decreases with shrinking channel length L, independent of V<sub>DS</sub> at low V<sub>DS</sub>



Let us have a look to the empirical scaling law:



 $\Delta V_{th} \leq 10\% \leq const. \cdot \frac{W_{dep} \cdot r_j \cdot t_{ox}}{I}$ If we ask for:

 $L \ge const. \cdot w_{dep} \cdot r_j \cdot t_{ox}$ 

which corresponds to the old scaling law





Short channel, but the contribution of S/D depletion is high: (very short channel and/or V<sub>DS</sub> high)

1) with high  $V_{DS}$  the shared tringles increase to unsymmetrical triangles:

$$x_{S} = \sqrt{\frac{2\varepsilon_{0}\varepsilon_{Si} \cdot (V_{bi} - \Psi_{S})}{qN_{A}}} \approx \sqrt{\frac{2\varepsilon_{0}\varepsilon_{Si} \cdot (V_{bi} - 2\Psi_{bulk})}{qN_{A}}} \quad \text{at Source}$$

using: at Source  $\Psi_{\rm S} = 2 \; \Psi_{\rm bulk}$ 

$$x_{D} = \sqrt{\frac{2\varepsilon_{0}\varepsilon_{Si} \cdot \left(V_{bi} - \Psi_{S} + V_{DS}\right)}{qN_{A}}} \approx \sqrt{\frac{2\varepsilon_{0}\varepsilon_{Si} \cdot \left(V_{bi} - 2\Psi_{bulk} + V_{DS}\right)}{qN_{A}}}$$

at Drain (reverse biased)

2) the threshold voltage shift is then:

keeping  $\Psi_S = 2 \Psi_{\text{bulk}}$  approximately constant ->  $w_{\text{dep}} \sim \text{const}$ +: p-channel



the long channel threshold voltage now decreases with shrinking channel length L **and**  $V_{DS}$  (via  $\Psi_{S}$  or  $x_{D}$ )

Short channel, the contribution of S/D depletion dominates: (very short channel and/or V<sub>DS</sub> high)

1) the gate controlled charge is assumed to reduce to a triangle:

$$w_{dep} = \frac{L}{2r_j} \cdot \left(r_j + \frac{L}{4}\right)$$
 independent of  $V_{DS}$ 



#### **Narrow channel**

4.2 Short Channel Effects





1) In reality the gate voltage also depletes the regions on both sides of the channel, which means an unintentionally increase in channel width

The gate charge, which in the long channel case, is enough to induce inversion, is no longer sufficient, because a part of this gate charge depletes the channel sides.



As a result, a higher gate charge is needed for inversion, this corresponds to <u>higher</u> threshold voltage

2) Assuming, that the additional depletion is approximately cylindrical, the total depletion charge is:

$$Q_{dep}^* = qN_A w_{dep} \cdot w_{gate} \cdot \left(L + \frac{\pi}{2} \cdot \frac{w_{dep}}{w_{gate}}\right)$$

3) In consequence, the threshold voltage is increased to:

$$V_{th} = V_{FB} + 2\Psi_{bulk} + \frac{\sqrt{2\varepsilon_0\varepsilon_{Si}qN_{dop} \cdot 2\Psi_{bulk}}}{\tilde{C_{ox}}} \cdot \left(1 + \frac{\pi}{2} \cdot \frac{w_{dep}}{w_{gate}}\right)$$

- 4) In reality, the metal gate overlaps the sloped regions:
  - -> analytical corrections must be done
  - -> or 2-dim/ 3-dim numerical solutions of the Poisson equation (simulations)





- : p-channel

+: n-channel



Threshold Voltage





the opposite behavior of threshold voltage shift can not be used for compensation, since both effects are nonlinear connected



in addition, the channel length is fixed and defined by technology, the gate width is needed to be flexibel in circuit design

#### I-V characteristics:

Since short channel and narrow channel effect can not be separated, the simple approach:  $V_{th}^* = V_{thLC}(\pm)|\Delta V_{thSC}|(\pm)|\Delta V_{thNC}|$  can not be used in the IV-characteristics:





+: p-channel

-: n-channel

in practice, complicated analytical models must be assumed to calculate  $V_{th}^* = f(N, L, w, r_j, V_{DS})$  or 3-dim simulations



### The Drain-Induced Barrier-Lowering (DIBL) Model





#### Long channel:

Channel formation (strong inversion) starts when  $\Psi_{\rm S}$  = 2  $\Psi_{\rm bulk}$ 

- $\Psi_{S}$  is constant all over the channel
- $\Psi_{\text{S}}$  determines the value of threshold voltage  $V_{\text{th}}$

$$V_{th} = V_{FB} + 2\Psi_{bulk} + \frac{\sqrt{2\varepsilon_0\varepsilon_{Si}qN_{dop}\cdot 2\Psi_{bulk}}}{C_{ox}^{"}}$$

#### **Short channel:**

- a symmetrical barrier lowering exists
- with additional V<sub>DS</sub> the barrier maximum is shifted to Source and in addition further lowered.

Due to empirical observations the lowering is approximately linear in  $V_{DS}$ :

$$V_{th,SC} = V_{th,LC} - A_{pene} \cdot V_{DS} - B_{neigh}$$

For Apene several approaches exist:

$$A_{pene} = \frac{6d_{ox}}{w_{dep}} \cdot \exp\left[-\frac{n \cdot L}{4w_{dep}}\right]$$

where  $A_{pene}$  is a so-called **penetration constant**, how effective the  $V_{SD}$  penetrates into the channel and  $B_{neigh}$  a so-called **neighbouring-effect**  $B = f(L, x_i, d_{ox}, N_{dop}, ...)$ 

$$A_{pene} = L^{-3}$$

as it is used in SPICE



the long channel threshold voltage decreases with shrinking channel length L and linear decrease in V<sub>DS</sub>

#### Characterization of the DIBL-model:

disadvantage:

the physical description is nearly lost, mainly empirical trends are used, which are fitted to (a special?) reality



In principle the 2/3-dim Poisson-equation must be solved. Because solving Poisson's equation is done in any numerical simulation the DIBL-model is very powerful when strong inhomogenities (e.g. channel doping) exists

### Comparison of Models vs Experiment













weak inversion = subthreshold





 $V_D(V)$ 

Comparison of experimental MOSFETs and numerical simulations show good agreement



#### The DIBL: - Measurements





The DIBL is characterized as a threshold voltage shift

1) In a <u>single device</u> commonly the gate voltage shift at a given drain current  $I_D$  (mostly at ~10<sup>-8</sup> A/ $\mu$ m, which was old industry way for fast determing  $V_T$ ) is used between the characteristics of 0.1V (low field) and the supply voltage (or sometimes  $V_{DS}$ =1V)

This effect is called:





2) The design of processes and geometries for shrinking MOSFETs consumes a lot of money. Industry prefers devices, where not much has to be changed with shrinking.

As a test of robustness of technology for future shrinking, MOSFETs are fabricated with constant technology, but shorter channels. Now, the gate voltage shift at a given drain current  $I_D$  [ ~10<sup>-8</sup> A/ $\mu$ m] for various channel length's is used.

This effect is called:

V<sub>T</sub> roll-off





## Example of DIBL (measured in one single device at different voltages)



1) the  $I_{on}$  - current remains the same, because the internal barrier vanishes at high gate voltage anyhow (if there is  $V_{DS}$  barrier lowering (DIBL) or not)

- 2) but if DIBL exist the threshold voltage decreases and therefore leakage current I<sub>off</sub> increases.
- 3) if  $\rm I_{\rm off}$  increases and  $\rm I_{\rm on}$  remains the same the subthreshold swing S must increase in addition

## Example of V<sub>T</sub> Roll-off (measured in different devices at same voltages)



Same device, same technology, but just shorten the channel

### Summary of High-Field Effects



In addition to the small geometry effects all high-field effects have a serious impact to short channel MOSFETs:





High electric fields modify (degrade) the MOSFET performance



#### 4 The Short-Channel MOSFET



#### 4.1 Shrinking

Advantages Disadvantages

#### 4.2 Short Channel Effects

Discovery and first analysis Quantitative analysis

- Charge Sharing Model
- Drain-Induced Barrier-Lowering Model

#### 4.3 Scaling Models

Electrostatic Scaling Subthreshold Scaling

#### 4.4 Limits of Scaling

Gate dielectrics, high-k Interconnect Materials: Cu and low-k





To avoid short-channel effects (2/3-dim geometry, hot electrons (high-field) und transport degradations) scaling laws are investigated

The aim of scaling is to reduce the economically needed device size and

keep the desired electrical advantages (saturation, power reduction, speed increase) without the electrical disadvantages (degradation, hot carrier effects, reliability reduction)

Two basic scaling approaches exist



#### **Electrostatic scaling**

(based on physics, advantage for analog application, but practical limits)

- ideal (constant field)
- constant voltage
- quasi-constant voltage
- free scaling



#### Subthreshold scaling

(empirical, focus for digital ULSI-circuits (leakage, switching))



### **Electrostatic Scaling**



### 4.3 Scaling

|                                                        | Scaling                       | expression                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | limited by                         |
|--------------------------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| scaling                                                |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    |
| lateral dimensions<br>channel length L                 | 1 / S                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | lithography                        |
| vertical dimensions<br>Oxide thickness, junction depth | 1 / S                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | breakdown,<br>tunneling            |
| voltage V                                              | 1 / S                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    |
| Doping N <sub>A</sub>                                  | * S                           | to achieve reduction of depletion regions  * compromising without voltage  * compromising $\frac{1}{\sqrt{s}}$ with <u>high</u> voltage                                                                                                                                                                                                                                                                                                                                                                           |                                    |
| consequences of scaling                                |                               | 7.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                    |
| area                                                   | 1/S <sup>2</sup>              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    |
| area gate capacity C"                                  | *S                            | $C'' = \frac{C''}{d/S}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                    |
| drain current                                          | 1 / S                         | $C' = \frac{C''}{\frac{d}{S}}$ $I_{DS} \propto \frac{S}{C'} \cdot \frac{V_{C}}{S} \cdot \frac{V_{D}}{S}$                                                                                                                                                                                                                                                                                                                                                                                                          |                                    |
| switching time                                         | 1 / \$                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    |
| power loss                                             | 1 / S<br>1 / S <sup>2</sup>   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    |
| power-delay-product                                    | 1 / S <sup>3</sup>            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    |
|                                                        |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    |
| current density                                        | *S                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    |
| interconnection resistance                             | *S                            | $R \propto \frac{l}{d \cdot b}$ $\Delta V = I \cdot R$                                                                                                                                                                                                                                                                                                                                                                                                                                                            | increases!                         |
| voltage drop                                           | not scaling                   | $\Delta V = I \cdot R$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                    |
| RC-time                                                | not scaling                   | $\tau = RC$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                    |
| contact resistance                                     | *S                            | $\Delta V_{cont} = \frac{\rho}{A} \cdot I$                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | increases !                        |
| not influenced by scaling:                             |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    |
| work function difference $\Phi_{MS}$                   | thermodynamic                 | used in Vth                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                    |
| subthreshold swing S                                   |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | same voltage<br>swing for ion/ioff |
| not linear scaling:                                    |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    |
| bulk Fermi-level, inversion-onset                      |                               | $\Psi_{bulk} = f(\ln \frac{N_{dop}}{ni})$                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                    |
| width of depletion zone w                              | ideal should be: $1/\sqrt{S}$ | $\begin{split} \Psi_{bulk} &= f\left(\ln \frac{N_{dop}}{ni}\right) \\ w_{dep} &= \sqrt{\frac{2\varepsilon_0\varepsilon_{SI} \cdot \left(V_{bi}\left(\ln N_{dop}\right) \pm V_{est}\right/S\right)}{qSN_A}} \\ V_{in} &= \Phi_{MS} \cdot \frac{Q_{ci}}{C_{ci}} + 2\Psi_b \left(\ln (NA)\right) + \frac{\sqrt{2\varepsilon_0\varepsilon_0qSN_A} \cdot 2\Psi_b \left(\ln (NA)\right)}{S \cdot C_{ci}} \\ I_{D,sub} &\approx I_0\left(\sqrt{N_A}, \ln (N_A)\right) \cdot \exp\left[V_{GS}\right/S\right] \end{split}$ |                                    |
| threshold voltage                                      |                               | $V_{th} = \Phi_{MS} - \frac{Q_{ox}}{C_{ox}} + 2\Psi_b \left( \ln(NA) \right) + \frac{\sqrt{2\varepsilon_0 \varepsilon_{st} q S N_A \cdot 2\Psi_b \left( \ln(NA) \right)}}{S \cdot C_{ox}}$                                                                                                                                                                                                                                                                                                                        |                                    |
| subthreshold current                                   |                               | $I_{D,sub} \approx I_0 \left( \sqrt{N_A}, \ln(N_A) \right) \cdot \exp \left[ \frac{V_{GS}}{S} \right]$                                                                                                                                                                                                                                                                                                                                                                                                            |                                    |

### Constant-Field Scaling

- \* shrinking all geometrical dimensions and voltages by the same factor S keeps the electrical fields in the MOSFET ~ constant
- \* because depletion width is scaling with  $\sqrt{V/N_{dop}} \sqrt{V/S} = \frac{1}{S} \cdot \sqrt{V/N_{dop}}$  the doping N is scaled by S\*N to reduce depletion width by w/S

Advantages in dynamic behavior increasing switching speed consuming less power

But increasing parasitic effects

Limits by not scaling parameters

### **Electrostatic Scaling**



Due to several restrictions in the past (and future), e.g. keeping voltage levels constant or technological capabilities the "ideal" Constant-Field Scaling was modified by keeping Poisson's equation constant

With the **Poisson equation** the electrical potentials in a semiconductor device are calculated:

$$\frac{d^2\varphi}{dx^2} = -\frac{\rho(x)}{\varepsilon_0 \varepsilon_{Si}} \approx -\frac{qN_{dop}}{\varepsilon_0 \varepsilon_{Si}}$$

Poisson equation is invariant when transforming: Geometries:  $x^* = x/a$  with a factor a

potentials:  $\varphi^* = \varphi$  /b with a factor b

doping:  $N^* = N(a^2/b)$  with a factor  $a^2/b$ 

$$\frac{d^2 \varphi^*}{dx^{*2}} = \frac{d^2 \varphi/b}{d(x/a)^2} = \frac{a^2}{b} \cdot \frac{d^2 \varphi}{dx^2} = -\frac{a^2}{b} \cdot \frac{qN_{dop}}{\varepsilon_0 \varepsilon_{Si}} = -\frac{qN^*_{dop}}{\varepsilon_0 \varepsilon_{Si}}$$

Choosing special values of a, b results in special scaling models:

a = b =: S,  $-> a^2/b = S$  -> E=const, Constant-Field Scaling a = S, b = const, -> Constant-Voltage Scaling a > b, Quasi-Constant-Voltage Scaling a, b General Scaling



#### 4 The Short-Channel MOSFET

#### 4.3 Scaling

### **Electrostatic Scaling**



|                                                     | Constant-Field<br>Scaling: a = b = S | Constant-Voltage<br>Scaling: 1 < b < a<br>but V = const | Quasi-Constant Voltage<br>Scaling: 1 < b < a | free Scaling 1 < b < a    |
|-----------------------------------------------------|--------------------------------------|---------------------------------------------------------|----------------------------------------------|---------------------------|
| scaling                                             |                                      |                                                         |                                              |                           |
| lateral dimensions<br>channel length L              | 1 / S                                | 1/a                                                     | 1/a                                          | 1/a                       |
| vertical dimensions Oxide thickness, junction depth | 1 / S                                | 1/b                                                     | 1/a                                          | 1/a                       |
| voltage V                                           | 1 / S                                | const=1                                                 | 1/b                                          | 1/b                       |
| Doping NA                                           | * S                                  | * a                                                     | *a                                           | a²/b                      |
| consequences of scaling                             |                                      |                                                         |                                              |                           |
| area                                                | 1/S <sup>2</sup>                     | a <sup>2</sup>                                          |                                              |                           |
| drain current                                       | 1 / S                                | b                                                       | a/b²                                         | a/b²                      |
| switching time                                      | 1 / S                                | 1/a <sup>2</sup>                                        | a/b²                                         | a/b²                      |
| power loss                                          | 1 / S <sup>2</sup>                   | b                                                       | a/b³                                         | a/b³                      |
| power-delay-product                                 | 1 / S <sup>3</sup>                   | a/b²                                                    | $a^2/b^5$                                    | $a^2/b^5$                 |
| interconnection resistance                          | *S                                   | *a                                                      | *a                                           | *a                        |
| voltage drop                                        | not scaling                          | not scaling                                             | not scaling                                  | not scaling               |
| RC-time                                             | not scaling                          | not scaling                                             | not scaling                                  | not scaling               |
| contact resistance                                  | *S <sup>2</sup>                      | a <sup>2</sup>                                          | a <sup>2</sup>                               | a <sup>2</sup>            |
| not influenced by scaling:                          |                                      |                                                         |                                              |                           |
| work function difference $\Phi_{MS}$                | thermodynamic                        |                                                         |                                              |                           |
| subthreshold swing S                                |                                      |                                                         |                                              | same ion/ioff-<br>voltage |
| not linear scaling:                                 |                                      |                                                         |                                              |                           |
| bulk Fermi-level, inversion-onset                   |                                      |                                                         |                                              |                           |
| width of depletion zone w                           |                                      |                                                         |                                              |                           |
| threshold voltage                                   |                                      |                                                         |                                              |                           |
| subthreshold current                                |                                      |                                                         |                                              |                           |
|                                                     |                                      |                                                         |                                              |                           |

## Constant-Voltage Scaling

\* was used to keep the voltage level
( e.g. TTL) constant for circuits
\* to avoid high gate fields the vertical dimensions are less reduced (b < a)</li>

## Quasi-Constant-Voltage Scaling

- \* the voltage is also reduced by b
- -> depletion width scales less
- -> electric fields increase less

## Free Scaling

\* full use of Poisson-scaling
-> if special parameters are limited
(e.g. oxide thickness) scaling can
be done nevertheless





#### **Subthreshold scaling:**

It was found emirically (1980), that the short-channel behavior can be avoided and the subthreshold characteristics is not degraded, if the following relationship is fulfilled:

$$L_{\min} = 0.41 \cdot \left[ r_j[\mu m] \cdot d_{ox}[A] \cdot \left( w_S[\mu m] + w_D[\mu m] \right)^2 \right]^{\frac{1}{3}}$$









Most flexible scaling, because only the product of parameters must be scaled





#### Scaling relevant values of parameters in MOSFET generations:

| DRAM-complexity                   | 1k                | 4k                | 16k        | 64k               | 256k       | 1M         | 4M         | 16M        | 64M  | 256M                        | 1G      | 1G *  | 4G    | 16G     | 64G     | 256G    | Scaling S           |
|-----------------------------------|-------------------|-------------------|------------|-------------------|------------|------------|------------|------------|------|-----------------------------|---------|-------|-------|---------|---------|---------|---------------------|
| Year                              | 1970/71           | 1973              | 1976/77    | 1979/80           | 1982       | 1985       | 1988       | 1993       | 1995 | 1997                        | 1999    | 2001  | 2003  | 2006    | 2009    | 2012    | All 3 years         |
|                                   | p-chan<br>Si-gate | n-chan<br>Si-gate |            | n-chanl<br>2-poly |            |            |            |            |      | forecast: ITRS-roadmap 1997 |         |       |       |         |         |         |                     |
| DRAM cell structure               | 3 T               | 1 T               | 1 T        |                   |            |            |            |            |      |                             |         |       |       |         |         |         |                     |
| Min.Feature [µm] (channel length) | 8 - 10            | 7 - 8             | 6-7<br>3-4 | 3.5<br>2-2.5      | 2.0<br>1.5 | 1.0<br>0.8 | 0.7<br>0.5 | 0.5<br>0.3 | 0.35 | 0.25                        | 0.18    | 150   | 130   | 100     | 70      | 50      | $S=1/\sqrt{2}=0.7$  |
| junction depth [nm]               | 2500              | 2000              | 1000       | 700               | 450        | 250        | 150        | 150        |      | 100-50                      | 72-36   | 60-30 | 52-26 | 40-20   | 30-15   | 20-10   |                     |
| gate oxide thick [nm]             | 120               | 120               | 100        | 70, 70            | 45         | 30-20      | 15-10      | 15-10      |      | 5-4                         | 4-3     | 3-2   | 3-2   | 2-1.5   | < 1.5   | < 1.0   | 7                   |
| gate width µm                     |                   |                   | 5-7        | 3-4               | 2          | 1.2        | 0.5        | 0.5        |      |                             |         |       |       |         |         |         |                     |
| interconnect width µm             |                   |                   | 5          | 4                 | 3          | 2          | 1          | 1          |      |                             |         |       |       |         |         |         | /                   |
| interconnect thick µm             |                   |                   | 1          | 1                 | 0.9        | 0.75       | 0.6        | 0.6        |      |                             |         |       |       |         |         | 1       |                     |
| cell area [µm²]                   | 3700              | 900               | 450        | 170               |            | 30         | 10         | 3.9        | 1.5  | 0.56                        | 0.22    | 0.14  | 0.09  | 0.036   | 0.014   | 0.006   | S <sup>2</sup> /1.3 |
| Chip size [mm²]                   | 13                | 19                | 18         | 21                | 38         | 55         | 80         | 145        | 190  | 280                         | 400     | 445   | 560   | 790     | 1120    | 1580    | 1 / 1.5             |
| Udd [V]                           | 18/12             | 12                | 12,5       | 5, 5              | 5          | 5          | 5-3.3      | 3.3        |      | 2.5- 1.8                    | 1.8-1.5 | 1.5   | 1.2   | 1.2-0.9 | 0.9-0.6 | 0.6-0.5 | 4                   |
| Power dissipation [W]             |                   |                   |            | 0.2               |            |            |            |            |      | 70                          | 90      | 110   | 130   | 160     | 170     | 175 /   |                     |
| comments                          |                   |                   | HMOS       | HMOS              | HMOS<br>II |            |            |            |      |                             |         |       |       |         |         | //      |                     |

#### Note:

Usually between experimental prototypes -> industrial prototype -> high volume fabrication (~ 1mill. chips/year) several years are passing. Dependent on source the data correlation year – properties may be shifted for 1-3 years

#### Note:

A factor 4 increase in chip complexity is achieved by:

- decreasing size by 13% per year -> √2 in 3 years -> factor 2 in area

- reducing functionality area by 1.3 per 3 years

- increasing chip size by 1.5 per 3 years





## Shrinking of MOSFETs



#### 1970-1976:

- \* shrinking of channel length
- \* no shrink of voltage, oxide thickness
- -> discovery of short channel effects
- -> voltage reduction, increased oxide scaling

#### 1978-1987:

- \* const. Voltage 5V TTL-level
- \* more vertical shrink to come back to GCA
- ! Not const.voltage scaling!

#### 1995 - 2000:

- \* variable voltage
- quasi-const. scaling

#### > 2000 forecast:

\* ~ subthreshold scaling

The Law:

From economical pressure a lateral shrink (channel length) of 13% / year must be achieved -> area shrink of factor 2 / 3 years



Due to the technological capabilities of various companies short-time deviations from long term S=1.13 are the result



Beside the general Const.-Field scaling the scaling models may change from generation to generation



#### 4 The Short-Channel MOSFET



### 4.1 Shrinking

Advantages Disadvantages

#### 4.2 Short Channel Effects

Discovery and first analysis Quantitative analysis

- Charge Sharing Model
- Drain-Induced Barrier-Lowering Model

#### 4.3 Scaling Models

Electrostatic Scaling Subthreshold Scaling

### 4.4 Limits of Scaling

Gate dielectrics, high-k Interconnect Materials: Cu and low-k



### **Historical Scaling**



#### We have seen:

"Scaling" is the theoretical instruction how to avoid SCE (Short-Channel Effects) in the I-V characteristics

#### Reduce minimum feature size by S

- -> L/S
- $-> t_{ox}/S$
- -> r<sub>i</sub>/S
- -> other geometries (e.g. interconnects)/S
- -> N\*S

#### but following these instructions new problems arise:

 $t_{ox}$  < 3nm -> through-diffusion of Boron from poly-Gate in channel causes  $V_{\tau}$ -shift

-> quantum-mechanical tunnel leakage current from channel through gate oxide

possible solutions: -> high-k gate dielectrics

-> and/or metal gate (due to gate depletion in poly-Silicon gate)

r<sub>i</sub> thinner -> increasing resistance of S/D junctions

possible solutions: -> raised S/D by selective epitaxial growth-> thicker S/D -> lower resistance

-> insert of Ge in S/D results in higher solubility of doping atoms in S/D -> lower resistance

-> realization of vertical S/D

shrinking dimensons of interconnects -> inceasi

-> inceasing RC-delay in interconnects

-> Cu and low-k intermetalic dielectrics / or air-gap dielectrics



possible solutions:

### **Limits of Gate Dielectrics Scaling**



By using thermal oxidation of silicon

$$Si + O_2 \xrightarrow{\sim 1000^{\circ}C} SiO_2$$

with SiO<sub>2</sub> the first working MOSFETs was possible (1960)

Some properties: high temperature stable

good adhesion to silicon and metals selectively etching to silicon and metals

very good isolator: bulk resitivity  $10^{15} \Omega cm$  very high breakthrough field: >10 MV/cm

dielectric constant: 3.9

best interface to silicon: D<sub>it</sub> < 10<sup>8</sup> (eVcm)<sup>-1</sup> possible

From scaling theory a continous shrinking of oxide thickness is necessary to avoid short-channel effects (SCE)



| Table 1. Roadmap (ITRS 2001) |            |            |            |            |            |            |            |  |  |
|------------------------------|------------|------------|------------|------------|------------|------------|------------|--|--|
| Year                         | '02        | '04        | '06        | '07        | '10        | '13        | '16        |  |  |
| Node(nm)                     | 130        | 90         | 70         | 65         | 45         | 32         | 22         |  |  |
| Lg(MPU)(nm)                  | 53         | 37         | 28         | 25         | 18         | 13         | 9          |  |  |
| EOT (nm) Min<br>Max          | 1.2<br>1.5 | 1.4<br>0.9 | 0.7<br>1.2 | 0.6<br>1.1 | 0.5<br>0.8 | 0.4<br>0.6 | 0.4<br>0.5 |  |  |
| Supply voltage               | 1.1        | 1.0        | 0.9        | 0.7        | 0.6        | 0.5        | 0.4        |  |  |

But when gate oxide thickness was reduced to 4 nm and above two serious problems arose:

boron diffusion

agate leakage current



### **Limits of Gate Dielectrics Scaling**



#### Boron diffusion

A CMOS-inverter consists of an p-MOSFET and an n-MOSFET

The gate metal is poly-Silicon, highly-doped together with Source/Drain doping

Boron (due to its high solubility in silicon) is used for the p-MOSFET, implanted as  $\rm B^+$  or  $\rm BF_2^+$ 

p-poly Si
SiO<sub>2</sub>

p- Source

p- Drain

n- substrate
p-MOSFET

But Boron has a higher solubility in SiO<sub>2</sub> -> boron from gate poly-Si diffuse into SiO<sub>2</sub> and also in the silicon channel These positive charges within the SiO<sub>2</sub> and also within the channel will shift the threshold voltage of the MOSFET and increase scattering, thus reducing mobility and on-current.

This effect, called **boron penetration**, is observed, when gate oxide thickness was around 4 nm and below (beginning 1990)



As a solution the incorporation of nitrogen within the oxide was/is used.

But nitrogen was found to diffuse to the interface of SiO<sub>2</sub> and Si and there increasing surface "roughness", resulting in lowering of mobility and therefore I<sub>on</sub>

from: Wu, Lucovski, Int.Conf. on Characterization and Metrology for ULSI-Technology, 1998



4.4 Limits of Scaling

metal

### **Limits of Gate Dielectrics Scaling**



Gate leakage current de Broglie 1923:

Energy level of

coordinate x

electrons in the channel



for thermal electrons with E=0.026 eV the wave length is:  $\lambda$  ~ 7.6 nm

Because of the non-infinite barrier height of  $SiO_2$  (3.1eV) the quantum-mechanical wave function of electrons has a non-zero transmission probability through the gate oxide.

This results in leakage current and long-term degradation of the gate oxide





From material properties of SiO<sub>2</sub> we calculate:

very high breakthrough field: >10 MV/cm = 1V/nm

With reduced 0.5 V /nm the tunneling current due to Fowler-Nordheim is ~ 10-9 A /cm<sup>2</sup>

The increase of tunneling current is ~ 1 order/ 0.25 nm (1 monolayer)



Fig.5 Dependence of Gate leakage current(Jg) on EOT.

from: Yanagiya et al. (Toshiba), "A 65nm CMOS Technology ...", IEDM 2002



from: Stathis (IBM),IBM J. Res. & Dev., 46 (2002)

This current damages the gate oxide and reduces the lifetime of the gate oxide

## 4 The Short-Channel MOSFET 4.4 Limits of Scaling

### Limits of Gate Dielectrics Scaling



But from roadmap to avoid SCE we need oxide thickness < 1nm

| Table 1. Roadmap (ITRS 2001) |            |            |            |            |            |            |            |  |
|------------------------------|------------|------------|------------|------------|------------|------------|------------|--|
| Year                         | '02        | '04        | '06        | '07        | '10        | '13        | '16        |  |
| Node(nm)                     | 130        | 90         | 70         | 65         | 45         | 32         | 22         |  |
| Lg(MPU)(nm)                  | 53         | 37         | 28         | 25         | 18         | 13         | 9          |  |
| EOT (nm) Min<br>Max          | 1.2<br>1.5 | 1.4<br>0.9 | 0.7<br>1.2 | 0.6<br>1.1 | 0.5<br>0.8 | 0.4<br>0.6 | 0.4<br>0.5 |  |
| Supply voltage               | 1.1        | 1.0        | 0.9        | 0.7        | 0.6        | 0.5        | 0.4        |  |

Solution: We are searching for new gate dielectrics with k> 3.9 (SiO<sub>2</sub>) -> high-k dielectrics

Because:

$$C = \frac{\varepsilon_0 \varepsilon_{ox} \cdot A}{t_{ox}}$$

we achieve the  $\underline{same}$  high capacitance C with higher  $\epsilon_{ox}$  and thicker  $t_{ox}$ 

Example:

$$\varepsilon_{\rm SiO2}$$
 = 3.9 , if we use  $\varepsilon_{\rm ox}$  = 20, we can use  $t_{\rm ox}$  =  $t_{\rm SiO2}$  \*  $\varepsilon_{\rm ox}/\varepsilon_{\rm SiO2}$  = 5 \*  $t_{\rm ox}$ 

-> if  $t_{SiO2}$  < 1nm is needed from roadmap, we can use  $t_{ox}$  < 5nm, which is too thick for tunneling

#### Possible candidates:

| Material                         | k     | $HfAl_xO_y$                         | 10-15 |
|----------------------------------|-------|-------------------------------------|-------|
| NO stack                         | 5-6   | $HfSi_xO_yN_z$                      | 10-15 |
| $Al_2O_3$                        | 8-9   | ZrO <sub>2</sub> , HfO <sub>2</sub> | 20-30 |
| HfSi <sub>x</sub> O <sub>v</sub> | 10-15 | Lanthanide Oxides                   | 15-30 |





A new gate dielectric material must fulfill many requirements (as it is done by SiO<sub>2</sub>):

- 1) 3.9 < k < ~20
- 2) isolating material -> bandgap > 3 eV
- 3) band position compared to Si > high barrier for electrons in conduction band + high barrier for holes in valence band
- 4) density of interface states < 10<sup>10</sup> eV<sup>-1</sup>cm<sup>-2</sup>
- 5) amorphous or single-crystalline lattice with no phase changes between room temperature and 1050°C, 30 sec (if Gate is fabricated first, then S/D. But fabrication of dummy-gate, then S/D (high-temperature), then Gate may be possible)
- 6) No reaction with surrounding material, e.g. Si and gate metal (if Gate is fabricated first, then S/D. But fabrication of dummy-gate, then S/D (high-temperature), then Gate may be possible)
- 7) compatible elements to CMOS-technology (for example no iron-oxides)
- 8) good adhesion to Si, SiO<sub>2</sub>, nitride, ....
- 9) dry etch possible (-> all elements should build volatible compounds)
- 10) selectively etchable to Si,  $SiO_2$ , nitride, ....



Selection parameters: k, Egap, band position









 $ZrO_{2}$ , k> 15 after temperature treatment 900°C, 10 sec interfacial layers of SiOx are created to Si and poly-Si



In most cases the high-k dielectrics is not stable in the gate stack concerning high temperature

#### Possible solutions:

- \* further search and development of materials
- \* replacement gate (also good for metal gate)

Leading candidate materials in 2005:  $HfO_2$  ( $K_{eff} \sim 15 - 30$ );  $HfSiO_x$  ( $K_{eff} \sim 12 - 16$ ) Materials, process, integration issues to solve



and then in 2007 INTEL presented HfOSiN





 $V_{de} = 0.05, 1.2V$ 

2.0

 $L_0 = 0.08 \, \mu m$ 

HfTiSiON (EOT = 0.84 nm)

HfSiON (EOT = 0.91 nm)

1.0

Figure 13. I<sub>d</sub>-V<sub>g</sub> for 10 x 0.08 µm devices

indicates comparable subthreshold slope for

Gate Voltage (V)





Time dependent breakdown for HfTiSiON is similar to HfSiON of similar EOT. Fewer early fails for HfTiSiON may be due to physically thicker dielectric stack.



Figure 16. Charge pumping N<sub>tt</sub> data for HfTiSiON stacks is comparable to HfSiON control and less than 5E10 cm<sup>-2</sup>.

Interface states < 5\*10<sup>10</sup> cm<sup>-2</sup>eV<sup>-1</sup>

# INTEL, IEDM 2007





0.5

HfTiSiON vs. HfSiON control.

10<sup>3</sup>

Drain Current (μΑ/μm)

# INTEL, IEDM 2007



# INTEL, 2012







# Limits of interconnect- Scaling: RC-Delay



Due to shrinking the resistance of interconnects itself and by narrowing the parasitic capacitances are increasing. Both increases switching times, although the single transistor is getting faster and faster.

#### The interconnect resistivity:

$$R = \rho \cdot \frac{L}{T \cdot W}$$

( usually an aspect ratio of T: W = 2:1 can be filled by technology without problems)

$$R = \rho \cdot \frac{L}{2W \cdot W}$$

( statistically most interconnects exhibit a length of about 100µm, but longer interconnects are existing, see next page)

#### Example: 100nm Generation

$$R = \rho \cdot \frac{L}{2 \cdot W^2} = 3.0 * 10^{-6} \Omega cm \cdot \frac{100 \mu m}{2 \cdot (100 nm)^2} = 150 \Omega$$

#### The Parasitic Capacity:

$$C = 2 \cdot C_{lateral} + 2 \cdot C_{vertikal} = 2\varepsilon_0 \varepsilon_{SiO2} \cdot \frac{L \cdot T}{d} + 2\varepsilon_0 \varepsilon_{SiO2} \cdot \frac{L \cdot W}{t}$$

$$C = 2\varepsilon_0 \varepsilon_{SiO2} \cdot L \cdot \left\lceil \frac{T}{d} + \frac{W}{t} \right\rceil \approx 2\varepsilon_0 \varepsilon_{SiO2} \cdot L \cdot \left\lceil \frac{2W}{W} + \frac{W}{W} \right\rceil = 6\varepsilon_0 \varepsilon_{SiO2} \cdot L$$

(d,t ~W, see next page)

#### Example: 100nm Generation

All together:  $RC = 150\Omega * 2*10^{-14} F = 3 psec$ 



# **Limits of Interconnect Scaling**





At sub-0.25um feature sizes, 90% of the total capacitance is dominated by line-to-line capacitance.

#### THE DEVICE

Increasing clock speeds and reduced sizes require new dielectrics with k values of less than 3.



# Limits of interconnect: Metal levels and pitch



INTEL, Dec.2012, IEDM conference

GlobalFoundries, 2012 Common Platform Tech Forum (CPFT)





#### 20nm node

- replacement-gate
- metal1 pitch: 64nm

#### 14nm node

Fin pitch: 48nm

Contacted gate pitch: 64nm





up to 12 metallization levels



### Limits of interconnect: Low-k materials



| •Material                                    | •£ <sub>di</sub> |  |  |  |
|----------------------------------------------|------------------|--|--|--|
| •Free space                                  | •1               |  |  |  |
| <ul><li>Acrogels</li></ul>                   | •1.5             |  |  |  |
| •Teflon AF                                   | •2.1             |  |  |  |
| <ul><li>Aromatic thermosets (SiLK)</li></ul> | •2.6 – 2.8       |  |  |  |
| <ul><li>Polyimides (organic)</li></ul>       | •3.1 – 3.4       |  |  |  |
| •Silicon dioxide                             | •3.9 – 4.5       |  |  |  |
| •Glass epoxy (PCBs)                          | •5               |  |  |  |
| <ul><li>Silicon nitride</li></ul>            | •7.5             |  |  |  |
| <ul><li>Alumina (package)</li></ul>          | •9.5             |  |  |  |
| •Silicon                                     | •11.7            |  |  |  |

#### Low-k Materials:

1) Vacuum/air exhibit the smallest possible dielectric constant, this is k=1

Free, non-supported interconnects are not mechanically stable, CMP is not possible (may be with etching-out isolation at last step)



2) Try to introduce air in isolation -> Nanoporos

Since (2005) the most promising candidates are polymers, which create nanopores when annealed

# Principles for the Reduction of the k-Value



#### Dielectric Constant Reduction Methods



Table of polarization strength with covalent C-bonds

from: Miller et al., Macromolecules 23(1990)3865 (polarizability) Pine, Organic chemistry 5th ed., 1987 (bond strength)

|                           | avoid 3-fold bonds |      |      |      |      | avoid 2-fold bonds |      |      |      | rizability<br>and strength |
|---------------------------|--------------------|------|------|------|------|--------------------|------|------|------|----------------------------|
| bond strength [kcal/mole] | 213                | 200  | 146  | 176  | 102  | 99                 | 84   | 116  | 83   |                            |
| Polarizability [A]        | 2.24               | 2.04 | 1.64 | 1.02 | 0.71 | 0.65               | 0.58 | 0.56 | 0.53 |                            |
| Bond                      | C≡N                | C≡C  | C=C  | C=O  | О-Н  | С-Н                | C-O  | C-F  | C-C  |                            |

additional porosity

by space creators (porogenes)



air gaps

#### Market Overview



About 10 manufacturer are developing low-k materials, the market value is about 300 Mill. € (2005)

status 2007

Equipment manufacturer try to force the development of **CVD**-materials

Advantage: for SiO<sub>2</sub>-based CVD-layers established tools and integration experience exists

Disadvantage: due to temperature limitation T< 400°C in the metal layers there is not much freedom for material development

**Black Diamond** von Applied Materials (based on trimethylsilane, fabricated by Dow Corning, distributed by Air Products)

**CORAL, TOMCATS** (porous SiO:C) from Novellus (based on tetramethyl silane, tetramethylcyclotetrasiloxane, distributed by Air Products)

ORION (porous SiO:C, k>2.2) from Trikon Technologies

Most suppliers of CVD-tools offer processes for deposition of SiO<sub>2</sub>-based layers with k between 2.7 to 2.4, layers with k~2.0 were demonstrated

Manufacturers of chemicals offer **Spin-on** materials

Advantage: due material composition additional porosity can be created -> Ultra-low k (ULK)

Disadvantage: problems with integration

organics: (based on C,O,H,F) (polymeric)

**SiLK** (porous polymer, k>2.2) from Dow Chemical

GX-3 from Honeywell Electronic Materials (Sunnyvale, Calif.)

<u>inorganics:</u> (mainly based on Si,O,H,F) silicon-based systems with carbon (or methyl) groups and/or hydrogen attached (hydrogen silsesquioxane)

\* advantage: better temperature stability, lower density compared to organics

XLK from Dow Corning (porous version of FOx)

Nanoglass E (porous SiO<sub>2</sub>) from Honeywell Electronic Materials

Air Products (world's largest producer of SiF<sub>4</sub>) porous silica material called **MesoELK** 

**LKDxx** (porous MSQ, k>1.9) from JSR (Tokyo)

**ZIRKON** (porous MSQ, k>1.8) from Rohm and Haas (Shipley)





Basic Process: spin-on

typical: Silsesquioxane (abreviated SQ or SSQ)

Silsesquioxane forms precise 3-dim structures (like bucky balls) and with radicals X properties like polymerisation, solubilization, polaribility, stability,.. can be tailored.

some of the polar Si-O bonds are replaced by less polar Si-X bonds



Formation of cross-linked Oligomeres (here octamere) (creating free space by cage-like arrangement)



Si-O-Si bond is named siloxane



#### **Properties:**

+: 
$$k_{min} > 2.6$$

- -: weak mechanical strength
- -: low thermal stability, T ~ 500°C
- -: bad adhesion -> improved by promoters

HSQ: k> 2.9 MSQ: k> 2.7

# Example of Spin-on Ultra Low-k Material



Typically in the low-k polymer (the matrix) an additional thermal instable polymer (called porogen, ~ 25 vol %) is added. At formation temperature of the low-k network the instable polymer decomposes and evaporates, leaving nanopores



#### **Porogen**





typical: co-polymeres

- poly(methyl methacrylate-*co*-dimethylaminoethyl methacrylate)
- = P(MMA-co-DMAEMA)

# Typical Process:











spin-coat mixture of matrix and porogen



- -> matrix crosslinking at ~200°C
- -> decomposition of porogen at 400°C

at room temperature porous are remaining (up to 90% of porogen content)





# Air-gap as Low-k Dielectrics

### Air-Gap Interconnect Structure



Ref: Shieh, Saraswat & McVittie. IEEE Electron Dev. Lett., January 1998



Source: Werner Pamler, Infinion

Old dielectric SiO<sub>2</sub> K = 4

Ultimate limit is air with K = 1









from: Nanostructures Laboraty at MIT http://nano-web.mit.edu/annual-report00/13.html

To achieve low contact resistance and shallow junctions selective epitaxial growth could be used







INTEL, 45nm n-MOS



INTEL, 45nm p-MOS

Saving area but keeping resistance low

- -> try vertical S/D
- -> but: sophisticated design for SCE



Fig. 2 Intel IDF image of 32-nm NMOS gate (left) and Chipworks image of 45-nm NMOS gate



Fig. 3 Comparative cross-sections of Intel 32-nm NMOS (left) and 45-nm PMOS transistors





# 4.1 Shrinking



Economical pressure requires a lateral shrink (channel length) of ~ 13% / year -> area shrink of factor 2 every 3 years



Shrinked devices have the advantage of better dynamic performance, but the disadvantage of worse static behavior

# 4.2 Short Channel Effects



The disadvantage of worse static behavior appears, if the electrical fields are changed



The classical short channel effect appears, if the Source/Drain depletion zones occupy most of the channel length



This results in a lowering of the threshold voltage and in an IV-characteristics dependent on S/D voltage



This results in higher leakage current, lower S-factor



The classical short channel effect can be analyzed by two similar models:



The Charge-sharing model explains the lowering of threshold voltage by shared depletion zones of Gate and S/D



The DIBL model explains extreme lowering of threshold voltage by channel barrier lowering due to connected S/D depletion zones



# 4.2 Short Channel Effects (cont.)



In addition to the classical short channel effect shrinked devices usually show higher and 2/3-dim electric fields



This results in many effects like modifications in carrier transport and break-through phenomena

# 4.3 Scaling



Scaling describes the attempt to keep the electric fields the same in a shrinked device



The starting point of scaling is the simple, classical long-channel MOSFET without any modifications



Due to external requirements (as given by technological capability and circuit requirements) several scaling models exist:



Electrostatic scaling, with special conditions like Constant-Field Scaling, (Quasi)-Constant-Voltage Scaling, General Scaling



Subthreshold scaling



Scaling rules are overruled by addition of doping structures in the MOSFET structure



Todays and future MOSFET design is high sophisticated task to balance all parameters to a good compromise





### 4.1 Shrinking

Advantages Disadvantages

#### 4.2 Short Channel Effects

Discovery and first analysis Quantitative analysis

- Charge Sharing Model
- Drain-Induced Barrier-Lowering Model

#### 4.3 Scaling Models

Electrostatic Scaling Subthreshold Scaling

#### 4.4 Limits of Scaling

Gate dielectrics, high-k Interconnect Materials: Cu and low-k





Chapter 4

