# T.D. 7 Lecture d'une ROM

# **PARTIE 1: Initialisation et commande**



### **Indications:**

- On suppose que le bouton poussoir n'est pas pressé lors de la mise sous tension ;
- On considère que les composants sont parfaits;
- La tension de seuil des entrées de la porte OU est Vcc / 2.

Évolution de la tension *U1* aux bornes du condensateur à la mise sous tension :



- 1. Dessinez l'évolution de la tension *U2* puis celle du niveau logique *A* considéré par la porte OU.
- 2. Donnez la valeur de l'entrée S en régime transitoire et en régime permanent.
- 3. Si ICO est au niveau bas à l'allumage, à quelle valeur est initialisée la sortie ICI?
- 4. Une fois en régime permanent et en supposant que la bascule RS soit dans l'état mémoire, comment faire passer la sortie *IC1* à 0 quand elle est à 1 ?
- 5. Une fois en régime permanent et en supposant que la bascule RS soit dans l'état mémoire, comment faire passer la sortie *IC1* à 1 quand elle est à 0 ?

T.D. 7

# **PARTIE 2**: Les compteurs

On désire réaliser un compteur C1 sur 11 bits (Q10:0) et un compteur C2 sur 4 bits modulo 10 (Q'3:0). Pour C1, on dispose de plusieurs **74HCT193**. Pour C2, on dispose d'un **74HCT192**. On appelle respectivement CK1 et CK2 les entrées d'horloge de C1 et de C2.

- 6. À l'aide de la <u>documentation technique</u> du **74HCT193**, déterminez combien de **74HCT193** sont nécessaires pour réaliser **C1**.
- 7. Trouvez les autres noms donnés aux entrées *C3*, *2*+, *1* et *R*, puis donnez la fonction de chaque entrée-sortie du **74HCT193**.
- 8. Donnez un schéma de câblage pour C1 en supposant qu'il compte en boucle.
- 9. À l'aide du montage de la partie 1 et de la question précédente, remplissez en partie le <u>document</u> <u>réponse</u> afin de réaliser les conditions suivantes :
  - Les sorties de C1 doivent être initialisées à 0 lors de la mise sous tension ;
  - C1 doit commencer à compter après un appui sur le bouton poussoir ;
  - C1 doit s'arrêter de compter et garder toutes ses sorties à 0 après avoir atteint sa valeur maximale.
- 10. Câblez le **74HCT192** sur le <u>document réponse</u> sachant que **C2** compte uniquement lorsque **C1** compte et qu'il positionne un 0 sur toutes ses sorties quand il ne compte pas. Le **74HCT192** est la version modulo 10 du **74HCT193**.

# PARTIE 3 : Lecture de la ROM

On souhaite lire toutes les adresses successives d'une ROM de type **M2716** après un appui sur le bouton poussoir. On utilisera pour cela le compteur **C1**.

11. En vous aidant de la <u>documentation technique</u> d'une **M2716**, câblez chaque entrée de la ROM sur le <u>document réponse</u>.

# **PARTIE 4 : Transmission série**

On désire transférer le contenu d'une ROM de type M2716 via une liaison série RS-232.

Structure d'une trame :

- Un bit de start égal à 0;
- Huit bits de données ;
- Un bit de *stop* égal à 1 (servant aussi de bit de repos);
- Une vitesse de transmission de 9600 bauds.

Exemple d'une trame :  $D = 01101001_2$ 



La conversion parallèle-série se fera à l'aide du multiplexeur MM74C150 (cf. documentation technique).

T.D. 7

- 12. Que faut-il ajouter en sortie du multiplexeur?
- 13. Combien d'entrées de donnée du multiplexeur seront utilisées ?
- 14. Lorsqu'il n'y a pas d'émission, les entrées *ABCD* du multiplexeur sont nulles. Câblez les entrées de donnée sur le <u>document réponse</u> afin d'obtenir la trame voulue.
- 15. Ce sont les sorties de **C2** qui vont servir à piloter le multiplexeur. Terminez le câblage des entrées du multiplexeur.
- 16. Quelle fréquence doit être présente sur CK2?

L'octet de l'adresse de la ROM doit rester présent en entrée du multiplexeur durant la totalité du transfert de tous ses bits. Une fois transféré, on doit passer à l'octet suivant.

- 17. À quoi faut-il relier *CK1* ?
- 18. Combien de temps durera le transfert de toute la mémoire ?

Afin d'économiser le nombre de composants, toutes les portes et les bascules de ce montage seront réalisées à l'aide de portes NON-OU.

19. Donnez le nouveau schéma de câblage.

T.D. 7



**Philips Semiconductors** 

**Product specification** 

# Presettable synchronous 4-bit binary up/down counter

## 74HC/HCT193

#### **FEATURES**

- · Synchronous reversible 4-bit binary counting
- · Asynchronous parallel load
- Asynchronous reset
- · Expandable without external logic
- · Output capability: standard
- I<sub>CC</sub> category: MSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT193 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT193 are 4-bit synchronous binary up/down counters. Separate up/down clocks,  $CP_U$  and  $CP_D$  respectively, simplify operation. The outputs change state synchronously with the LOW-to-HIGH transition of either clock input. If the  $CP_U$  clock is pulsed while  $CP_D$  is held HIGH, the device will count up. If the  $CP_D$  clock is pulsed while  $CP_U$  is held HIGH, the device will count down. Only one clock input can be held HIGH at any time, or erroneous operation will result. The device can be cleared at any time by the asynchronous master reset input (MR); it may also be loaded in parallel by activating the asynchronous parallel load input  $(\overline{PL})$ .

The "193" contains four master-slave JK flip-flops with the necessary steering logic to provide the asynchronous reset, load, and synchronous count up and count down functions.

Each flip-flop contains JK feedback from slave to master, such that a LOW-to-HIGH transition on the  $\text{CP}_{\text{D}}$  input will decrease the count by one, while a similar transition on the  $\text{CP}_{\text{U}}$  input will advance the count by one.

One clock should be held HIGH while counting with the other, otherwise the circuit will either count by two's or not at all, depending on the state of the first flip-flop, which cannot toggle as long as either clock input is LOW. Applications requiring reversible operation must make the reversing decision while the activating clock is HIGH to avoid erroneous counts.

The terminal count up  $(\overline{TC}_U)$  and terminal count down  $(\overline{TC}_D)$  outputs are normally HIGH. When the circuit has reached the maximum count state of 15, the next HIGH-to-LOW transition of  $CP_U$  will cause  $\overline{TC}_U$  to go LOW.

 $\overline{\text{TC}}_{\text{U}}$  will stay LOW until CP<sub>U</sub> goes HIGH again, duplicating the count up clock.

Likewise, the  $\overline{TC}_D$  output will go LOW when the circuit is in the zero state and the  $CP_D$  goes LOW. The terminal count outputs can be used as the clock input signals to the next higher order circuit in a multistage counter, since they duplicate the clock waveforms. Multistage counters will not be fully synchronous, since there is a slight delay time difference added for each stage that is added.

The counter may be preset by the asynchronous parallel load capability of the circuit. Information present on the parallel data inputs (D0 to D3) is loaded into the counter and appears on the outputs (Q0 to Q3) regardless of the conditions of the clock inputs when the parallel load ( $\overline{\text{PL}}$ ) input is LOW. A HIGH level on the master reset (MR) input will disable the parallel load gates, override both clock inputs and set all outputs (Q0 to Q3) LOW. If one of the clock inputs is LOW during and after a reset or load operation, the next LOW-to-HIGH transition of that clock will be interpreted as a legitimate signal and will be counted.

December 1990

Philips Semiconductors

Product specification

# Presettable synchronous 4-bit binary up/down counter

74HC/HCT193

## PIN DESCRIPTION

| PIN NO.      | SYMBOL                           | NAME AND FUNCTION                                |
|--------------|----------------------------------|--------------------------------------------------|
| 3, 2, 6, 7   | Q <sub>0</sub> to Q <sub>3</sub> | flip-flop outputs                                |
| 4            | CPD                              | count down clock input <sup>(1)</sup>            |
| 5            | CPu                              | count up clock input <sup>(1)</sup>              |
| 8            | GND                              | ground (0 V)                                     |
| 11           | PL                               | asynchronous parallel load input (active LOW)    |
| 12           | TCu                              | terminal count up (carry) output (active LOW)    |
| 13           | TCD                              | terminal count down (borrow) output (active LOW) |
| 14           | MR                               | asynchronous master reset input (active HIGH)    |
| 15, 1, 10, 9 | D <sub>0</sub> to D <sub>3</sub> | data inputs                                      |
| 16           | V <sub>CC</sub>                  | positive supply voltage                          |

#### Note

1. LOW-to-HIGH, edge triggered







December 1990

Philips Semiconductors

Product specification

# Presettable synchronous 4-bit binary up/down counter

74HC/HCT193

#### **FUNCTION TABLE**

| ODEDATING MODE |    |    |     | INPU | rs             |                |                |                |                |                | OUT            | PUTS  | i                |      |
|----------------|----|----|-----|------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-------|------------------|------|
| OPERATING MODE | MR | PL | CPu | CPD  | D <sub>0</sub> | D <sub>1</sub> | D <sub>2</sub> | D <sub>3</sub> | Q <sub>0</sub> | Q <sub>1</sub> | Q <sub>2</sub> | $Q_3$ | TCu              | TCD  |
| (-l»)          | Н  | Х  | X   | L    | Х              | Х              | X              | Х              | L              | L              | L              | L     | Н                | L    |
| reset (clear)  | Н  | X  | X   | Н    | X              | X              | X              | X              | L              | L              | L              | L     | Н                | Н    |
|                | L  | L  | Х   | L    | L              | L              | L              | L              | L              | L              | L              | L     | Н                | L    |
| marallal land  | L  | L  | X   | Н    | L              | L              | L              | L              | L              | L              | L              | L     | Н                | Н    |
| parallel load  | L  | L  | L   | X    | Н              | Н              | Н              | Н              | Н              | Н              | Н              | Н     | L                | Н    |
|                | L  | L  | Н   | X    | Н              | Н              | Н              | Н              | Н              | Н              | Н              | Н     | Н                | Н    |
| count up       | L  | Н  | 1   | Н    | Х              | Х              | Х              | Х              |                | coun           | t up           |       | H <sup>(2)</sup> | Н    |
| count down     | L  | Н  | Н   | 1    | Х              | X              | X              | X              |                | count          | down           |       | Н                | H(3) |

#### Notes

- 1. H = HIGH voltage level
  - L = LOW voltage level
  - X = don't care
  - ↑ = LOW-to-HIGH clock transition
- 2.  $\overline{TC}_U = CP_U$  at terminal count up (HHHH)
- 3.  $\overline{TC}_D = CP_D$  at terminal count down (LLLL)



December 1990

Philips Semiconductors Product specification

# Presettable synchronous 4-bit binary up/down counter

# 74HC/HCT193





December 1990 4



October 1987 Revised May 2002

# MM74C150 • MM82C19 16-Line to 1-Line Multiplexer 3-STATE • 16-Line to 1-Line Multiplexer

# **General Description**

The MM74C150 and MM82C19 multiplex 16 digital lines to 1 output. A 4-bit address code determines the particular 1-of-16 inputs which is routed to the output. The data is inverted from input to output.

A strobe override places the output of MM74C150 in the logical "1" state and the output of MM82C19 in the high-impedance state.

All inputs are protected from damage due to static discharge by diode clamps to  $V_{CC}$  and GND.

## **Features**

■ Wide supply voltage range: 3.0V to 15V

■ Guaranteed noise margin: 1.0V

■ High noise immunity: 0.45 V<sub>CC</sub> (typ.)

■ TTL compatibility: Drive 1 TTL Load

# **Ordering Code:**

| Order Number | Package Number | Package Description                                                    |
|--------------|----------------|------------------------------------------------------------------------|
| MM74C150N    | N24A           | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.600" Wide |
| MM82C19N     | N24A           | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.600" Wide |

# **Connection Diagram**



© 2002 Fairchild Semiconductor Corporation

DS005891

www.fairchildsemi.com

Output

MM74C150 • MM82C19

#### **Truth Table** MM74C150 Inputs STROBE E0 E1 E2 E3 E4 E9 E10 E11 E12 E13 E14 E15 В E5 E6 E7 E8 0 0 0 Х Х X 0 0 0 X X X X X

1 (Note 1) X X X X 0 0 X X 0 X 0 0 X 0 X 0 X X X 0 X 0 X 1 X 0 0 X 0 Х X 0 X 0 X X X 0 X 0 X X X X X X 0 X X X X X X X X Х Х 0 0 0 0 1 X X X 0 1 X X X X X X X 1 1 X X X

Note 1: For MM72C19/MM82C19 this would be Hi-Z, everything else is the same.

www.fairchildsemi.com



# M2716

# NMOS 16K (2K x 8) UV EPROM

- 2048 x 8 ORGANIZATION
- 525mW Max ACTIVE POWER, 132mW Max STANDBY POWER
- ACCESS TIME:
  - M2716-1 is 350ns
  - M2716 is 450ns
- SINGLE 5V SUPPLY VOLTAGE
- STATIC-NO CLOCKS REQUIRED
- INPUTS and OUTPUTS TTL COMPATIBLE DURING BOTH READ and PROGRAM MODES
- THREE-STATE OUTPUT with TIED-OR-CAPABILITY
- EXTENDED TEMPERATURE RANGE
- PROGRAMMING VOLTAGE: 25V



Figure 1. Logic Diagram

#### DESCRIPTION

The M2716 is a 16,384 bit UV erasable and electrically programmable memory EPROM, ideally suited for applications where fast turn around and pattern experimentation are important requirements.

The M2716 is housed in a 24 pin Window Ceramic Frit-Seal Dual-in-Line package. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

Table 1. Signal Names

| A0 - A10        | Address Inputs        |  |
|-----------------|-----------------------|--|
| Q0 - Q7         | Data Outputs          |  |
| ĒΡ              | Chip Enable / Program |  |
| G               | Output Enable         |  |
| V <sub>PP</sub> | Program Supply        |  |
| Vcc             | Supply Voltage        |  |
| V <sub>SS</sub> | Ground                |  |



July 1994 1/9

#### M2716

**Table 2. Absolute Maximum Ratings** 

| Symbol            | Parameter                     | Value              | Unit                   |    |
|-------------------|-------------------------------|--------------------|------------------------|----|
| TA                | Ambient Operating Temperature | grade 1<br>grade 6 | 0 to 70<br>-40 to 85   | °C |
| T <sub>BIAS</sub> | Temperature Under Bias        | grade 1<br>grade 6 | -10 to 80<br>-50 to 95 | °C |
| T <sub>STG</sub>  | Storage Temperature           |                    | -65 to 125             | °C |
| Vcc               | Supply Voltage                |                    | -0.3 to 6              | V  |
| Vio               | Input or Output Voltages      |                    | -0.3 to 6              | V  |
| V <sub>PP</sub>   | Program Supply                |                    | -0.3 to 26.5           | V  |
| PD                | Power Dissipation             | •                  | 1.5                    | W  |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. DIP Pin Connections



#### **DEVICE OPERATION**

The M2716 has 3 modes of operation in the normal system environment. These are shown in Table 3.

**Read Mode.** The M2716 read operation requires that  $\overline{G} = V_{IL}$ ,  $\overline{E}P = V_{IL}$  and that addresses A0-A10 have been stabilized. Valid data will appear on the output pins after time tavay, talay or telay (see Switching Time Waveforms) depending on which is limiting.

**Deselect Mode**. The M2716 is deselected by making  $\overline{G} = V_{IH}$ . This mode is independent of  $\overline{E}P$  and the condition of the addresses. The outputs are Hi-Z when  $\overline{G} = V_{IH}$ . This allows tied-OR of 2 or more M2716's for memory expansion.

**Standby Mode (Power Down)**. The M2716 may be powered down to the standby mode by making  $\overline{EP} = V_{IH}$ . This is independent of  $\overline{G}$  and automatically puts the outputs in the Hi-Z state. The power is reduced to 25% (132 mW max) of the normal operating power.  $V_{CC}$  and  $V_{PP}$  must be maintained at 5V. Access time at power up remains either  $t_{AVQV}$  or  $t_{ELQV}$  (see Switching Time Waveforms).

### **Programming**

The M2716 is shipped from SGS-THOMSON completely erased. All bits will be at "1" level (output high) in this initial state and after any full erasure. Table 3 shows the 3 programming modes.

**Program Mode.** The M2716 is programmed by introducing "0"s into the desired locations. This is done 8 bits (a byte) at a time. Any individual address, sequential addresses, or addresses chosen at random may be programmed. Any or all of the 8 bits associated with an address location may be programmed with a single program pulse applied to the EP pin. All input voltage levels including the program pulse on chip enable are TTL compatible.

The programming sequence is: with  $V_{PP} = 25V$ ,  $V_{CC} = 5V$ ,  $\overline{G} = V_{IH}$  and  $\overline{EP} = V_{IL}$ , an address is selected and the desired data word is applied to the output pins ( $V_{IL} = "0"$  and  $V_{IH} = "1"$  for both address and data). After the address and data signals are stable the program pin is pulsed from  $V_{IL}$  to  $V_{IH}$  with a

2/9



M2716

## **DEVICE OPERATION** (cont'd)

pulse width between 45ms and 55ms. Multiple pulses are not needed but will not cause device damage. No pins should be left open. A high level ( $V_{IH}$  or higher) must not be maintained longer than  $t_{PHPL}$  (max) on the program pin during programming. M2716's may be programmed in parallel in this mode.

**Program Verify Mode**. The programming of the M2716 may be verified either one byte at a time during the programming (as shown in Figure 6) or by reading all of the bytes out at the end of the programming sequence. This can be done with VPP = 25V or 5V in either case. VPP must be at 5V for all operating modes and can be maintained at 25V for all programming modes.

**Program Inhibit Mode.** The program inhibit mode allows several M2716's to be programmed simultaneously with different data for each one by controlling which ones receive the program pulse. All similar inputs of the M2716 may be paralleled. Pulsing the program pin (from  $V_{\rm IL}$  to  $V_{\rm IH}$ ) will program a unit while inhibiting the program pulse to a unit will keep it from being programmed and keeping  $\overline{G} = V_{\rm IH}$  will put its outputs in the Hi-Z state.

#### **ERASURE OPERATION**

The M2716 is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the M2716 be kept out of direct sunlight. The UV content of sunlight may cause a partial erasure of some bits in a relatively short period of time.

An ultraviolet source of 2537 Å yielding a total integrated dosage of 15 watt-seconds/cm² power rating is used. The M2716 to be erased should be placed 1 inch away from the lamp and no filters should be used.

An erasure system should be calibrated periodically. The erasure time is increased by the square of the distance (if the distance is doubled the erasure time goes up by a factor of 4). Lamps lose intensity as they age, it is therefore important to periodically check that the UV system is in good order.

This will ensure that the EPROMs are being completely erased. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and system designs have been erroneously suspected when incomplete erasure was the basic problem.

Table 3. Operating Modes

| Mode            | ĒР                    | G               | V <sub>PP</sub>                    | Q0 - Q7  |
|-----------------|-----------------------|-----------------|------------------------------------|----------|
| Read            | V <sub>IL</sub>       | V <sub>IL</sub> | Vcc                                | Data Out |
| Program         | V <sub>IH</sub> Pulse | $V_{IH}$        | V <sub>PP</sub>                    | Data In  |
| Verify          | VIL                   | VIL             | V <sub>PP</sub> or V <sub>CC</sub> | Data Out |
| Program Inhibit | V <sub>IL</sub>       | V <sub>IH</sub> | V <sub>PP</sub>                    | Hi-Z     |
| Deselect        | X                     | V <sub>IH</sub> | Vcc                                | Hi-Z     |
| Standby         | ViH                   | X               | Vcc                                | Hi-Z     |

Note: X = V<sub>IH</sub> or V<sub>IL</sub>.

