# ICS QUIZ 1

#### March 9, 2022

## 1 Y86

Read the following assembly of Y86, and answer the questions. Note that we introduce a new intruction **modq**.

```
0x000:
                               |.pos 0
0x000:
                               | init:
0x000: ___[1]___
                                     irmovq stack, %rsp
0x00a: 80 2800000000
                                            call main
0x013: 00
                                     halt
0x018:
                               |.align 8
0x018: 32000000 00000000
                               | array: .quad 0x32
0x020: 24000000 00000000
                                        .quad 0x24
0x028:
                               | main:
                                     ___[2]__.
0x028: 30f2 18000000 000000000 |
0x032: 5027 00000000 00000000 |
                                     mrmovq (%rdx), %rdi
0x03c: ___[3]___
                                     mrmovq 8(%rdx), %rsi
0x046: 80 50000000 00000000
                                     call gcd
0x04f: 90
                                     ret
                               | gcd:
0x050:
                                   modq %rsi, %rdi /* %rdi = %rdi mod %rsi */
0x050: ___[X]___
0x052: 30f1 00000000 00000000 |
                                    irmovq $0, %rcx
0x05c: ___[4]___
                                    subq %rcx, %rdi
0x05e: 74 6a000000 00000000
                                    ___[5]___
0x067: 2060
                                    rrmovq %rsi, %rax
0x069: 90
                                    ret
0x06a:
0x06a: 2060
                                    rrmovq %rsi, %rax
0x06c: 2076
                                    rrmovq %rdi, %rsi
0x06e: 2007
                                    rrmovq %rax, %rdi
0x070: 80 50000000 00000000
                                    call gcd
0x079: 90
                                    ret
___[6]___:
                               |.align 8
                               | stack:
. . .
                                    . . .
```

#### 1.1

The **modq** instruction is a new member of **OPq** type. It compute rB mod rA and write to rB, and the CC is not affectet. Assume the fn code of **modq** is 4. To implement **modq** in sequential Y86-64, we have to make some modification to the hardware.

Which component(s) of sequential Y86-64 implementation should be modified ? (B)

- A. change fetch stage logic for this new instruction
- B. change ALU to add mod logic.
- C. add a new connection wire valR to pass the remainder().
- D. change the update PC logic

#### 1.2

Please fill in the blanks within above Y86-64 binary and assembly code. (use tag name if possible)

| Blank | answer (binary / assembly) |
|-------|----------------------------|
| X     | 6467                       |
| 1     | 30f4 80000000 00000000     |
| 2     | irmovq array, %rdx         |
| 3     | 5062 08000000 00000000     |
| 4     | 6117                       |
| 5     | jne swap                   |
| 6     | 0x080                      |

#### 1.3

Suppose the entry point is init, please calculate the value of %rax after the program HALT.

#### 2

## 2 Exception

#### 2.1 True or False

- 1) Operating System is a program that manages the all computer hardware.
- 2) Application program must use operating system to access the computer hardware resource.

- 3) There are three fundamental abstractions provided by operating system: processor, virtual memory and file
- 4) Operating system provides the illusion that the program is the only one running on the system.
- 5) The program appears to have exclusive use of all the processors, main memory, and I/O devices
- 6) There are two exclusive parts in a process: user code and OS code
- 7) All devices are modeled as files

```
yes, no, no, yes, yes, no, yes
```

#### 2.2 Short question

- 1) Can a process run on physical memory directly. If it can, please compare it with running on virtual memory; if not, give your reason.
- 2) How many parameters can be passed in a system call (limited or unlimited). Can parameters be passed in the stack like normal function call, why?
- 3) Please draw the control flow transferring graph for this procedure: a time interrupt comes when kernel is disposing a system call invoked by user program
- 4) How kernel handles the exception using the exception table. Use time interrupt as an example (Exception number of time interrupt is 30)
- 1. yes, running physical memory is more efficient and lightweight. Virtual memory provides the isolation between processes, and process need not aware the hardware resource
  - 2. 6, stack is change in kernel mode

### 2.3 Comprehensive Question

Bob writes the following function and uses the **objdump** to get its memory layout in a X86\_64 machine. Assume the time interrupt frequency is 1000/s. Please show all possible exceptions during the execution. Please answer the question using the following format (Line, kind of exception, asynchronous or synchronous, definitely or not, reason)

| Address       | Offset | perm | size   | mapping |
|---------------|--------|------|--------|---------|
| 0x400000      | 0      | r-x  | 0x3000 | .text   |
| 0x403000      | 0x1000 | rw-  | 0x1000 | .data   |
| 0x600000      | 0      | rw-  | -      | .heap   |
| 0x7fffffde000 | 0      | rw   | -      | .stack  |

```
void func1(void) {
2
        char *ptr = 0x401000;
3
        char ptr_val = *ptr;
4
        char *ptr2 = malloc(0x1000);
5
        char *ptr3 = 0x404500;
6
        int c;
7
        c = getchar();
8
        *ptr3 = 1;
9
        *pte = 1;
10
        return 0;
11
   }
```

```
line 4, trap, synchronous, definitely, syscall line 7, trap, synchronous, definitely, syscall line 7, interrupt, Asynchronous, definitely, input char line 8, aborts, synchronous, indefinitely, corrupt the data section line 9, fault, synchronous, definitely, segfault line all, interrupt, Asynchronous, indefinitely, timer
```

## 3 Pipeline

### 3.1 Short Question

All the questions in this section are based on the standard pipeline implementation from Figure 4.52 in CSAPP.

- 1) Is it possible to forward the m\_valM to ALU\_A or ALU\_B to solve Load Use hazard? If it is possible, why not forwarding the value in the textbook? If not, please give your explanation.
- 2) What are programmer-visible states?
- 3) What would happen if the pipeline read an invalid instruction? (**Hint**: Consider M/W stage pipeline registers.)
- 4) If we take the following branch prediction policy, how to modify the f\_predPC logic?

```
target address > current PC ? taken : not taken
```

5) Is it true that the more pipeline stages, the faster programs run? Why? Please give your explanations.

- 1) Yes, but we need to modify alu\_A and alu\_B in HCL logic. We are not forwarding the value in that it will increase the cycle's time and thus decrease the CPU frequency.
- 2) Registers, condition codes, program counter and memory.
- 3) If we read an invalid instruction, the f\_stat will be set to SINV and later propagated to W stage. The pipeline would finally be stalled and no programmer-visible states would remain unmodified.

```
4) word f_predPC = [
    f_icode == ICALL : f_valC;
    f_icode == IJXX && f_valC > f_valP : f_valC;
    1: f_valP;
    ];
```

5) No. The more pipeline states, the more overhead will be introduced to instruction.

#### 3.2 Comprehensive Question

Bob has a computer with a **single memory** and wants to implement a pipeline from Figure 4.52 in CSAPP book. Thus bob decides to modify the hardware logic. The modified pipeline is shown in the end of the paper. **NOTE:** A single memory means that **only one memory access(read or write) is allowed within a clock cycle**.

1) Please fill the blanks below to implement the pipeline.

- 2) Because Bob only has one memory, there will be some hazards when fetching instruction and accessing memory simultaneously. Please list new detect conditions like Figure 4.64 and new control actions like Figure 4.66. Use "-" for no additional control action("normal").
- 3) The new structure hazard introduced some combination of hazards. How many **new combination of hazards** are there with the structure hazard? We need to modify the pipeline register control logic, please write down the modified HCL implementation for pipeline register.

| Condition         | Trigger           |     |     |     |   |  |
|-------------------|-------------------|-----|-----|-----|---|--|
|                   | [1]               |     |     |     |   |  |
| Structure Hazard  | Pipeline register |     |     |     |   |  |
| Structure frazard | F                 | D   | E   | M   | W |  |
|                   | [2]               | [3] | [4] | [5] | _ |  |

4) Bob runs the following y86 code with his pipeline implementation, please calculate total cycles and CPI respectively. (NOTE: you need calculate the number of cycles until the last stage of the last instruction.)

```
# copy elements from src to dst
2
   main:
3
                src, %rdi
                                  mrmovq (%rdi), %rax
       irmovq
4
       irmovq
                dst, %rsi
                                  rmmovq %rax,
                                                   (%rsi)
5
       irmovq
                $0x3, %rdx
                                  iaddq
                                          $-1,
                                                  %rdx
6
        call
                                  iaddq
                                          $8, %rdi
                copy
7
        halt
                                  iaddq
                                          $8, %rsi
8
   copy:
                                  jmp
                                           copy
9
       andq
                %rdx, %rdx L1:
10
        jle
                L1
                                  ret
```

Total cycles for current implementation is  $\ [1]$  , CPI is  $\ [2]$  .

- 1) (a) 1
  - (b) **f\_pc**
  - (c) !mem\_write
  - (d) M\_icode in { IRMMOVQ, IPUSHQ, ICALL }
- 2) (a) M\_icode in {IRMMOVQ, IPUSHQ, ICALL, IMRMOVQ, IPOPQ, IRET } (b) S B -
- 3) 4. Structure Hazard + Load/User; Structure Hazard + Misprediction; Structure Hazard + Ret in Decode; Structure Hazard + Ret in Execution.

```
4) 1 + 1 + 1 + 2 + 3 * (1 + 3 + 3 + 2 + 1 + 1 + 1 + 1) + 1 + 1 + 4 + 1 + 4 = 55, CPI = 55/32 = 1.72
```

## 4 Signal

#### 4.1 Short Question

```
#include "csapp.h"
2
   volatile sig_atomic_t flag = 0;
3
4
5
   void handler(int s)
6
   {
7
        flag = s;
   }
8
9
10
   int main(int argc, char **argv)
11
12
        Signal (SIGUSR1, handler);
13
        pid_t pid = getpid();
14
15
        if (Fork() == 0) {
            Kill(pid, SIGUSR1);
16
17
            exit(0);
        }
18
19
20
        flag = 0;
21
        while (!flag) {
22
23
        }
24
25
        printf("flag: %d\n", flag);
26
        printf("exiting...\n");
27
        exit(0);
28
   }
```

1) Sometimes this program will run forever. Provide a possible execution flow of the program which will run forever. Describe it in Chinese or English, or by drawing a simple graph.

The child sends SIGUSR1 to the parent, and the parent's handler runs and

finishes before the main program reaches line 20. The main program then sets the flag to 0 and enters the dead loop in line 21.

- 2) Can you fix the bug by adding some lines of code. Hint: You will get full mark if you correctly use **sigsuspend**. Otherwise, a busy polling version is also acceptable.
  - Add "sigset\_t mask, prev; Sigemptyset(&mask); Sigaddset(&mask, SIGUSR1);" between line 13 and 15. Add "Sigsuspend(&prev);" between line 21 and 23.
- 3) Can we remove the key word **volatile**? Why?

  No. Otherwise the flag will be cached in register in the loop of line 21 to 23.

  The program will stuck infinitely.
- 4) What is the final value of **flag** if this program successfully exits?

  10. Because the argument of the signal handler is the signal number. And the number of SIGUSR1 is 10. (Mentioned in CSAPP book)

#### 4.2 Comprehensive Question

```
#include "csapp.h"
2
3
   #define MAX 20
4
5
   volatile sig_atomic_t number = 2;
   volatile pid_t parent;
6
7
   volatile pid_t child;
8
   volatile char array [MAX-1];
9
10
   void sigusr1_handler(int s)
11
12
   {
13
        int finish = 1;
14
        Sio_putl(number);
        Sio_puts(" ");
15
16
        for (int i = number+1; i \le MAX; i++) {
17
18
            if (i % number == 0) {
19
                array[i-2] = 1;
20
            }
21
        }
22
23
        for (int i = number+1; i \le MAX; i++) {
24
            if (array[i-2] == 0) {
25
                number = i;
26
                finish = 0;
27
                break;
```

```
28
            }
29
        }
30
31
        if (finish) {
32
            Sio_puts("\n");
33
            Kill (child, SIGINT);
34
        } else {
            Kill(child, SIGUSR2);
35
36
37
   }
38
39
   void sigusr2_handler(int s)
40
   {
41
        Kill (parent, SIGUSR1);
   }
42
   void sigint_handler(int s)
44
45
   {
46
        Kill (parent, SIGKILL);
47
        _exit(0);
48
   }
49
50
   int main(int argc, char **argv)
51
   {
52
        Signal (SIGUSR1, sigusr1_handler);
53
        Signal (SIGUSR2, sigusr2 handler);
54
        Signal (SIGINT, sigint_handler);
55
56
        memset((void*) array, 0, sizeof(array));
57
        parent = getpid();
58
59
        if ((child = Fork()) == 0) {
60
            Kill (parent, SIGUSR1);
        }
61
62
63
        while (1) {
64
            Sleep(1);
65
66
67
        exit(0);
68
   }
```

- 1) We cannot call functions like **printf** or **exit** in the signal handler. Why? printf and exit are not async-signal-safe.
- 2) Read the program and give the output of the program.

## 2 3 5 7 11 13 17 19

