### **DESCRIPTION**

PT6324 is a Vacuum Fluorescent Display (VFD) Controller driven on a 1/8 to 1/16 duty factor housed in 52-pin plastic LQFP. 24 segment output lines, 16 grid output lines, one display memory, control circuit, key scan circuit are all incorporated into a single chip to build a highly reliable peripheral device for a single chip micro computer. Serial data is fed to PT6324 via a three-line serial interface.

### **APPLICATIONS**

- Microcomputer peripheral devices
- Digital Audio/Video system: CD/MD/VCD/DVD players
- Car audio
- VCR
- · Electric scale meter
- P.O.S.
- Electronic equipment with instructional display

### **FEATURES**

- CMOS technology
- Low power consumption
- Wide operating voltage VDD=2.7V~5.5V
- Key scanning (16 x 2 matrix)
- Display modes: (24 segments, 8 digits to 24 segments, 16 digits)
- 8-Step dimming circuitry
- Serial interface for Clock, Data Input, Data Output, Strobe pins
- · No external resistors needed for driver outputs

### **BLOCK DIAGRAM**





# **16-GRID X 24-SEGMENT VFD APPLICATION CIRCUIT**



#### Notes:

- 1. The value of Rosc is depend on PT6324 IC chip supply voltage of  $V_{DD}$  (Rosc=82K $\Omega$ , when  $V_{DD}$ =5V; Rosc=100K $\Omega$ , when  $V_{DD}$ =3.3V).
- 2. Z1, Z2=Zener diode 5.1V
- 3. Please adding the current amplifying circuit as following figure when IOHGR>15mA on VFD panel for high brightness issue.



\*=C.A. Circuit=Current amplifying circuit

#### C.A. Circuit-1 & C.A. Circuit-2 Ex.:



#### Parts recommended:

- Q=SAMSUNG-KSR1105 (General fast switching transistor)
- D=HITACHI-HSM221C (General fast recovery diode)



# **ORDER INFORMATION**

| Valid Part Number | Package Type | Top Code  |
|-------------------|--------------|-----------|
| PT6324-LQ         | 52-Pin, LQFP | PT6324-LQ |

### PIN CONFIGURATION





# **PIN DESCRIPTION**

| Pin Name                | I/O | Description                                                                                                                                                             | Pin No.  |
|-------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| CLK                     | I   | Clock input pin This pin reads serial data at the rising edge and outputs data at the falling edge.                                                                     | 1        |
| DIN                     | I   | Data input pin When this pin acts as input pin, serial data is inputted at the rising edge of the shift clock (starting from the lower bit)                             | 2        |
| STB                     | I   | Serial interface strobe pin The data input after the STB has fallen is processed as a command. When this in is "HIGH", CLK is ignored.                                  | 3        |
| DOUT                    | 0   | Data output pin (N-channel, Open-drain) When this pin acts as output pin, serial data is outputted at the falling edge of the shift clock (starting from the lower bit) | 4        |
| K1 to K2                | I   | Key data input pins The data inputted to these pins is latched at the end of the display cycle.                                                                         | 5, 6     |
| osc                     | ı   | Oscillator input pin A resistor is connected to this pin to determine the oscillation frequency.                                                                        | 7        |
| GND                     | -   | Ground pin                                                                                                                                                              | 8, 52    |
| VDD                     | -   | Logic power supply                                                                                                                                                      | 9, 51    |
| SG1/KS1 to<br>SG16/KS16 | 0   | High-voltage segment output pins Also acts as the key source                                                                                                            | 10 to 25 |
| SG17 to SG24            | 0   | High-voltage segment output pins                                                                                                                                        | 26 to 33 |
| GR1 to GR16             | 0   | High-voltage grid output pins                                                                                                                                           | 34 to 49 |
| VEE                     | -   | Pull-down level                                                                                                                                                         | 50       |

# INPUT/OUTPUT CONFIGURATIONS

The schematic diagrams of the input and output circuits of the logic section are shown below: Input Pins: DIN, CLK, STB

Output Pins: SGn/GRn

**VDD** VEE VEE



Input Pins: K1, K2



**Output Pin: DOUT** 



### **FUNCTION DESCRIPTION**

### **COMMANDS**

Commands determine the display mode and status of PT6324. A command is the first byte (b0 to b7) inputted to PT6324 via the DIN Pin after STB Pin has changed from "HIGH" to "LOW" State. If for some reason the STB Pin is set to "HIGH" while data or commands are being transmitted, the serial communication is initialized, and the data/commands being transmitted are considered invalid.

#### COMMAND 1: DISPLAY MODE SETTING COMMANDS

PT6324 provides 8 display mode settings as shown in the diagram below: As stated earlier a command is the first one byte (b0 to b7) transmitted to PT6324 via the DIN Pin when STB is "LOW". However, for these commands, the bits 5 to 8 (b4 to b7) are given a value of "0".

The Display Mode Setting Commands determine the number of segments and grids to be used (1/8 to 1/16 duty, 24 segments). When these commands are executed, the display is forcibly turned off. A display command "ON" must be executed in order to resume display. If the same mode setting is selected, no command execution is take place, therefore, nothing happens.

When Power is turned "ON", the 16-digit, 24-segment modes is selected.



#### DISPLAY MODE AND RAM ADDRESS

Data transmitted from an external device to PT6324 via the serial interface are stored in the Display RAM and are assigned addresses. The RAM Addresses of PT6324 are given below in 8 bits unit.

| SG1 | SG4  | SG5 | SG8  | SG9 | SG12 | SG13 | SG16 | SG17 | SG20 | SG21 | SG24 |       |
|-----|------|-----|------|-----|------|------|------|------|------|------|------|-------|
|     | 00HL |     | 00HU | (   | )1HL | 0    | 1HU  | (    | 2HL  | 0    | 2HU  | DIG1  |
|     | 03HL |     | 03HU | (   | 04HL | 0    | 4HU  | (    | )5HL | 0    | 5HU  | DIG2  |
|     | 06HL |     | 06HU | (   | )7HL | 0    | 7HU  | (    | 08HL | 0    | 8HU  | DIG3  |
|     | 09HL |     | 09HU | (   | )AHL | 0    | AHU  | C    | BHL  | 0    | BHU  | DIG4  |
|     | 0CHL |     | 0CHU | C   | DHL  | 0    | DHU  | (    | )EHL | 0    | EHU  | DIG5  |
|     | 0FHL |     | 0FHU | ,   | 10HL | 1    | 0HU  | ,    | I1HL | 1    | 1HU  | DIG6  |
|     | 12HL |     | 12HU | ,   | 13HL | 1    | 3HU  | 1    | 14HL | 1    | 4HU  | DIG7  |
|     | 15HL |     | 15HU | ,   | 16HL | 1    | 6HU  | 1    | 17HL | 1    | 7HU  | DIG8  |
|     | 18HL |     | 18HU | •   | 19HL | 1    | 9HU  | 1    | IAHL | 1    | AHU  | DIG9  |
|     | 1BHL |     | 1BHU | 1   | ICHL | 1    | CHU  | 1    | DHL  | 1    | DHU  | DIG10 |
|     | 1EHL |     | 1EHU | •   | IFHL | 1    | FHU  | 2    | 20HL | 2    | :0HU | DIG11 |
|     | 21HL |     | 21HU | 2   | 22HL | 2    | 2HU  | 2    | 23HL | 2    | 3HU  | DIG12 |
|     | 24HL |     | 24HU | 2   | 25HL | 2    | 5HU  | 2    | 26HL | 2    | 6HU  | DIG13 |
|     | 27HL |     | 27HU | 2   | 28HL | 2    | 8HU  | 2    | 29HL | 2    | 9HU  | DIG14 |
|     | 2AHL |     | 2AHU | 2   | 2BHL | 2    | BHU  | 2    | 2CHL | 2    | CHU  | DIG15 |
|     | 2DHL |     | 2DHU | 2   | 2EHL | 2    | EHU  | 2    | 2FHL | 2    | FHU  | DIG16 |

| b0 |      | b3 | b4 |      | b7 |
|----|------|----|----|------|----|
|    | xxHL |    |    | xxHU |    |

Lower 4 bits Higher 4 bits



#### **COMMAND 2: DATA SETTING COMMANDS**

The Data Setting Commands executes the Data Write or Data Read Modes for PT6324. The data Setting Command, the bits 5 and 6 (b4, b5) are given the value of "0", bit 7 (b6) is given the value of "1" while bit 8 (b7) is given the value of "0". Please refer to the diagram below.

When power is turned ON, bit 4 to bit 1 (b3 to b0) are given the value of "0".



#### PT6324 KEY MATRIX & KEY INPUT DATA STORAGE RAM

PT6324 Key Matrix consists of 16 x 2 array as shown below:



Each data inputted by each key are stored as follows. They are read by a READ Command, starting from the last significant bit. When the most significant bit of the data (SG16, b7) has been read, the least significant bit of the next data (SG1, b0) is read.

| K1K2      | K1K2      | K1K2      | K1K2      |                     |
|-----------|-----------|-----------|-----------|---------------------|
| SG1/KS1   | SG2/KS2   | SG3/KS3   | SG4/KS4   |                     |
| SG5/KS5   | SG6/KS6   | SG7/KS7   | SG8/KS8   | Pooding             |
| SG9/KS9   | SG10/KS10 | SG11/KS11 | SG12/KS12 | Reading<br>Sequence |
| SG13/KS13 | SG14/KS14 | SG15/KS15 | SG16/KS16 | Sequence            |
| b0b       | b2b       | b4b       | b6b       | •                   |
| 1         | 3         | 5         | 7         |                     |



#### **COMMAND 3: ADDRESS SETTING COMMANDS**

Address Setting Commands are used to set the address of the display memory. The address is considered valid if it has a value of "00H" to "2FH". If the address is set to 30H or higher, the data is ignored until a valid address is set. When power is turned ON, the address is set at "00H".

Please refer to the diagram below.



### COMMAND 4: DISPLAY CONTROL COMMANDS

The Display Control Commands are used to turn ON or OFF a display. It also used to set the pulse width. Please refer to the diagram below. When the power is turned ON, a 1/16 pulse width is selected and the displayed is turned OFF.





### **DISPLAY TIMING**

The Key Scanning and display timing diagram is given below. One cycle of key scanning consists of 2 frames. The data of the 16 x 2 matrix is stored in the RAM.

Internal Operating Frequency (fosc) = 224/T



Note: T is the width of Segment only

### SERIAL COMMUNICATION FORMAT

The following diagram shows the PT6324 serial communication format. The DIN/DOUT Pin is an Schmitt trigger circuit and N-channel, open-drain output pin, therefore, it is highly recommended that an external pull-up resistor ( $1K\Omega$  to  $10K\Omega$ ) must be connected to DIN/DOUT when using key scan function.

Reception (Data/Command Write)



Transmission (Data Read)



where: twait (waiting time) ≥ 1µs

It must be noted that when the data is read, the waiting time (twait) between the rising of the eighth clock that has set the command and the falling of the first clock that has read the data is greater or equal to  $1\mu s$ .

### SWITCHING CHARACTERISTIC WAVEFORM

PT6324 Switching Characteristics Waveform is given below.



### **APPLICATIONS**



where: Command 2: Data Setting Command Command 3: Address Setting Command Data: Display Data



# RECOMMENDED SOFTWARE FLOWCHART



#### Notes:

- 1. Command 1: Display Mode Commands
- 2. Command 2: Data Setting Commands
- 3. Command 3: Address Setting Commands
- 4. Command 4: Display Control Commands
- 5. When IC power is applied for the first time, the contents of the Display RAM are not defined; thus, it is strongly suggested that the contents of the Display RAM must be cleared during the initial setting.



### **ABSOLUTE MAXIMUM RATINGS**

(Unless otherwise stated, Ta=25°C, GND=0V)

| Parameter                 | Symbol            | Ratings                        | Unit                   |
|---------------------------|-------------------|--------------------------------|------------------------|
| Logic supply voltage      | $V_{DD}$          | -0.3 to +7                     | V                      |
| Driver supply voltage     | V <sub>EE</sub>   | $V_{DD}$ +0.3 to $V_{DD}$ -40  | V                      |
| Logic input voltage       | Vı                | -0.3 to V <sub>DD</sub> +0.3   | V                      |
| VFD driver output voltage | Vo                | $V_{EE}$ -0.3 to $V_{DD}$ +0.3 | V                      |
| VFD driver output current | I <sub>OVFD</sub> | -40 (Grid); -15 (Segment)      | mA                     |
| Operating temperature     | Topr              | -40 to +85                     | $^{\circ}\!\mathbb{C}$ |
| Storage temperature       | Tstg              | -65 to +150                    | $^{\circ}\!\mathbb{C}$ |

### RECOMMENDED OPERATING RANGE

(Unless otherwise stated, Ta=25°C, GND=0V)

| Parameter                           | Symbol          | Min.                | Тур. | Max.                | Unit |
|-------------------------------------|-----------------|---------------------|------|---------------------|------|
| Logic supply voltage                | $V_{DD}$        | 2.7                 | 5    | 5.5                 | V    |
| High-level input voltage (VDD=5V)   | V <sub>IH</sub> | 0.75V <sub>DD</sub> | -    | $V_{DD}$            | V    |
| Low-level input voltage (VDD=5V)    | V <sub>IL</sub> | 0                   | -    | 0.25V <sub>DD</sub> | V    |
| High-level input voltage (VDD=3.3V) | V <sub>IH</sub> | 0.8V <sub>DD</sub>  | -    | $V_{DD}$            | V    |
| Low-level input voltage (VDD=3.3V)  | V <sub>IL</sub> | 0                   | -    | 0.2V <sub>DD</sub>  | V    |
| Driver supply voltage               | V <sub>EE</sub> | V <sub>DD</sub> -35 | -    | 0                   | V    |

### **ELECTRICAL CHARACTERISTICS**

(Unless otherwise stated,  $V_{DD}$ =5V, GND=0V,  $V_{EE}$ = $V_{DD}$ -35 V, Ta=25 $^{\circ}$ C)

| Parameter                   | Symbol               | Test Condition                               | Min.                | Тур. | Max.                | Unit |
|-----------------------------|----------------------|----------------------------------------------|---------------------|------|---------------------|------|
| Low-level output voltage    | V <sub>OLDOUT</sub>  | D <sub>OUT</sub><br>I <sub>OLDOUT</sub> =4mA | -                   | ı    | 0.4                 | V    |
| High-level output current   | I <sub>OHSG</sub>    | $V_O = V_{DD}$ -2V, SG1 to SG24              | -3                  | ı    | -                   | mA   |
| High-level output current   | I <sub>OHGR</sub>    | $V_O = V_{DD}$ -2V, GR1 to GR16              | -15                 | -    | -                   | mA   |
| High-level input voltage    | $V_{IH}$             | -                                            | 0.75V <sub>DD</sub> | ı    | -                   | V    |
| Low-level input voltage     | $V_{IL}$             | -                                            | -                   | -    | 0.25V <sub>DD</sub> | V    |
| Input current               | l <sub>l</sub>       | V <sub>DD</sub> or GND                       | -                   | -    | ±1                  | μΑ   |
| Dynamic current consumption | $I_{\mathrm{DDdyn}}$ | Under no load, Display OFF                   | -                   | -    | 5                   | mA   |

(Unless otherwise stated,  $V_{DD}$ =3.3V, GND=0V,  $V_{EE}$ = $V_{DD}$ -35 V, Ta=25 $^{\circ}$ C)

| Parameter                   | Symbol             | Test Condition                               | Min.        | Тур. | Max.        | Unit |
|-----------------------------|--------------------|----------------------------------------------|-------------|------|-------------|------|
| Low-level output voltage    | $V_{OLDOUT}$       | D <sub>OUT</sub><br>I <sub>OLDOUT</sub> =4mA | -           | -    | 0.4         | V    |
| High-level output current   | I <sub>OHSG</sub>  | $V_O = V_{DD}$ -2V, SG1 to SG24              | -1.5        | -    | -           | mA   |
| High-level output current   | $I_{OHGR}$         | $V_O = V_{DD}$ -2V, GR1 to GR16              | -6          | -    | -           | mA   |
| High-level input voltage    | $V_{IH}$           | -                                            | $0.8V_{DD}$ | -    | -           | V    |
| Low-level input voltage     | $V_{IL}$           | -                                            | -           | -    | $0.2V_{DD}$ | V    |
| Input current               | $I_1$              | V <sub>DD</sub> or GND                       | -           | -    | ±1          | μΑ   |
| Dynamic current consumption | I <sub>DDdyn</sub> | Under no load, Display OFF                   | 1           | -    | 3           | mA   |

### **TIMING CHARACTERISTICS**

(Unless otherwise specified,  $V_{DD}$ =5V, GND=0V,  $V_{EE}$ = $V_{DD}$ -35V, Ta=25 $^{\circ}$ C)

| Parameter              | Symbol               | Conditions                   | Min. | Тур. | Max. | Unit |
|------------------------|----------------------|------------------------------|------|------|------|------|
| Clock pulse width      | PW <sub>CLK</sub>    |                              | 400  | 1    | ı    | ns   |
| Strobe pulse width     | PW <sub>STB</sub>    |                              | 1000 | -    | -    | ns   |
| Data setup time        | t <sub>setup</sub>   |                              | 100  | -    | -    | ns   |
| Data hold time         | t <sub>hold</sub>    |                              | 100  | -    | -    | ns   |
| Clock-strobe time      | t <sub>CLK-STB</sub> | CLK↑ → STB↑                  | 1000 | -    | -    | ns   |
| Propagation delay time | t <sub>PZL</sub>     | D =10KO C =15pC              | -    | -    | 100  | ns   |
|                        | t <sub>PLZ</sub>     | $R_L=10K\Omega$ , $C_L=15pF$ | -    | -    | 400  | ns   |

(Unless otherwise specified, V\_DD=3.3V, GND=0V, V\_EE=V\_DD-35V, Ta=25 $^{\circ}\mathrm{C}$  )

| Parameter              | Symbol               | Conditions                                  | Min. | Тур. | Max. | Unit |
|------------------------|----------------------|---------------------------------------------|------|------|------|------|
| Clock pulse width      | PW <sub>CLK</sub>    |                                             | 400  | -    | -    | ns   |
| Strobe pulse width     | PW <sub>STB</sub>    |                                             | 1000 | -    | -    | ns   |
| Data setup time        | t <sub>setup</sub>   |                                             | 100  | -    | -    | ns   |
| Data hold time         | t <sub>hold</sub>    |                                             | 100  | -    | -    | ns   |
| Clock-strobe time      | t <sub>CLK-STB</sub> | CLK↑ → STB↑                                 | 1000 | -    | -    | ns   |
| Decreasion delevitime  | t <sub>PZL</sub>     | $R_L=10K\Omega$ , $C_L=15pF$                | -    | -    | 100  | ns   |
| Propagation delay time | t <sub>PLZ</sub>     | R <sub>L</sub> -10K12, G <sub>L</sub> -15pr | -    | -    | 600  | ns   |

# **SWITCHING CHARACTERISTICS**

(Unless otherwise specified, V<sub>DD</sub>=5V, GND=0V, V<sub>EE</sub>=V<sub>DD</sub>-35V, Ta=25℃)

| illos strictinos specifica, top str, ente str, tee top ser, ta 2007 |                  |                       |      |      |      |      |  |  |
|---------------------------------------------------------------------|------------------|-----------------------|------|------|------|------|--|--|
| Parameter                                                           | Symbol           | Conditions            | Min. | Тур. | Max. | Unit |  |  |
| Grid rise time                                                      | t <sub>GLH</sub> |                       | -    | -    | 0.5  | μs   |  |  |
| Segment rise time                                                   | t <sub>SLH</sub> | 0.000-5               | -    | -    | 2.0  | μs   |  |  |
| Grid fall time                                                      | t <sub>GHL</sub> | C <sub>L</sub> =300pF | -    | -    | 150  | μs   |  |  |
| Segment fall time                                                   | t <sub>SHL</sub> |                       | -    | -    | 150  | μs   |  |  |
| Oscillation frequency                                               | f <sub>OSC</sub> | R=82KΩ                | 350  | 500  | 650  | KHz  |  |  |

(Unless otherwise specified,  $V_{DD}$ =3.3V, GND=0V,  $V_{EE}$ = $V_{DD}$ -35V, Ta=25 $^{\circ}$ C)

| Parameter             | Symbol           | Conditions            | Min. | Тур. | Max. | Unit |
|-----------------------|------------------|-----------------------|------|------|------|------|
| Grid rise time        | t <sub>GLH</sub> | C -200°E              | -    | -    | 1.2  | μs   |
| Segment rise time     | t <sub>SLH</sub> |                       | -    | -    | 4.0  | μs   |
| Grid fall time        | t <sub>GHL</sub> | C <sub>L</sub> =300pF | -    | -    | 150  | μs   |
| Segment fall time     | t <sub>SHL</sub> |                       | -    | -    | 150  | μs   |
| Oscillation frequency | f <sub>OSC</sub> | R=100KΩ               | 350  | 500  | 650  | KHz  |



# **PACKAGE INFORMATION**

52-PIN, LQFP PACKAGE (BODY SIZE=14MM X 14MM, PITCH=1.00MM)







| Symbol | Dimensions (mm) |      |      |  |  |
|--------|-----------------|------|------|--|--|
|        | Min.            | Nom. | Max. |  |  |
| Α      | -               | -    | 1.60 |  |  |
| A1     | 0.05            | -    | 0.15 |  |  |
| A2     | 1.35            | 1.40 | 1.45 |  |  |
| b      | 0.35            | -    | 0.50 |  |  |
| С      | 0.09            | -    | 0.20 |  |  |
| D      | 16.60 BSC       |      |      |  |  |
| D1     | 14.00 BSC       |      |      |  |  |
| Е      | 16.60 BSC       |      |      |  |  |
| E1     | 14.00 BSC       |      |      |  |  |
| е      | 1.00 BSC        |      |      |  |  |
| θ      | 0°              | 3.5° | 7°   |  |  |
| L      | 0.70            | 0.85 | 1.00 |  |  |
| L1     | 1.30 REF        |      |      |  |  |

Note: Refer to JEDEC MS-026

#### **IMPORTANT NOTICE**

Princeton Technology Corporation (PTC) reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and to discontinue any product without notice at any time. PTC cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a PTC product. No circuit patent licenses are implied.

Princeton Technology Corp. 2F, 233-1, Baociao Road, Sindian, Taipei 23145, Taiwan Tel: 886-2-66296288

Fax: 886-2-29174598 http://www.princeton.com.tw