### STM32F398VE



# ARM® Cortex®-M4 32b MCU+FPU, up to 512KB Flash, 80KB SRAM, FSMC, 4 ADCs, 2 DAC ch., 7 comp, 4 Op-Amp, 1.8 V

Datasheet - production data

### **Features**

- Core: ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit CPU with 72 MHz FPU, single-cycle multiplication and HW division, DSP instruction and MPU (memory protection unit)
- Memories
  - Up to 512 Kbytes of Flash memory
  - 64 Kbytes of SRAM, with HW parity check implemented on the first 32 Kbytes.
  - Routine booster: 16 Kbytes of SRAM on instruction and data bus, with HW parity check (CCM)
  - Flexible memory controller (FSMC) for static memories, with four Chip Select
- CRC calculation unit
- · Reset and supply management
  - Low power modes: Sleep and Stop
  - Supply: VDD =  $1.8 \text{ V} \pm 8\%$ V<sub>DDA</sub> voltage range = 1.65 V to 3.6 V
  - V<sub>BAT</sub> supply for RTC and backup registers
- · Clock management
  - 4 to 32 MHz crystal oscillator
  - 32 kHz oscillator for RTC with calibration
  - Internal 8 MHz RC with x 16 PLL option
  - Internal 40 kHz oscillator
- Up to 85 fast I/Os
  - All mappable on external interrupt vectors
  - Several 5 V-tolerant
- Interconnect matrix
- 12-channel DMA controller
- Four ADCs 0.20 µs (up to 38 channels) with selectable resolution of 12/10/8/6 bits, 0 to 3.6 V conversion range, separate analog supply from 1.8 to 3.6 V
- Two 12-bit DAC channels with analog supply from 2.4 to 3.6 V
- Seven ultra-fast rail-to-rail analog comparators with analog supply from 1.8 to 3.6 V
- Four operational amplifiers that can be used in PGA mode, all terminals accessible with analog supply from 2.4 to 3.6 V
- Up to 24 capacitive sensing channels supporting touchkey, linear and rotary touch sensors
- Up to 14 timers



- One 32-bit timer and two 16-bit timers with up to four IC/OC/PWM or pulse counter and quadrature (incremental) encoder input
- Three 16-bit 6-channel advanced-control timers, with up to six PWM channels, deadtime generation and emergency stop
- One 16-bit timer with two IC/OCs, one OCN/PWM, deadtime generation and emergency stop
- Two 16-bit timers with IC/OC/OCN/PWM, deadtime generation and emergency stop
- Two watchdog timers (independent, window)
- One SysTick timer: 24-bit downcounter
- Two 16-bit basic timers to drive the DAC
- Calendar RTC with Alarm, periodic wakeup from Stop/Standby
- · Communication interfaces
  - CAN interface (2.0B Active)
  - Three I<sup>2</sup>C Fast mode plus (1 Mbit/s) with 20 mA current sink, SMBus/PMBus, wakeup from STOP
  - Up to five USART/UARTs (ISO 7816 interface, LIN, IrDA, modem control)
  - Up to four SPIs, 4 to 16 programmable bit frames, two with multiplexed half/full duplex I2S interface
  - Infrared transmitter
- SWD, Cortex<sup>®</sup>-M4 with FPU ETM, JTAG
- 96-bit unique ID

Contents STM32F398VE

## **Contents**

| 1 | Intro | duction            |                                                       | 9  |
|---|-------|--------------------|-------------------------------------------------------|----|
| 2 | Desc  | ription .          |                                                       | 10 |
| 3 | Func  | tional o           | verview                                               | 13 |
|   | 3.1   | ARM <sup>®</sup> ( | Cortex®-M4 core with FPU with embedded Flash and SRAM | 13 |
|   | 3.2   | Memory             | y protection unit (MPU)                               | 13 |
|   | 3.3   | Embed              | ded Flash memory                                      | 13 |
|   | 3.4   | Embed              | ded SRAM                                              | 13 |
|   | 3.5   | Boot me            | odes                                                  | 14 |
|   | 3.6   | Cyclic r           | edundancy check (CRC)                                 | 14 |
|   | 3.7   | Power i            | management                                            | 15 |
|   |       | 3.7.1              | Power supply schemes                                  | 15 |
|   |       | 3.7.2              | Power supply supervisor                               | 15 |
|   |       | 3.7.3              | Low-power modes                                       | 15 |
|   | 3.8   | Intercor           | nnect matrix                                          | 16 |
|   | 3.9   | Clocks             | and startup                                           | 16 |
|   | 3.10  | Genera             | ıl-purpose input/outputs (GPIOs)                      | 18 |
|   | 3.11  | Direct n           | nemory access (DMA)                                   | 18 |
|   | 3.12  | Flexible           | e static memory controller (FSMC)                     | 18 |
|   | 3.13  | Interrup           | ots and events                                        | 19 |
|   |       | 3.13.1             | Nested vectored interrupt controller (NVIC)           | 19 |
|   | 3.14  | Fast an            | alog-to-digital converter (ADC)                       | 19 |
|   |       | 3.14.1             | Temperature sensor                                    | 20 |
|   |       | 3.14.2             | Internal voltage reference (V <sub>REFINT</sub> )     | 20 |
|   |       | 3.14.3             | V <sub>BAT</sub> battery voltage monitoring           |    |
|   |       | 3.14.4             | OPAMP reference voltage (VREFOPAMP)                   |    |
|   | 3.15  | Digital-t          | to-analog converter (DAC)                             | 21 |
|   | 3.16  | Operati            | onal amplifier (OPAMP)                                | 21 |
|   | 3.17  | Ultra-fa           | st comparators (COMP)                                 | 21 |
|   | 3.18  | Timers             | and watchdogs                                         | 22 |
|   |       | 3.18.1             | Advanced timers (TIM1, TIM8, TIM20)                   | 23 |



|        |                      | 3.18.2                                                                                                                                        | General-purpose timers (TIM2, TIM3, TIM4, TIM15, TIM16, TIM17)                                                                                                                                                                                                   | . 23                                                                                |
|--------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
|        |                      | 3.18.3                                                                                                                                        | Basic timers (TIM6, TIM7)                                                                                                                                                                                                                                        | . 23                                                                                |
|        |                      | 3.18.4                                                                                                                                        | Independent watchdog (IWDG)                                                                                                                                                                                                                                      | . 24                                                                                |
|        |                      | 3.18.5                                                                                                                                        | Window watchdog (WWDG)                                                                                                                                                                                                                                           | . 24                                                                                |
|        |                      | 3.18.6                                                                                                                                        | SysTick timer                                                                                                                                                                                                                                                    | . 24                                                                                |
|        | 3.19                 | Real-tir                                                                                                                                      | me clock (RTC) and backup registers                                                                                                                                                                                                                              | . 24                                                                                |
|        | 3.20                 | Inter-in                                                                                                                                      | tegrated circuit interface (I2C)                                                                                                                                                                                                                                 | . 25                                                                                |
|        | 3.21                 | Univers                                                                                                                                       | sal synchronous/asynchronous receiver transmitter (USART)                                                                                                                                                                                                        | . 26                                                                                |
|        | 3.22                 | Univers                                                                                                                                       | sal asynchronous receiver transmitter (UART)                                                                                                                                                                                                                     | . 27                                                                                |
|        | 3.23                 | Serial p                                                                                                                                      | peripheral interface (SPI)/Inter-integrated sound interfaces (I2S)                                                                                                                                                                                               | . 28                                                                                |
|        | 3.24                 | Control                                                                                                                                       | ller area network (CAN)                                                                                                                                                                                                                                          | . 28                                                                                |
|        | 3.25                 | Infrared                                                                                                                                      | d Transmitter                                                                                                                                                                                                                                                    | . 29                                                                                |
|        | 3.26                 | Touch                                                                                                                                         | sensing controller (TSC)                                                                                                                                                                                                                                         | . 29                                                                                |
|        | 3.27                 | Develo                                                                                                                                        | pment support                                                                                                                                                                                                                                                    | . 31                                                                                |
|        |                      | 3.27.1                                                                                                                                        | Serial wire JTAG debug port (SWJ-DP)                                                                                                                                                                                                                             |                                                                                     |
|        |                      | 3.27.2                                                                                                                                        | Embedded trace macrocell™                                                                                                                                                                                                                                        | 31                                                                                  |
|        |                      |                                                                                                                                               |                                                                                                                                                                                                                                                                  |                                                                                     |
| 4      | Pino                 | uts and                                                                                                                                       | pin description                                                                                                                                                                                                                                                  | . 32                                                                                |
| 4<br>5 |                      |                                                                                                                                               | pin description                                                                                                                                                                                                                                                  |                                                                                     |
|        | Mem                  | ory mar                                                                                                                                       |                                                                                                                                                                                                                                                                  | . 52                                                                                |
| 5      | Mem                  | ory mar                                                                                                                                       | oping                                                                                                                                                                                                                                                            | . 52<br>. 56                                                                        |
| 5      | Mem<br>Elect         | ory mar                                                                                                                                       | pping                                                                                                                                                                                                                                                            | . <b>52</b><br>. <b>56</b>                                                          |
| 5      | Mem<br>Elect         | ory map<br>rical ch                                                                                                                           | pping                                                                                                                                                                                                                                                            | . <b>52</b><br>. <b>56</b><br>. 56                                                  |
| 5      | Mem<br>Elect         | ory map<br>rical ch<br>Parame<br>6.1.1                                                                                                        | pping                                                                                                                                                                                                                                                            | . <b>52</b> . <b>56</b> . 56                                                        |
| 5      | Mem<br>Elect         | ory mar<br>rical ch<br>Parame<br>6.1.1<br>6.1.2                                                                                               | pping                                                                                                                                                                                                                                                            | . <b>56</b> . 56 . 56 . 56                                                          |
| 5      | Mem<br>Elect         | ory map<br>crical ch<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3                                                                                     | pping                                                                                                                                                                                                                                                            | . <b>52</b> . <b>56</b> . 56 . 56 . 56                                              |
| 5      | Mem<br>Elect         | ory map<br>erical ch<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6                                                          | pping                                                                                                                                                                                                                                                            | . <b>52</b> . <b>56</b> . 56 . 56 . 56 . 56 . 56 . 56                               |
| 5      | Mem<br>Elect<br>6.1  | ory map<br>rical ch<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7                                                  | poping  caracteristics eter conditions  Minimum and maximum values  Typical values  Typical curves  Loading capacitor  Pin input voltage  Power supply scheme  Current consumption measurement                                                                   | . <b>52</b><br>. <b>56</b><br>. 56<br>. 56<br>. 56<br>. 56<br>. 56                  |
| 5      | Mem<br>Elect         | ory map<br>rical ch<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7                                                  | pping                                                                                                                                                                                                                                                            | . <b>52</b><br>. <b>56</b><br>. 56<br>. 56<br>. 56<br>. 56<br>. 56                  |
| 5      | Mem<br>Elect<br>6.1  | ory map<br>rical ch<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolut                                       | poping  paracteristics eter conditions  Minimum and maximum values  Typical values  Typical curves  Loading capacitor  Pin input voltage  Power supply scheme  Current consumption measurement  te maximum ratings  ing conditions                               | . <b>52</b> . <b>56</b> . 56 . 56 . 56 . 56 . 57 . 58 . 59                          |
| 5      | <b>Mem Elect</b> 6.1 | ory map<br>rical ch<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolut                                       | poping  paracteristics eter conditions  Minimum and maximum values  Typical values  Typical curves  Loading capacitor  Pin input voltage  Power supply scheme  Current consumption measurement  te maximum ratings  ing conditions  General operating conditions | . 52<br>. 56<br>. 56<br>. 56<br>. 56<br>. 56<br>. 57<br>. 58<br>. 59<br>. 61        |
| 5      | <b>Mem Elect</b> 6.1 | ory map<br>rical ch<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolut<br>Operati<br>6.3.1<br>6.3.2          | poping                                                                                                                                                                                                                                                           | . <b>52</b> . <b>56</b> . 56 . 56 . 56 . 56 . 56 . 56 . 56 . 57 . 58 . 59 . 61 . 61 |
| 5      | <b>Mem Elect</b> 6.1 | ory map<br>rical ch<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolut<br>Operati<br>6.3.1<br>6.3.2<br>6.3.3 | pring                                                                                                                                                                                                                                                            | . <b>52</b> . <b>56</b> . 56 . 56 . 56 . 56 . 57 . 58 . 59 . 61 . 61 . 62           |
| 5      | <b>Mem Elect</b> 6.1 | ory map<br>rical ch<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolut<br>Operati<br>6.3.1<br>6.3.2          | poping                                                                                                                                                                                                                                                           | . <b>52</b> . <b>56</b> . 56 . 56 . 56 . 56 . 56 . 56 . 57 . 58 . 61 . 61 . 62 . 63 |

| 9 | Revi | sion his         | story                                                                     | 150 |
|---|------|------------------|---------------------------------------------------------------------------|-----|
| 8 | Part | number           | ring                                                                      | 149 |
|   |      | 7.2.2            | Selecting the product temperature range                                   | 146 |
|   |      | 7.2.1            | Reference document                                                        |     |
|   | 7.2  |                  | al characteristics                                                        |     |
|   | 7.1  | LQFP1            | 00 package information                                                    | 143 |
| 7 | Pack | •                | ormation                                                                  |     |
|   |      | 0.3.24           | VBAT Monitoring characteristics                                           | 142 |
|   |      | 6.3.24           | V <sub>RAT</sub> monitoring characteristics                               |     |
|   |      | 6.3.22<br>6.3.23 | Operational amplifier characteristics  Temperature sensor characteristics |     |
|   |      | 6.3.21           | Comparator characteristics                                                |     |
|   |      | 6.3.20           | DAC electrical specifications                                             |     |
|   |      | 6.3.19           | ADC characteristics                                                       |     |
|   |      | 6.3.18           | Communications interfaces                                                 |     |
|   |      | 6.3.17           | Timer characteristics                                                     |     |
|   |      | 6.3.16           | NPOR pin characteristics                                                  |     |
|   |      | 6.3.15           | NRST pin characteristics                                                  |     |
|   |      | 6.3.14           | I/O port characteristics                                                  | 113 |
|   |      | 6.3.13           | I/O current injection characteristics                                     | 111 |
|   |      | 6.3.12           | Electrical sensitivity characteristics                                    | 110 |
|   |      | 6.3.11           | EMC characteristics                                                       | 109 |
|   |      | 6.3.10           | FSMC characteristics                                                      | 85  |
|   |      | 6.3.9            | Memory characteristics                                                    | 85  |
|   |      | 6.3.8            | PLL characteristics                                                       | 84  |
|   |      | 6.3.7            | Internal clock source characteristics                                     | 83  |
|   |      | 6.3.6            | External clock source characteristics                                     |     |
|   |      | 6.3.5            | Wakeup time from low-power mode                                           | 76  |



STM32F398VE List of tables

## List of tables

| Table 1.  | STM32F398VE device features and peripheral counts                                              | 11 |
|-----------|------------------------------------------------------------------------------------------------|----|
| Table 2.  | External analog supply values for analog peripherals                                           | 15 |
| Table 3.  | STM32F398VE peripheral interconnect matrix                                                     | 16 |
| Table 4.  | Timer feature comparison                                                                       | 22 |
| Table 5.  | Comparison of I2C analog and digital filters                                                   | 25 |
| Table 6.  | STM32F398VE I2C implementation                                                                 |    |
| Table 7.  | USART features                                                                                 |    |
| Table 8.  | STM32F398VE SPI/I2S implementation                                                             |    |
| Table 9.  | Capacitive sensing GPIOs available on STM32F398VE                                              | 30 |
| Table 10. | Number of capacitive sensing channels available on                                             |    |
|           | STM32F398VE                                                                                    | 30 |
| Table 11. | Legend/abbreviations used in the pinout table                                                  | 33 |
| Table 12. | STM32F398VE pin definitions                                                                    |    |
| Table 13. | STM32F398VE alternate function mapping                                                         |    |
| Table 14. | Memory map, peripheral register boundary addresses                                             |    |
| Table 15. | Voltage characteristics                                                                        |    |
| Table 16. | Current characteristics                                                                        |    |
| Table 17. | Thermal characteristics                                                                        | 60 |
| Table 18. | General operating conditions                                                                   | 61 |
| Table 19. | Operating conditions at power-up / power-down                                                  |    |
| Table 20. | Embedded internal reference voltage                                                            |    |
| Table 21. | Internal reference voltage calibration values                                                  |    |
| Table 22. | Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD} = 1.8 \text{ V} \dots$ |    |
| Table 23. | Typical and maximum current consumption from the V <sub>DDA</sub> supply                       |    |
| Table 24. | Typical and maximum V <sub>DD</sub> consumption in Stop mode                                   |    |
| Table 25. | Typical and maximum V <sub>DDA</sub> consumption in Stop mode                                  |    |
| Table 26. | Typical and maximum current consumption from V <sub>BAT</sub> supply                           |    |
| Table 27. | Typical current consumption in Run mode, code with data processing running                     |    |
|           | from Flash                                                                                     | 69 |
| Table 28. | Typical current consumption in Sleep mode, code running from Flash or RAM                      |    |
| Table 29. | Switching output I/O current consumption                                                       |    |
| Table 30. | Peripheral current consumption                                                                 |    |
| Table 31. | Low-power mode wakeup timings                                                                  |    |
| Table 32. | High-speed external user clock characteristics                                                 |    |
| Table 33. | Low-speed external user clock characteristics                                                  |    |
| Table 34. | HSE oscillator characteristics                                                                 |    |
| Table 35. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz)                                 |    |
| Table 36. | HSI oscillator characteristics                                                                 |    |
| Table 37. | LSI oscillator characteristics                                                                 | 84 |
| Table 38. | PLL characteristics                                                                            | 84 |
| Table 39. | Flash memory characteristics                                                                   |    |
| Table 40. | Flash memory endurance and data retention                                                      |    |
| Table 41. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings                                       |    |
| Table 42. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read-NWAIT timings                                 |    |
| Table 43. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings                                      |    |
| Table 44. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write-NWAIT timings                                |    |
| Table 45. | Asynchronous multiplexed PSRAM/NOR read-NWAIT timings                                          |    |
| Table 46. | Asynchronous multiplexed PSRAM/NOR read timings                                                |    |
| -         | ,                                                                                              |    |



List of tables STM32F398VE

| Table 47. | Asynchronous multiplexed PSRAM/NOR write timings                            | 93    |
|-----------|-----------------------------------------------------------------------------|-------|
| Table 48. | Asynchronous multiplexed PSRAM/NOR write-NWAIT timings                      | 93    |
| Table 49. | Synchronous multiplexed NOR/PSRAM read timings                              | 95    |
| Table 50. | Synchronous multiplexed PSRAM write timings                                 | 97    |
| Table 51. | Synchronous non-multiplexed NOR/PSRAM read timings                          | 99    |
| Table 52. | Synchronous non-multiplexed PSRAM write timings                             | . 101 |
| Table 53. | Switching characteristics for PC Card/CF read and write cycles              |       |
|           | in attribute/common space                                                   | . 102 |
| Table 54. | Switching characteristics for PC Card/CF read and write cycles in I/O space | . 105 |
| Table 55. | Switching characteristics for NAND Flash read cycles                        | . 108 |
| Table 56. | Switching characteristics for NAND Flash write cycles                       | . 108 |
| Table 57. | EMS characteristics                                                         | . 109 |
| Table 58. | EMI characteristics                                                         | . 110 |
| Table 59. | ESD absolute maximum ratings                                                | . 110 |
| Table 60. | Electrical sensitivities                                                    |       |
| Table 61. | I/O current injection susceptibility                                        |       |
| Table 62. | I/O static characteristics                                                  |       |
| Table 63. | Output voltage characteristics                                              |       |
| Table 64. | I/O AC characteristics                                                      |       |
| Table 65. | NRST pin characteristics                                                    |       |
| Table 66. | NPOR pin characteristics                                                    |       |
| Table 67. | TIMx characteristics                                                        |       |
| Table 68. | IWDG min/max timeout period at 40 kHz (LSI)                                 |       |
| Table 69. | WWDG min-max timeout value @72 MHz (PCLK)                                   |       |
| Table 70. | I2C analog filter characteristics                                           |       |
| Table 71. | SPI characteristics                                                         |       |
| Table 72. | l <sup>2</sup> S characteristics                                            |       |
| Table 73. | ADC characteristics                                                         |       |
| Table 74. | Maximum ADC RAIN                                                            |       |
| Table 75. | ADC accuracy - limited test conditions, 100-pin packages                    |       |
| Table 76. | ADC accuracy, 100-pin packages- limited test conditions                     |       |
| Table 77. | ADC accuracy at 1MSPS                                                       |       |
| Table 78. | DAC characteristics                                                         |       |
| Table 79. | Comparator characteristics                                                  |       |
| Table 80. | Operational amplifier characteristics                                       |       |
| Table 81. | TS characteristics                                                          |       |
| Table 82. | Temperature sensor calibration values                                       |       |
| Table 83. | V <sub>BAT</sub> monitoring characteristics                                 | . 142 |
| Table 84. | LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package                 |       |
| <b></b>   | mechanical data                                                             |       |
| Table 85. | Package thermal characteristics                                             |       |
| Table 86. | Ordering information scheme                                                 |       |
| Table 87. | Document revision history                                                   | . 150 |



STM32F398VE List of figures

## List of figures

| Figure 1.                | STM32F398VE block diagram                                                     | 12  |
|--------------------------|-------------------------------------------------------------------------------|-----|
| Figure 2.                | STM32F398VE clock tree                                                        | 17  |
| Figure 3.                | Infrared transmitter                                                          | 29  |
| Figure 4.                | STM32F398VE LQFP100 pinout                                                    | 32  |
| Figure 5.                | STM32F398VE memory map                                                        | 52  |
| Figure 6.                | Pin loading conditions                                                        | 56  |
| Figure 7.                | Pin input voltage                                                             | 56  |
| Figure 8.                | Power supply scheme                                                           | 57  |
| Figure 9.                | Current consumption measurement scheme                                        |     |
| Figure 10.               | Typical V <sub>BAT</sub> current consumption (LSE and RTC ON/LSEDRV[1:0] 00') |     |
| Figure 11.               | High-speed external clock source AC timing diagram                            |     |
| Figure 12.               | Low-speed external clock source AC timing diagram                             |     |
| Figure 13.               | Typical application with an 8 MHz crystal                                     | 80  |
| Figure 14.               | Typical application with a 32.768 kHz crystal                                 |     |
| Figure 15.               | HSI oscillator accuracy characterization results for soldered parts           |     |
| Figure 16.               | Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings                      |     |
| Figure 17.               | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings                     |     |
| Figure 18.               | Asynchronous multiplexed PSRAM/NOR read timings                               |     |
| Figure 19.               | Asynchronous multiplexed PSRAM/NOR write timings                              |     |
| Figure 20.               | Synchronous multiplexed NOR/PSRAM read timings                                |     |
| Figure 21.               | Synchronous multiplexed PSRAM write timings                                   |     |
| Figure 22.               | Synchronous non-multiplexed NOR/PSRAM read timings                            |     |
| Figure 23.               | Synchronous non-multiplexed PSRAM write timings                               | 100 |
| Figure 24.               | PC Card/CompactFlash controller waveforms for common memory                   |     |
|                          | read access                                                                   | 103 |
| Figure 25.               | PC Card/CompactFlash controller waveforms for common memory                   |     |
|                          | write access                                                                  | 103 |
| Figure 26.               | PC Card/CompactFlash controller waveforms for attribute memory                | 404 |
| <b>-</b> : 07            | read access                                                                   | 104 |
| Figure 27.               | PC Card/CompactFlash controller waveforms for attribute memory                | 405 |
| Ε' 00                    | write access                                                                  |     |
| Figure 28.               | PC Card/CompactFlash controller waveforms for I/O space read access           |     |
| Figure 29.               | PC Card/CompactFlash controller waveforms for I/O space write access          |     |
| Figure 30.               | NAND controller read timings                                                  |     |
| Figure 31.               | NAND controller write timings                                                 |     |
| Figure 32.               | TC and TTA I/O input characteristics                                          |     |
| Figure 33.               | Five volt tolerant (FT and FTf) I/O input characteristics                     |     |
| Figure 34.               | I/O AC characteristics definition                                             |     |
| Figure 35.<br>Figure 36. | SPI timing diagram - slave mode and CPHA = 0                                  |     |
| Figure 36.               | SPI timing diagram - slave mode and CPHA = 0                                  |     |
| Figure 37.               |                                                                               |     |
| Figure 36.               | SPI timing diagram - master mode <sup>(1)</sup>                               | 126 |
| Figure 39.               | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup>      | 126 |
| Figure 40.               | ADC typical current consumption on VDDA pin                                   |     |
| Figure 41.               | ADC typical current consumption on VREF+ pin                                  |     |
| Figure 42.               | ADC typical current consumption on VREF+ pin                                  |     |
| Figure 43.               | Typical connection diagram using the ADC                                      |     |
| i igui <del>c 11</del> . | Typical confidencial diagram using the ADO                                    |     |



List of figures STM32F398VE

| Figure 45. | 12-bit buffered /non-buffered DAC                                   | 137 |
|------------|---------------------------------------------------------------------|-----|
| Figure 46. | OPAMP voltage noise versus frequency                                | 141 |
| Figure 47. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline | 143 |
| Figure 48. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat                 |     |
|            | recommended footprint                                               | 145 |
| Figure 49. | LQFP100 marking example (package top view)                          | 145 |
| Figure 50. | LQFP100 P <sub>D</sub> max vs. T <sub>A</sub>                       | 148 |

STM32F398VE Introduction

### 1 Introduction

This datasheet provides the ordering information and mechanical device characteristics of the STM32F398VE microcontroller.

This STM32F398VE datasheet should be read in conjunction with the reference manual of STM32F303xB/C/D/E, STM32F358xC and STM32F328x4/6/8 devices (RM0316) available on STMicroelectronics website at <a href="https://www.st.com">www.st.com</a>.

For information on the Cortex®-M4 core with FPU, please refer to the following documents:

- Cortex<sup>®</sup>-M4 with FPU Technical Reference Manual, available from ARM website at www.arm.com
- STM32F3xxx and STM32F4xxx Cortex-M4 programming manual (PM0214) available on STMicroelectronics website at www.st.com.



Description STM32F398VE

### 2 Description

The STM32F398VE is based on the high-performance ARM® Cortex®-M4 32-bit RISC core with FPU operating at a frequency of 72 MHz, and embedding a floating point unit (FPU), a memory protection unit (MPU) and an embedded trace macrocell (ETM). The family incorporates high-speed embedded memories (512 Kbyte of Flash memory, 80 Kbyte of SRAM), a flexible memory controller (FSMC) for static memories (SRAM, PSRAM, NOR and NAND), and an extensive range of enhanced I/Os and peripherals connected to an AHB and two APB buses.

The device offers four fast 12-bit ADCs (5 Msps), seven comparators, four operational amplifiers, two DAC channel, a low-power RTC, up to five general-purpose 16-bit timers, one general-purpose 32-bit timer, and three timers dedicated to motor control. They also feature standard and advanced communication interfaces: up to three I<sup>2</sup>Cs, up to four SPIs (two SPIs are with multiplexed full-duplex I2Ss), three USARTs, up to two UARTs and CAN. To achieve audio class accuracy, the I2S peripherals can be clocked via an external PLL.

The STM32F398VE operates in the -40 to +85°C and -40 to +105°C temperature ranges at  $1.8~V\pm8\%$  power supply. A comprehensive set of power-saving mode allows the design of low-power applications.

The STM32F398VE offers devices in LQFP100 package.

The set of included peripherals changes with the device chosen.



STM32F398VE Description

Table 1. STM32F398VE device features and peripheral counts

|                                          | eripheral                                 | STM32F3398VE                                                                                            |  |
|------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------|--|
| Flash (Kbytes)                           |                                           | 512                                                                                                     |  |
| SRAM (Kbytes) on data bus                |                                           | 64                                                                                                      |  |
| CCM (Core Coup<br>(Kbytes)               | oled Memory) RAM                          | 16                                                                                                      |  |
| FSMC (flexible static memory controller) |                                           | YES                                                                                                     |  |
|                                          | Advanced control                          | 3 (16-bit)                                                                                              |  |
|                                          | General purpose                           | 5 (16-bit)<br>1 (32-bit)                                                                                |  |
| Timers                                   | Basic                                     | 2 (16-bit)                                                                                              |  |
|                                          | PWM channels (all) (1)                    | 40                                                                                                      |  |
|                                          | PWM channels<br>(except<br>complementary) | 28                                                                                                      |  |
|                                          | SPI (I2S) <sup>(2)</sup>                  | 4(2)                                                                                                    |  |
|                                          | I <sup>2</sup> C                          | 3                                                                                                       |  |
| Communication interfaces                 | USART                                     | 3                                                                                                       |  |
|                                          | UART                                      | 2                                                                                                       |  |
|                                          | CAN                                       | 1                                                                                                       |  |
| GPIOs                                    | Normal I/Os<br>(TC, TTa)                  | 43                                                                                                      |  |
| 01103                                    | 5-volt tolerant<br>I/Os (FT, FTf)         | 42                                                                                                      |  |
| DMA channels                             |                                           | 12                                                                                                      |  |
| Capacitive sensir                        | ng channels                               | 24                                                                                                      |  |
| 12-bit ADCs                              |                                           | 4<br>38 channels                                                                                        |  |
| 12-bit DAC chan                          | nels                                      | 2                                                                                                       |  |
| Analog comparat                          | or                                        | 7                                                                                                       |  |
| Operational ampl                         | lifiers                                   | 4                                                                                                       |  |
| CPU frequency                            |                                           | 72 MHz                                                                                                  |  |
| Operating voltage                        | e                                         | $V_{DD} = 1.8 \text{ V} \pm 8\%,$<br>$V_{DDA} \text{ voltage range} = 1.65 \text{ V to } 3.6 \text{ V}$ |  |
| Operating tempe                          | rature                                    | Ambient operating temperature: - 40 to 85 °C / - 40 to 105 °C  Junction temperature: - 40 to 125 °C     |  |
| Packages                                 |                                           | LQFP100                                                                                                 |  |

<sup>1.</sup> This total number considers also the PWMs generated on the complementary output channels.

<sup>2.</sup> The SPI interfaces can work in an exclusive way in either the SPI mode or the  $I^2S$  audio mode.

Description STM32F398VE



Figure 1. STM32F398VE block diagram

1. AF: alternate function on I/O pins.



### 3 Functional overview

# 3.1 ARM<sup>®</sup> Cortex<sup>®</sup>-M4 core with FPU with embedded Flash and SRAM

The ARM® Cortex®-M4 processor with FPU is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts.

The ARM® Cortex®-M4 32-bit RISC processor with FPU features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices.

The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution.

Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation.

With its embedded ARM core, the STM32F398VE is compatible with all ARM tools and software.

Figure 1 shows the general block diagram of the STM32F398VE.

### 3.2 Memory protection unit (MPU)

The memory protection unit (MPU) is used to separate the processing of tasks from the data protection. The MPU can manage up to 8 protection areas that can all be further divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory.

The memory protection unit is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.

### 3.3 Embedded Flash memory

All STM32F398VE features 384/512 Kbyte of embedded Flash memory available for storing programs and data. The Flash memory access time is adjusted to the CPU clock frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above).

### 3.4 Embedded SRAM

STM32F398VE features 80 Kbytes of embedded SRAM with hardware parity check. The memory can be accessed in read/write at CPU clock speed with 0 wait states, allowing the

CPU to achieve 90 Dhrystone MIPS at 72 MHz (when running code from the CCM (Core Coupled Memory) RAM).

- 16 Kbytes of CCM SRAM mapped on both instruction and data bus, used to execute critical routines or to access data (parity check on all of CCM SRAM).
- 64 Kbytes of SRAM mapped on the data bus (parity check on first 32 Kbytes of SRAM).

### 3.5 Boot modes

At startup, Boot0 pin and Boot1 option bit are used to select one of three boot options:

- Boot from user Flash
- Boot from system memory
- Boot from embedded SRAM

The boot loader is located in the system memory. It is used to reprogram the Flash memory by using USART1 (PA9/PA10) or USART2 (PA2/PA3) or I2C1 (PB6/PB7) or I2C3 (PA8/PB5).

### 3.6 Cyclic redundancy check (CRC)

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location.

### 3.7 Power management

### 3.7.1 Power supply schemes

•  $V_{SS}$ ,  $V_{DD}$  = 1.8 V ± 8% V: external power supply for I/Os and the internal regulator. It is provided externally through VDD pins.

V<sub>SSA</sub>, V<sub>DDA</sub> = 1.65 to 3.6 V: external analog power supply for ADC, DAC, comparators, operational amplifier, reset blocks, RCs and PLL. The minimum voltage to be applied to V<sub>DDA</sub> differs from one analog peripheral to another. *Table 2* provides the summary of the V<sub>DDA</sub> ranges for analog peripherals. The V<sub>DDA</sub> voltage level must always be greater than or equal to the V<sub>DD</sub> voltage level and must be provided first.

|                   |                                 | 9                               |
|-------------------|---------------------------------|---------------------------------|
| Analog peripheral | Minimum V <sub>DDA</sub> supply | Maximum V <sub>DDA</sub> supply |
| ADC/COMP          | 1.8 V                           | 3.6 V                           |
| DAC/OPAMP         | 2.4 V                           | 3.6 V                           |

Table 2. External analog supply values for analog peripherals

 V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RT C, external clock 32 kHz oscillator and backup registers (through power switch which is guaranteed in the full range of V<sub>DD</sub>) when V<sub>DD</sub> is not present.

### 3.7.2 Power supply supervisor

The device power-on reset (POR) is controlled through the external NPOR pin. The device remains in reset state when NPOR pin is held low.

To guarantee a proper power-on reset, the NPOR pin must be held low when  $V_{DDA}$  is applied. Then, when  $V_{DD}$  is stable, the reset state can be exited through one of the following ways:

by putting the NPOR pin in high impedance, NPOR pin has an internal pull up,

or

• by forcing the pin to high level by connecting it to VDDA.

### 3.7.3 Low-power modes

The STM32F398VE supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources:

Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

Stop mode

Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode.

The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the RTC alarm, COMPx, I2Cx or U(S)ARTx.

Note:

The RTC, the IWDG and the corresponding clock sources are not stopped by entering Stop or Standby mode.

### 3.8 Interconnect matrix

Several peripherals have direct connections between them. This allows autonomous communication between peripherals, saving CPU resources thus power supply consumption. In addition, these hardware connections allow fast and predictable latency.

Table 3. STM32F398VE peripheral interconnect matrix

| Interconnect source                      | Interconnect destination           | Interconnect action                                            |
|------------------------------------------|------------------------------------|----------------------------------------------------------------|
|                                          | TIMx                               | Timers synchronization or chaining                             |
| TIMx                                     | ADCx<br>DAC1                       | Conversion triggers                                            |
|                                          | DMA                                | Memory to memory transfer trigger                              |
|                                          | Compx                              | Comparator output blanking                                     |
| COMPx                                    | TIMx                               | Timer input: OCREF_CLR input, input capture                    |
| ADCx                                     | TIMx                               | Timer triggered by analog watchdog                             |
| GPIO<br>RTCCLK<br>HSE/32<br>MC0          | TIM16                              | Clock source used as input channel for HSI and LSI calibration |
| CSS<br>CPU (hard fault)<br>COMPx<br>GPIO | TIM1, TIM8, TIM20<br>TIM15, 16, 17 | Timer break                                                    |
|                                          | TIMx                               | External trigger, timer break                                  |
| GPIO                                     | ADCx<br>DAC1                       | Conversion external trigger                                    |
| DAC1                                     | COMPx                              | Comparator inverting input                                     |

Note:

For more details about the interconnect actions, please refer to the corresponding sections in the STM32F398VEreference manual (RM0316).

### 3.9 Clocks and startup

System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example with failure of an indirectly used external oscillator).

Several prescalers allow to configure the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the high speed APB domains is 72 MHz, while the maximum allowed frequency of the low speed APB domain is 36 MHz.



Figure 2. STM32F398VE clock tree

### 3.10 General-purpose input/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current capable except for analog inputs.

The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers.

Fast I/O handling allows I/O toggling up to 36 MHz.

### 3.11 Direct memory access (DMA)

The flexible general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management, avoiding the generation of interrupts when the controller reaches the end of the buffer.

Each of the 12 DMA channels is connected to dedicated hardware DMA requests, with software trigger support for each channel. Configuration is done by software and transfer sizes between source and destination are independent.

The DMA can be used with the main peripherals: SPI,  $I^2C$ , USART, general-purpose timers, DAC and ADC.

### 3.12 Flexible static memory controller (FSMC)

The flexible static memory controller (FSMC) includes two memory controllers:

- The NOR/PSRAM memory controller,
- The NAND/PC Card memory controller.

This memory controller is also named Flexible memory controller (FMC).

The main features of the FMC controller are the following:

- Interface with static-memory mapped devices including:
  - Static random access memory (SRAM),
  - NOR Flash memory/OneNAND Flash memory,
  - PSRAM (four memory banks),
  - NAND Flash memory with ECC hardware to check up to 8 Kbyte of data,
  - 16-bit PC Card compatible devices.
- 8-,16-bit data bus width,
- Independent Chip Select control for each memory bank,
- Independent configuration for each memory bank,
- Write FIFO,
- LCD parallel interface.

The FMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to specific LCD interfaces. This LCD parallel interface capability makes it easy to build cost



effective graphic applications using LCD modules with embedded controllers or high performance solutions using external controllers with dedicated acceleration.

### 3.13 Interrupts and events

### 3.13.1 Nested vectored interrupt controller (NVIC)

The STM32F398VE embeds a nested vectored interrupt controller (NVIC) able to handle up to 73 maskable interrupt channels and 16 priority levels.

The NVIC benefits are the following:

- Closely coupled NVIC gives low latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Closely coupled NVIC core interface
- Allows early processing of interrupts
- Processing of late arriving higher priority interrupts
- Support for tail chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency.

### 3.14 Fast analog-to-digital converter (ADC)

Four fast analog-to-digital converters 5 MSPS, with selectable resolution between 12 and 6 bit, are embedded in the STM32F398VE. The ADCs have up to 39 external channels. Some of the external channels are shared between ADC1&2 and between ADC3&4. The ADCs can perform conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs.

The ADCs have also internal channels: Temperature sensor connected to ADC1 channel 16, VBAT/2 connected to ADC1 channel 17, Voltage reference VREFINT connected to the 4 ADCs channel 18, VREFOPAMP1 connected to ADC1 channel 15, VREFOPAMP2 connected to ADC2 channel 17, VREFOPAMP3 connected to ADC3 channel 17 and VREFOPAMP4 connected to ADC4 channel 17.

Additional logic functions embedded in the ADC interface allow:

- Simultaneous sample and hold
- Interleaved sample and hold
- Single-shunt phase current reading techniques.

The ADC can be served by the DMA controller.

Three analog watchdogs are available per ADC.

The analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

> The events generated by the general-purpose timers and the advanced-control timer (TIM1, TIM8 and TIM20) can be internally connected to the ADC start trigger and injection trigger, respectively, to allow the application to synchronize A/D conversion and timers.

#### 3.14.1 Temperature sensor

The temperature sensor (TS) generates a voltage V<sub>SENSE</sub> that varies linearly with temperature.

The temperature sensor is internally connected to the ADC1 IN16 input channel which is used to convert the sensor output voltage into a digital value.

The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only.

To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode.

#### Internal voltage reference (V<sub>REFINT</sub>) 3.14.2

The internal voltage reference (V<sub>REFINT</sub>) provides a stable (bandgap) voltage output for the ADC and Comparators.  $V_{REFINT}$  is internally connected to the ADCx\_IN18, x=1...4 input channel. The precise voltage of V<sub>REFINT</sub> is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode.

#### 3.14.3 V<sub>BAT</sub> battery voltage monitoring

This embedded hardware feature allows the application to measure the V<sub>BAT</sub> battery voltage using the internal ADC channel ADC1\_IN17. As the V<sub>BAT</sub> voltage may be higher than V<sub>DDA</sub>, and thus outside the ADC input range, the V<sub>BAT</sub> pin is internally connected to a bridge divider by 2. As a consequence, the converted digital value is half the V<sub>BAT</sub> voltage.

#### 3.14.4 **OPAMP reference voltage (VREFOPAMP)**

Every OPAMP reference voltage can be measured using a corresponding ADC internal channel: VREFOPAMP1 connected to ADC1 channel 15, VREFOPAMP2 connected to ADC2 channel 17, VREFOPAMP3 connected to ADC3 channel 17 and VREFOPAMP4 connected to ADC4 channel 17.



### 3.15 Digital-to-analog converter (DAC)

Two 12-bit buffered DAC channel can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration.

This digital interface supports the following features:

- Two DAC output channel
- 8-bit or 10-bit monotonic output
- Left or right data alignment in 12-bit mode
- Synchronized update capability
- Noise-wave generation
- Triangular-wave generation
- Dual DAC channel independent or simultaneous conversions
- DMA capability (for each channel)
- External triggers for conversion
- Input voltage reference VREF+

### 3.16 Operational amplifier (OPAMP)

The STM32F398VE embeds four operational amplifiers with external or internal follower routing and PGA capability (or even amplifier and filter capability with external components). When an operational amplifier is selected, an external ADC channel is used to enable output measurement.

The operational amplifier features:

- 8.2 MHz bandwidth
- 0.5 mA output capability
- Rail-to-rail input/output
- In PGA mode, the gain can be programmed to be 2, 4, 8 or 16.

### 3.17 Ultra-fast comparators (COMP)

The STM32F398VE embeds seven ultra-fast rail-to-rail comparators with programmable reference voltage (internal or external) and selectable output polarity.

The reference voltage can be one of the following:

- External I/O
- DAC output pin
- Internal reference voltage or submultiple (1/4, 1/2, 3/4). Refer to Table 20: Embedded internal reference voltage for the value and precision of the internal reference voltage.

All comparators can wake up from STOP mode, generate interrupts and breaks for the timers. and can be also combined per pair into a window comparator.

### 3.18 Timers and watchdogs

Note:

The STM32F398VE includes three advanced control timer, up to six general-purpose timers, two basic timers, two watchdog timers and one SysTick timer. The table below compares the features of the advanced control, general purpose and basic timers.

Table 4. Timer feature comparison

| Timer type          | Timer                | Counter resolution | Counter<br>type      | Prescaler<br>factor                   | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complementary outputs |
|---------------------|----------------------|--------------------|----------------------|---------------------------------------|------------------------------|---------------------------------|-----------------------|
| Advanced            | TIM1, TIM8,<br>TIM20 | 16-bit             | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | Yes                   |
| General-<br>purpose | TIM2                 | 32-bit             | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                    |
| General-<br>purpose | TIM3, TIM4           | 16-bit             | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                    |
| General-<br>purpose | TIM15                | 16-bit             | Up                   | Any integer<br>between 1<br>and 65536 | Yes                          | 2                               | 1                     |
| General-<br>purpose | TIM16, TIM17         | 16-bit             | Up                   | Any integer<br>between 1<br>and 65536 | Yes                          | 1                               | 1                     |
| Basic               | TIM6,<br>TIM7        | 16-bit             | Up                   | Any integer<br>between 1<br>and 65536 | Yes                          | 0                               | No                    |

TIM1/8/20/2/3/4/15/16/17 can have PLL as clock source, and therefore can be clocked at 144 MHz.

577

### 3.18.1 Advanced timers (TIM1, TIM8, TIM20)

The advanced-control timers (TIM1, TIM8, TIM20) can each be seen as a three-phase PWM multiplexed on six channels. They have complementary PWM outputs with programmable inserted dead-times. They can also be seen as complete general-purpose timers. The four independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge or center-aligned modes) with full modulation capability (0-100%)
- One-pulse mode output

In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switches driven by these outputs.

Many features are shared with those of the general-purpose TIM timers (described in Section 3.18.2 using the same architecture, so the advanced-control timers can work together with the TIM timers via the Timer Link feature for synchronization or event chaining.

### 3.18.2 General-purpose timers (TIM2, TIM3, TIM4, TIM15, TIM16, TIM17)

There are up to six synchronizable general-purpose timers embedded in the STM32F398VE (see *Table 4* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base.

TIM2, 3, and TIM4

These are full-featured general-purpose timers:

- TIM2 has a 32-bit auto-reload up/downcounter and 32-bit prescaler
- TIM3 and 4 have 16-bit auto-reload up/downcounters and 16-bit prescalers.

These timers all feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. They can work together, or with the other general-purpose timers via the Timer Link feature for synchronization or event chaining.

The counters can be frozen in debug mode.

All have independent DMA request generation and support quadrature encoders.

TIM15, 16 and 17

These three timers general-purpose timers with mid-range features:

They have 16-bit auto-reload upcounters and 16-bit prescalers.

- TIM15 has 2 channels and 1 complementary channel
- TIM16 and TIM17 have 1 channel and 1 complementary channel

All channels can be used for input capture/output compare, PWM or one-pulse mode output.

The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation.

The counters can be frozen in debug mode.

### 3.18.3 Basic timers (TIM6, TIM7)

These timers are mainly used for DAC trigger generation. They can also be used as a generic 16-bit time base.

### 3.18.4 Independent watchdog (IWDG)

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode.

### 3.18.5 Window watchdog (WWDG)

The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.

### 3.18.6 SysTick timer

This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features:

- A 24-bit down counter
- Autoreload capability
- Maskable system interrupt generation when the counter reaches 0.
- Programmable clock source

### 3.19 Real-time clock (RTC) and backup registers

The RTC and the 16 backup registers are supplied through a switch that takes power from either the  $V_{DD}$  supply when present or the  $V_{BAT}$  pin. The backup registers are sixteen 32-bit registers used to store 64 bytes of user application data when  $V_{DD}$  power is not present.

They are not reset by a system or power reset, or when the device wakes up from Standby mode.

The RTC is an independent BCD timer/counter. It supports the following features:

- Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format.
- Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision.
- Automatic correction for 28, 29 (leap year), 30 and 31 days of the month.
- Two programmable alarms with wake up from Stop and Standby mode capability.
- On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock.
- Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy.
- Three anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection.
- Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection.
- 17-bit Auto-reload counter for periodic interrupt with wakeup from STOP/STANDBY capability.

The RTC clock sources can be:

- A 32.768 kHz external crystal
- A resonator or oscillator
- The internal low-power RC oscillator (typical frequency of 40 kHz)
- The high-speed external clock divided by 32.

### 3.20 Inter-integrated circuit interface (I2C)

Up to three I2C bus interfaces can operate in multimaster and slave modes. They can support standard (up to 100 kHz), fast (up to 400 kHz) and fast mode + (up to 1 MHz) modes.

All I2C bus interfaces support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (2 addresses, 1 with configurable mask). They also include programmable analog and digital noise filters.

Table 5. Comparison of I2C analog and digital filters

|                                  | Analog filter                                         | Digital filter                                                                     |
|----------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------|
| Pulse width of suppressed spikes | ≥ 50 ns                                               | Programmable length from 1 to 15 I2C peripheral clocks                             |
| Benefits                         | Available in Stop mode                                | Extra filtering capability vs. standard requirements.     Stable length            |
| Drawbacks                        | Variations depending on temperature, voltage, process | Wakeup from Stop on address match is not available when digital filter is enabled. |

In addition, they provide hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. They also have a clock domain independent from the CPU clock, allowing the I2Cx (x=1,2,3) to wake up the MCU from Stop mode on address match.

The I2C interfaces can be served by the DMA controller.

Refer to *Table 6* for the features available in I2C1, I2C2 and I2C3.

Table 6. STM32F398VE I2C implementation

| I2C features <sup>(1)</sup>                                 | I2C1 | I2C2 | I2C3 |
|-------------------------------------------------------------|------|------|------|
| 7-bit addressing mode                                       | Х    | Х    | Х    |
| 10-bit addressing mode                                      | Х    | Х    | Х    |
| Standard mode (up to 100 kbit/s)                            | Х    | Х    | Х    |
| Fast mode (up to 400 kbit/s)                                | Х    | Х    | Х    |
| Fast Mode Plus with 20mA output drive I/Os (up to 1 Mbit/s) | Х    | Х    | Х    |
| Independent clock                                           | Х    | Х    | Х    |
| SMBus                                                       | Х    | Х    | Х    |
| Wakeup from STOP                                            | X    | Х    | Х    |

<sup>1.</sup> X = supported.

# 3.21 Universal synchronous/asynchronous receiver transmitter (USART)

The STM32F398VE has three embedded universal synchronous/asynchronous receiver transmitters (USART1, USART2 and USART3).

The USART interfaces are able to communicate at speeds of up to 9 Mbit/s.

They provide hardware management of the CTS and RTS signals, they support IrDA SIR ENDEC, the multiprocessor communication mode, the single-wire half-duplex communication mode and have LIN Master/Slave capability. The USART interfaces can be served by the DMA controller.

## 3.22 Universal asynchronous receiver transmitter (UART)

The STM32F398VE has 2 embedded universal asynchronous receiver transmitters (UART4, and UART5). The UART interfaces support IrDA SIR ENDEC, multiprocessor communication mode and single-wire half-duplex communication mode. The UART4 interface can be served by the DMA controller.

Refer to *Table 7* for the features available in all U(S)ART interfaces.

**Table 7. USART features** 

| USART modes/features <sup>(1)</sup>         | USART1 | USART2 | USART3 | UART4 | UART5 |
|---------------------------------------------|--------|--------|--------|-------|-------|
| Hardware flow control for modem             | Х      | Х      | Х      | -     | -     |
| Continuous communication using DMA          | Х      | Х      | Х      | Х     | -     |
| Multiprocessor communication                | Х      | Х      | Х      | Х     | Х     |
| Synchronous mode                            | Х      | Х      | Х      | -     | -     |
| Smartcard mode                              | Х      | Х      | Х      | -     | -     |
| Single-wire half-duplex communication       | Х      | Х      | Х      | Х     | Х     |
| IrDA SIR ENDEC block                        | Х      | Х      | Х      | Х     | Х     |
| LIN mode                                    | Х      | Х      | Х      | Х     | Х     |
| Dual clock domain and wakeup from Stop mode | Х      | Х      | Х      | Х     | Х     |
| Receiver timeout interrupt                  | Х      | Х      | Х      | Х     | Х     |
| Modbus communication                        | Х      | Х      | Х      | Х     | Х     |
| Auto baud rate detection                    | Х      | Х      | Х      | -     | -     |
| Driver Enable                               | Х      | Х      | Х      | -     | -     |

<sup>1.</sup> X = supported.

# 3.23 Serial peripheral interface (SPI)/Inter-integrated sound interfaces (I2S)

Up to four SPIs are able to communicate up to 18 Mbit/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits.

Two standard I2S interfaces (multiplexed with SPI2 and SPI3) supporting four different audio standards can operate as master or slave at half-duplex and full duplex communication modes. They can be configured to transfer 16 and 24 or 32 bits with 16-bit or 32-bit data resolution and synchronized by a specific signal. Audio sampling frequency from 8 kHz up to 192 kHz can be set by 8-bit programmable linear prescaler. When operating in master mode it can output a clock for an external audio component at 256 times the sampling frequency.

Refer to *Table 8* for the features available in SPI1, SPI2, SPI3 and SPI4.

| SPI features <sup>(1)</sup> | SPI1 | SPI2 | SPI3 | SPI4 |
|-----------------------------|------|------|------|------|
| Hardware CRC calculation    | X    | Х    | Х    | Х    |
| Rx/Tx FIFO                  | X    | Х    | Х    | Х    |
| NSS pulse mode              | X    | Х    | Х    | Х    |
| I2S mode                    | -    | Х    | Х    | -    |
| TI mode                     | Х    | Х    | Х    | Х    |

Table 8. STM32F398VE SPI/I2S implementation

### 3.24 Controller area network (CAN)

The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks.

<sup>1.</sup> X = supported.

### 3.25 Infrared Transmitter

The STM32F398VE provides an infrared transmitter solution. The solution is based on internal connections between TIM16 and TIM17 as shown in the figure below.

TIM17 is used to provide the carrier frequency and TIM16 provides the main signal to be sent. The infrared output signal is available on PB9 or PA13.

To generate the infrared remote control signals, TIM16 channel 1 and TIM17 channel 1 must be properly configured to generate correct waveforms. All standard IR pulse modulation modes can be obtained by programming the two timers output compare channels.



Figure 3. Infrared transmitter

### 3.26 Touch sensing controller (TSC)

The STM32F398VE provides a simple solution for adding capacitive sensing functionality to any application. The device offers up to 24 capacitive sensing channels distributed over 8 analog I/O groups.

Capacitive sensing technology is able to detect the presence of a finger near a sensor which is protected from direct touch by a dielectric (glass, plastic, etc.). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists of charging the sensor capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. To limit the CPU bandwidth usage this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate.

The touch sensing controller is fully supported by the STMTouch touch sensing firmware library which is free to use and allows touch sensing functionality to be implemented reliably in the end application.

Table 9. Capacitive sensing GPIOs available on STM32F398VE

| Group | Capacitive sensing signal name | Pin<br>name |
|-------|--------------------------------|-------------|
|       | TSC_G1_IO1                     | PA0         |
| 1     | TSC_G1_IO2                     | PA1         |
| '     | TSC_G1_IO3                     | PA2         |
|       | TSC_G1_IO4                     | PA3         |
|       | TSC_G2_IO1                     | PA4         |
| 2     | TSC_G2_IO2                     | PA5         |
| 2     | TSC_G2_IO3                     | PA6         |
|       | TSC_G2_IO4                     | PA7         |
|       | TSC_G3_IO1                     | PC5         |
| 3     | TSC_G3_IO2                     | PB0         |
| 3     | TSC_G3_IO3                     | PB1         |
|       | -                              | -           |
|       | TSC_G4_IO1                     | PA9         |
| 4     | TSC_G4_IO2                     | PA10        |
| 4     | TSC_G4_IO3                     | PA13        |
|       | TSC_G4_IO4                     | PA14        |

| Group | Capacitive sensing signal name | Pin<br>name |
|-------|--------------------------------|-------------|
|       | TSC_G5_IO1                     | PB3         |
| 5     | TSC_G5_IO2                     | PB4         |
| 5     | TSC_G5_IO3                     | PB6         |
|       | TSC_G5_IO4                     | PB7         |
|       | TSC_G6_IO1                     | PB11        |
| 6     | TSC_G6_IO2                     | PB12        |
| 0     | TSC_G6_IO3                     | PB13        |
|       | TSC_G6_IO4                     | PB14        |
|       | TSC_G7_IO1                     | PE2         |
| 7     | TSC_G7_IO2                     | PE3         |
| ,     | TSC_G7_IO3                     | PE4         |
|       | TSC_G7_IO4                     | PE5         |
|       | TSC_G8_IO1                     | PD12        |
| 8     | TSC_G8_IO2                     | PD13        |
| 0     | TSC_G8_IO3                     | PD14        |
|       | TSC_G8_IO4                     | PD15        |

Table 10. Number of capacitive sensing channels available on STM32F398VE

| Angles I/O group                      | Number of capacitive sensing channels |             |  |  |  |  |  |
|---------------------------------------|---------------------------------------|-------------|--|--|--|--|--|
| Analog I/O group                      | STM32F398VE/ZE                        | STM32F398RE |  |  |  |  |  |
| G1                                    | 3                                     | 3           |  |  |  |  |  |
| G2                                    | 3                                     | 3           |  |  |  |  |  |
| G3                                    | 3                                     | 3           |  |  |  |  |  |
| G4                                    | 3                                     | 3           |  |  |  |  |  |
| G5                                    | 3                                     | 3           |  |  |  |  |  |
| G6                                    | 3                                     | 3           |  |  |  |  |  |
| G7                                    | 3                                     | 0           |  |  |  |  |  |
| G8                                    | 3                                     | 0           |  |  |  |  |  |
| Number of capacitive sensing channels | 24                                    | 18          |  |  |  |  |  |

### 3.27 Development support

### 3.27.1 Serial wire JTAG debug port (SWJ-DP)

The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.

### 3.27.2 Embedded trace macrocell™

The ARM embedded trace macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F398VE through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. The TPA is connected to a host computer using a high-speed channel. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer running debugger software. TPA hardware is commercially available from common development tool vendors. It operates with third party debugger software tools.



### 4 Pinouts and pin description

Figure 4. STM32F398VE LQFP100 pinout



Table 11. Legend/abbreviations used in the pinout table

| Na               | me                                                                                                 | Abbreviation                                                                                                                          | Definition                                                   |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--|--|--|--|
| Pin r            | name                                                                                               | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name |                                                              |  |  |  |  |
|                  |                                                                                                    | FT                                                                                                                                    | 5 V tolerant I/O                                             |  |  |  |  |
|                  |                                                                                                    | FTf                                                                                                                                   | 5 V tolerant I/O, I2C FM+ option                             |  |  |  |  |
|                  |                                                                                                    | TTa                                                                                                                                   | 3.3 V tolerant I/O                                           |  |  |  |  |
| I/O str          | ucture TC                                                                                          |                                                                                                                                       | Standard 3.3V I/O                                            |  |  |  |  |
|                  |                                                                                                    | POR                                                                                                                                   | Dedicated to NPOR pin                                        |  |  |  |  |
|                  |                                                                                                    | В                                                                                                                                     | Dedicated to BOOT0 pin                                       |  |  |  |  |
|                  |                                                                                                    | RST                                                                                                                                   | Bi-directional reset pin with embedded weak pull-up resistor |  |  |  |  |
| No               | tes                                                                                                | Unless otherwise specified by a note, all I/Os are set as floating inputs during and after reset                                      |                                                              |  |  |  |  |
|                  | Alternate functions                                                                                | Functions selected through GPIOx_AFR registers                                                                                        |                                                              |  |  |  |  |
| Pin<br>functions | Pin unctions Additional functions Functions directly selected/enabled through peripheral registers |                                                                                                                                       |                                                              |  |  |  |  |

Table 12. STM32F398VE pin definitions

| Pin number | Pin name               | /pe      | ure              | Se    |                                                                                  |                      |
|------------|------------------------|----------|------------------|-------|----------------------------------------------------------------------------------|----------------------|
| LQFP100    | (function after reset) | Pin type | I/O<br>structure | Notes | Alternate functions                                                              | Additional functions |
| 1          | PE2                    | I/O      | FT               | (1)   | TRACECK, EVENTOUT,<br>TIM3_CH1, TSC_G7_IO1,<br>SPI4_SCK, TIM20_CH1,<br>FMC_A23   | -                    |
| 2          | PE3                    | I/O      | FT               | (1)   | TRACED0, EVENTOUT,<br>TIM3_CH2, TSC_G7_IO2,<br>SPI4_NSS, TIM20_CH2,<br>FMC_A19   | -                    |
| 3          | PE4                    | I/O      | FT               | (1)   | TRACED1, EVENTOUT,<br>TIM3_CH3, TSC_G7_IO3,<br>SPI4_NSS, TIM20_CH1N,<br>FMC_A20  | -                    |
| 4          | PE5                    | I/O      | FT               | (1)   | TRACED2, EVENTOUT,<br>TIM3_CH4, TSC_G7_IO4,<br>SPI4_MISO, TIM20_CH2N,<br>FMC_A21 | -                    |
| 5          | PE6                    | I/O      | FT               | (1)   | TRACED3, EVENTOUT,<br>SPI4_MOSI, TIM20_CH3N,<br>FMC_A22                          | WKUP3, RTC_TAMP3     |
| 6          | VBAT                   | S        | -                | -     | -                                                                                | -                    |



Table 12. STM32F398VE pin definitions (continued)

| Pin number | Pin name                          |          | I                |       | 98VE pin definitions (contin                                                                 | <b>,</b>                                            |
|------------|-----------------------------------|----------|------------------|-------|----------------------------------------------------------------------------------------------|-----------------------------------------------------|
| LQFP100    | (function after reset)            | Pin type | I/O<br>structure | Notes | Alternate functions                                                                          | Additional functions                                |
| 7          | PC13 <sup>(2)</sup>               | I/O      | TC               | -     | EVENTOUT, TIM1_CH1N                                                                          | WKUP2,RTC_TAMP1,<br>RTC_TS, RTC_OUT                 |
| 8          | PC14 -<br>OSC32_IN <sup>(2)</sup> | I/O      | TC               | -     | EVENTOUT                                                                                     | OSC32_IN                                            |
| 9          | PC15 -<br>OSC32_OUT               | I/O      | тс               | -     | EVENTOUT                                                                                     | OSC32_OUT                                           |
| 19         | PF2                               | I/O      | TTa              | (1)   | EVENTOUT, TIM20_CH3,<br>FMC_A2                                                               | ADC12_IN10                                          |
| 73         | PF6                               | I/O      | FTf              | (1)   | EVENTOUT, TIM4_CH4,<br>I2C2_SCL, USART3_RTS,<br>FMC_NIORD                                    | -                                                   |
| 10         | PF9                               | I/O      | FT               | (1)   | EVENTOUT, TIM20_BKIN,<br>TIM15_CH1, SPI2_SCK,<br>FMC_CD                                      | -                                                   |
| 11         | PF10                              | I/O      | FT               | (1)   | EVENTOUT, TIM20_BKIN2,<br>TIM15_CH2, SPI2_SCK,<br>FMC_INTR                                   | -                                                   |
| 12         | PF0-OSC_IN                        | I        | FTf              | -     | EVENTOUT, I2C2_SDA,<br>SPI2_NSS/I2S2_WS,<br>TIM1_CH3N                                        | OSC_IN                                              |
| 13         | PF1-<br>OSC_OUT                   | 0        | FTf              | -     | EVENTOUT, I2C2_SCL,<br>SPI2_SCK/I2S2_CK                                                      | OSC_OUT                                             |
| 14         | NRST                              | I-O      | RST              | -     | Device reset input/internal reset                                                            | output (active low)                                 |
| 15         | PC0                               | I/O      | TTa              | -     | EVENTOUT, TIM1_CH1                                                                           | ADC12_IN6, COMP7_INM                                |
| 16         | PC1                               | I/O      | TTa              | -     | EVENTOUT, TIM1_CH2                                                                           | ADC12_IN7, COMP7_INP                                |
| 17         | PC2                               | I/O      | TTa              | -     | EVENTOUT, TIM1_CH3,<br>COMP7_OUT                                                             | ADC12_IN8                                           |
| 18         | PC3                               | I/O      | TTa              | -     | EVENTOUT, TIM1_CH4,<br>TIM1_BKIN2                                                            | ADC12_IN9                                           |
| 20         | VSSA                              | S        | -                | (1)   | -                                                                                            | -                                                   |
| 21         | VREF+                             | S        | -                | -     | -                                                                                            | -                                                   |
| 22         | VDDA                              | S        | -                | -     | -                                                                                            | -                                                   |
| 23         | PA0                               | I/O      | ТТа              | -     | TIM2_CH1/TIM2_ETR,<br>TSC_G1_IO1, USART2_CTS,<br>COMP1_OUT, TIM8_BKIN,<br>TIM8_ETR, EVENTOUT | ADC1_IN1, COMP1_INM,<br>RTC_TAMP2, WKUP1            |
| 24         | PA1                               | I/O      | ТТа              | -     | RTC_REFIN, TIM2_CH2,<br>TSC_G1_IO2, USART2_RTS,<br>TIM15_CH1N, EVENTOUT                      | ADC1_IN2, COMP1_INP,<br>OPAMP1_VINP,<br>OPAMP3_VINP |

Table 12. STM32F398VE pin definitions (continued)

| Pin number | Pin name               |          |                  | l     | 98VE pin definitions (contin                                                                   |                                                                                                                                                           |
|------------|------------------------|----------|------------------|-------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| LQFP100    | (function after reset) | Pin type | I/O<br>structure | Notes | Alternate functions                                                                            | Additional functions                                                                                                                                      |
| 25         | PA2                    | I/O      | ТТа              | (3)   | TIM2_CH3, TSC_G1_IO3,<br>USART2_TX, COMP2_OUT,<br>TIM15_CH1, EVENTOUT                          | ADC1_IN3, COMP2_INM,<br>OPAMP1_VOUT                                                                                                                       |
| 26         | PA3                    | I/O      | ТТа              | -     | TIM2_CH4, TSC_G1_IO4,<br>USART2_RX, TIM15_CH2,<br>EVENTOUT                                     | ADC1_IN4,<br>OPAMP1_VINM/OPAMP,1_VI<br>NP                                                                                                                 |
| 27         | VSS                    | S        | -                | -     | -                                                                                              | -                                                                                                                                                         |
| 28         | VDD                    | S        | -                | (1)   | -                                                                                              | -                                                                                                                                                         |
| 29         | PA4                    | I/O      | TTa              | (3)   | TIM3_CH2, TSC_G2_IO1,<br>SPI1_NSS,<br>SPI3_NSS/I2S3_WS,<br>USART2_CK, EVENTOUT                 | ADC2_IN1, DAC1_OUT1,<br>COMP1_INM, COMP2_INM,<br>COMP3_INM, COMP4_INM,<br>COMP5_INM, COMP6_INM,<br>COMP7_INM, OPAMP4_VINP                                 |
| 30         | PA5                    | I/O      | TTa              | (3)   | TIM2_CH1/TIM2_ETR,<br>TSC_G2_IO2, SPI1_SCK,<br>EVENTOUT                                        | ADC2_IN2, DAC1_OUT2,<br>COMP1_INM, COMP2_INM,<br>COMP3_INM, COMP4_INM,<br>COMP5_INM, COMP6_INM,<br>COMP7_INM, OPAMP1_VINP,<br>OPAMP2_VINM,<br>OPAMP3_VINP |
| 31         | PA6                    | I/O      | ТТа              | (3)   | TIM16_CH1, TIM3_CH1,<br>TSC_G2_IO3, TIM8_BKIN,<br>SPI1_MISO, TIM1_BKIN,<br>COMP1_OUT, EVENTOUT | ADC2_IN3, OPAMP2_VOUT                                                                                                                                     |
| 32         | PA7                    | I/O      | ТТа              | -     | TIM17_CH1, TIM3_CH2,<br>TSC_G2_IO4, TIM8_CH1N,<br>SPI1_MOSI, TIM1_CH1N,<br>EVENTOUT            | ADC2_IN4, COMP2_INP,<br>OPAMP1_VINP,<br>OPAMP2_VINP                                                                                                       |
| 33         | PC4                    | I/O      | ТТа              | -     | EVENTOUT, TIM1_ETR,<br>USART1_TX                                                               | ADC2_IN5                                                                                                                                                  |
| 34         | PC5                    | I/O      | ТТа              | -     | EVENTOUT, TIM15_BKIN,<br>TSC_G3_IO1, USART1_RX                                                 | ADC2_IN11, OPAMP1_VINM,<br>OPAMP2_VINM                                                                                                                    |
| 35         | PB0                    | I/O      | ТТа              | -     | TIM3_CH3, TSC_G3_IO2,<br>TIM8_CH2N, TIM1_CH2N,<br>EVENTOUT                                     | ADC3_IN12, COMP4_INP,<br>OPAMP2_VINP,<br>OPAMP3_VINP                                                                                                      |
| 36         | PB1                    | I/O      | ТТа              | (3)   | TIM3_CH4, TSC_G3_IO3,<br>TIM8_CH3N, TIM1_CH3N,<br>COMP4_OUT, EVENTOUT                          | ADC3_IN1, OPAMP3_VOUT                                                                                                                                     |
| 37         | NPOR                   | I        | POR              | -     | Device power on reset input                                                                    |                                                                                                                                                           |
| 38         | PE7                    | I/O      | ТТа              | (1)   | EVENTOUT, TIM1_ETR,<br>FMC_D4                                                                  | ADC3_IN13                                                                                                                                                 |
| 39         | PE8                    | I/O      | ТТа              | (1)   | EVENTOUT, TIM1_CH1N, FMC_D5                                                                    | ADC34_IN6, COMP4_INM                                                                                                                                      |



Table 12. STM32F398VE pin definitions (continued)

| Pin number | Pin name               |          | 1                |       | pin deminions (contin                                                                 |                                                     |
|------------|------------------------|----------|------------------|-------|---------------------------------------------------------------------------------------|-----------------------------------------------------|
| LQFP100    | (function after reset) | Pin type | I/O<br>structure | Notes | Alternate functions                                                                   | Additional functions                                |
| 40         | PE9                    | I/O      | TTa              | (1)   | EVENTOUT, TIM1_CH1, FMC_D6                                                            | ADC3_IN2                                            |
| 41         | PE10                   | I/O      | TTa              | (1)   | EVENTOUT, TIM1_CH2N,<br>FMC_D7                                                        | ADC3_IN14                                           |
| 42         | PE11                   | I/O      | TTa              | (1)   | EVENTOUT, TIM1_CH2,<br>SPI4_NSS, FMC_D8                                               | ADC3_IN15                                           |
| 43         | PE12                   | I/O      | ТТа              | (1)   | EVENTOUT, TIM1_CH3N,<br>SPI4_SCK, FMC_D9                                              | ADC3_IN16                                           |
| 44         | PE13                   | I/O      | ТТа              | (1)   | EVENTOUT, TIM1_CH3,<br>SPI4_MISO, FMC_D10                                             | ADC3_IN3                                            |
| 45         | PE14                   | I/O      | ТТа              | (1)   | EVENTOUT, TIM1_CH4,<br>SPI4_MOSI, TIM1_BKIN2,<br>FMC_D11                              | ADC4_IN1                                            |
| 46         | PE15                   | I/O      | ТТа              | (1)   | EVENTOUT, TIM1_BKIN,<br>USART3_RX, FMC_D12                                            | ADC4_IN2                                            |
| 47         | PB10                   | I/O      | ТТа              | -     | TIM2_CH3, TSC_SYNC,<br>USART3_TX, EVENTOUT                                            | COMP5_INM,<br>OPAMP3_VINM,<br>OPAMP4_VINM           |
| 48         | PB11                   | I/O      | TTa              | -     | TIM2_CH4, TSC_G6_IO1,<br>USART3_RX, EVENTOUT                                          | ADC12_IN14, COMP6_INP,<br>OPAMP4_VINP               |
| 49         | VSS                    | S        | -                | -     | -                                                                                     | -                                                   |
| 50         | VDD                    | S        | -                | -     | -                                                                                     | -                                                   |
| 51         | PB12                   | I/O      | ТТа              | (3)   | TSC_G6_IO2, I2C2_SMBAL,<br>SPI2_NSS/I2S2_WS,<br>TIM1_BKIN, USART3_CK,<br>EVENTOUT     | ADC4_IN3, COMP3_INM,<br>OPAMP4_VOUT                 |
| 52         | PB13                   | I/O      | ТТа              | -     | TSC_G6_IO3,<br>SPI2_SCK/I2S2_CK,<br>TIM1_CH1N, USART3_CTS,<br>EVENTOUT                | ADC3_IN5, COMP5_INP,<br>OPAMP3_VINP,<br>OPAMP4_VINP |
| 53         | PB14                   | I/O      | ТТа              | -     | TIM15_CH1, TSC_G6_IO4,<br>SPI2_MISO/I2S2ext_SD,<br>TIM1_CH2N, USART3_RTS,<br>EVENTOUT | ADC4_IN4, COMP3_INP,<br>OPAMP2_VINP                 |
| 54         | PB15                   | I/O      | ТТа              | -     | RTC_REFIN, TIM15_CH2,<br>TIM15_CH1N, TIM1_CH3N,<br>SPI2_MOSI/I2S2_SD,<br>EVENTOUT     | ADC4_IN5, COMP6_INM                                 |
| 55         | PD8                    | I/O      | ТТа              | (1)   | EVENTOUT, USART3_TX,<br>FMC_D13                                                       | ADC4_IN12, OPAMP4_VINM                              |
| 56         | PD9                    | I/O      | ТТа              | (1)   | EVENTOUT, USART3_RX,<br>FMC_D14                                                       | ADC4_IN13                                           |

Table 12. STM32F398VE pin definitions (continued)

| Pin number | Pin name               | l .      |                  | l     | pin definitions (contin                                                                                                              | ,                       |
|------------|------------------------|----------|------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100    | (function after reset) | Pin type | I/O<br>structure | Notes | Alternate functions                                                                                                                  | Additional functions    |
| 57         | PD10                   | I/O      | ТТа              | (1)   | EVENTOUT, USART3_CK, FMC_D15                                                                                                         | ADC34_IN7, COMP6_INM    |
| 58         | PD11                   | I/O      | ТТа              | (1)   | EVENTOUT, USART3_CTS,<br>FMC_A16                                                                                                     | ADC34_IN8, OPAMP4_VINP  |
| 59         | PD12                   | I/O      | ТТа              | (1)   | EVENTOUT, TIM4_CH1,<br>TSC_G8_IO1, USART3_RTS,<br>FMC_A17                                                                            | ADC34_IN9               |
| 60         | PD13                   | I/O      | ТТа              | (1)   | EVENTOUT, TIM4_CH2,<br>TSC_G8_IO2, FMC_A18                                                                                           | ADC34_IN10, COMP5_INM   |
| 61         | PD14                   | I/O      | ТТа              | (1)   | EVENTOUT, TIM4_CH3,<br>TSC_G8_IO3, FMC_D0                                                                                            | ADC34_IN11, OPAMP2_VINP |
| 62         | PD15                   | I/O      | ТТа              | (1)   | EVENTOUT, TIM4_CH4,<br>TSC_G8_IO4, SPI2_NSS,<br>FMC_D1                                                                               | COMP3_INM               |
| 63         | PC6                    | I/O      | FT               | -     | EVENTOUT, TIM3_CH1,<br>TIM8_CH1, I2S2_MCK,<br>COMP6_OUT                                                                              | -                       |
| 64         | PC7                    | I/O      | FT               | -     | EVENTOUT, TIM3_CH2,<br>TIM8_CH2, I2S3_MCK,<br>COMP5_OUT                                                                              | -                       |
| 65         | PC8                    | I/O      | FT               | -     | EVENTOUT, TIM3_CH3,<br>TIM8_CH3, COMP3_OUT                                                                                           | -                       |
| 66         | PC9                    | I/O      | FTf              | -     | EVENTOUT, TIM3_CH4,<br>I2C3_SDA, TIM8_CH4,<br>I2SCKIN, TIM8_BKIN2                                                                    | -                       |
| 67         | PA8                    | I/O      | FTf              | -     | MCO, I2C3_SCL,<br>I2C2_SMBAL, I2S2_MCK,<br>TIM1_CH1, USART1_CK,<br>COMP3_OUT, TIM4_ETR,<br>EVENTOUT                                  | -                       |
| 68         | PA9                    | I/O      | FTf              | -     | I2C3_SMBAL, TSC_G4_IO1,<br>I2C2_SCL, I2S3_MCK,<br>TIM1_CH2, USART1_TX,<br>COMP5_OUT, TIM15_BKIN,<br>TIM2_CH3, EVENTOUT               | -                       |
| 69         | PA10                   | I/O      | FTf              | -     | TIM17_BKIN, TSC_G4_IO2,<br>I2C2_SDA,<br>SPI2_MISO/I2S2ext_SD,<br>TIM1_CH3, USART1_RX,<br>COMP6_OUT, TIM2_CH4,<br>TIM8_BKIN, EVENTOUT | -                       |



Table 12. STM32F398VE pin definitions (continued)

| Pin number | Pin name               |          |                  |       | 98VE pin definitions (contin                                                                                                     |                      |
|------------|------------------------|----------|------------------|-------|----------------------------------------------------------------------------------------------------------------------------------|----------------------|
| LQFP100    | (function after reset) | Pin type | I/O<br>structure | Notes | Alternate functions                                                                                                              | Additional functions |
| 70         | PA11                   | I/O      | FT               | -     | SPI2_MOSI/I2S2_SD,<br>TIM1_CH1N, USART1_CTS,<br>COMP1_OUT, CAN_RX,<br>TIM4_CH1, TIM1_CH4,<br>TIM1_BKIN2, EVENTOUT                | -                    |
| 71         | PA12                   | I/O      | FT               | -     | TIM16_CH1, I2SCKIN,<br>TIM1_CH2N, USART1_RTS,<br>COMP2_OUT, CAN_TX,<br>TIM4_CH2, TIM1_ETR,<br>EVENTOUT                           | -                    |
| 72         | PA13                   | I/O      | FT               | -     | SWDIO-JTMS, TIM16_CH1N,<br>TSC_G4_IO3, IR-OUT,<br>USART3_CTS, TIM4_CH3,<br>EVENTOUT                                              | -                    |
| 74         | VSS                    | S        | -                | -     | -                                                                                                                                | -                    |
| 75         | VDD                    | S        | -                | -     | -                                                                                                                                | -                    |
| 76         | PA14                   | I/O      | FTf              | -     | SWCLK-JTCK, TSC_G4_IO4,<br>I2C1_SDA, TIM8_CH2,<br>TIM1_BKIN, USART2_TX,<br>EVENTOUT                                              | -                    |
| 77         | PA15                   | I/O      | FTf              | -     | JTDI, TIM2_CH1/TIM2_ETR,<br>TIM8_CH1, TSC_SYNC,<br>I2C1_SCL, SPI1_NSS,<br>SPI3_NSS/I2S3_WS,<br>USART2_RX, TIM1_BKIN,<br>EVENTOUT | -                    |
| 78         | PC10                   | I/O      | FT               | -     | EVENTOUT, TIM8_CH1N,<br>UART4_TX,<br>SPI3_SCK/I2S3_CK,<br>USART3_TX                                                              | -                    |
| 79         | PC11                   | I/O      | FT               | -     | EVENTOUT, TIM8_CH2N,<br>UART4_RX,<br>SPI3_MISO/I2S3ext_SD,<br>USART3_RX                                                          | -                    |
| 80         | PC12                   | I/O      | FT               | -     | EVENTOUT, TIM8_CH3N,<br>UART5_TX,<br>SPI3_MOSI/I2S3_SD,<br>USART3_CK                                                             | -                    |
| 81         | PD0                    | I/O      | FT               | (1)   | EVENTOUT, CAN_RX,<br>FMC_D2                                                                                                      | -                    |
| 82         | PD1                    | I/O      | FT               | (1)   | EVENTOUT, TIM8_CH4,<br>TIM8_BKIN2, CAN_TX,<br>FMC_D3                                                                             | -                    |



Table 12. STM32F398VE pin definitions (continued)

| Pin number | Pin name                  |          |                  | ı —   | pin deminions (contin                                                                                                              |                      |
|------------|---------------------------|----------|------------------|-------|------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| LQFP100    | (function<br>after reset) | Pin type | I/O<br>structure | Notes | Alternate functions                                                                                                                | Additional functions |
| 83         | PD2                       | I/O      | FT               | -     | EVENTOUT, TIM3_ETR,<br>TIM8_BKIN, UART5_RX                                                                                         | -                    |
| 84         | PD3                       | I/O      | FT               | (1)   | EVENTOUT,<br>TIM2_CH1/TIM2_ETR,<br>USART2_CTS, FMC_CLK                                                                             | -                    |
| 85         | PD4                       | I/O      | FT               | (1)   | EVENTOUT, TIM2_CH2,<br>USART2_RTS, FMC_NOE                                                                                         | -                    |
| 86         | PD5                       | I/O      | FT               | (1)   | EVENTOUT, USART2_TX,<br>FMC_NWE                                                                                                    | -                    |
| 87         | PD6                       | I/O      | FT               | (1)   | EVENTOUT, TIM2_CH4,<br>USART2_RX, FMC_NWAIT                                                                                        | -                    |
| 88         | PD7                       | I/O      | FT               | (1)   | EVENTOUT, TIM2_CH3,<br>USART2_CK,<br>FMC_NE1/FMC_NCE2                                                                              | -                    |
| 89         | PB3                       | I/O      | FT               | -     | JTDO-TRACESWO, TIM2_CH2, TIM4_ETR, TSC_G5_IO1, TIM8_CH1N, SPI1_SCK, SPI3_SCK/I2S3_CK, USART2_TX, TIM3_ETR, EVENTOUT                | -                    |
| 90         | PB4                       | I/O      | FT               | -     | JTRST, TIM16_CH1,<br>TIM3_CH1, TSC_G5_IO2,<br>TIM8_CH2N, SPI1_MISO,<br>SPI3_MISO/I2S3ext_SD,<br>USART2_RX, TIM17_BKIN,<br>EVENTOUT | -                    |
| 91         | PB5                       | I/O      | FTf              | -     | TIM16_BKIN, TIM3_CH2,<br>TIM8_CH3N, I2C1_SMBAI,<br>SPI1_MOSI,<br>SPI3_MOSI/I2S3_SD,<br>USART2_CK, I2C3_SDA,<br>TIM17_CH1, EVENTOUT | -                    |
| 92         | PB6                       | I/O      | FTf              | -     | TIM16_CH1N, TIM4_CH1,<br>TSC_G5_IO3, I2C1_SCL,<br>TIM8_CH1, TIM8_ETR,<br>USART1_TX, TIM8_BKIN2,<br>EVENTOUT                        | -                    |
| 93         | PB7                       | I/O      | FTf              | -     | TIM17_CH1N, TIM4_CH2,<br>TSC_G5_IO4, I2C1_SDA,<br>TIM8_BKIN, USART1_RX,<br>TIM3_CH4, FMC_NADV,<br>EVENTOUT                         | -                    |
| 94         | воото                     | I        | -                | -     | -                                                                                                                                  | -                    |



Table 12. STM32F398VE pin definitions (continued)

| Pin number | Pin name               | /pe      | ure              | Sé    |                                                                                                                  |                      |
|------------|------------------------|----------|------------------|-------|------------------------------------------------------------------------------------------------------------------|----------------------|
| LQFP100    | (function after reset) | Pin type | I/O<br>structure | Notes | Alternate functions                                                                                              | Additional functions |
| 95         | PB8                    | I/O      | FTf              | -     | TIM16_CH1, TIM4_CH3,<br>TSC_SYNC, I2C1_SCL,<br>USART3_RX, COMP1_OUT,<br>CAN_RX, TIM8_CH2,<br>TIM1_BKIN, EVENTOUT | -                    |
| 96         | PB9                    | I/O      | FTf              | -     | TIM17_CH1, TIM4_CH4,<br>I2C1_SDA, IR-OUT,<br>USART3_TX, COMP2_OUT,<br>CAN_TX, TIM8_CH3,<br>EVENTOUT              | -                    |
| 97         | PE0                    | I/O      | FT               | (1)   | EVENTOUT, TIM4_ETR,<br>TIM16_CH1, TIM20_ETR,<br>USART1_TX, FMC_NBL0                                              | -                    |
| 98         | PE1                    | I/O      | FT               | (1)   | EVENTOUT, TIM17_CH1,<br>TIM20_CH4, USART1_RX,<br>FMC_NBL1                                                        | -                    |
| 99         | 99 VSS S               |          |                  |       | -                                                                                                                | -                    |
| 100        | VDD                    | S        |                  | -     | -                                                                                                                | -                    |

<sup>1.</sup> Function availability depends on the chosen device.

After the first backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the Backup registers which is not reset by the main reset. For details on how to manage these GPIOs, refer to the Battery backup domain and BKP register description sections in the RM0316 reference manual.

3. These GPIOs offer a reduced touch sensing sensitivity. It is thus recommended to use them as sampling capacitor I/O.



PC13, PC14 and PC15 are supplied through the power switch. Since the switch sinks only a limited amount of current (3 mA), the use of GPIO PC13 to PC15 in output mode is limited:

 The speed should not exceed 2 MHz with a maximum load of 30 pF
 These GPIOs must not be used as current sources (e.g. to drive an LED)

| Table 13. STM32F398VE alternate function mapping | Table 13. STM32F3 | 398VE alternate | function | mapping |
|--------------------------------------------------|-------------------|-----------------|----------|---------|
|--------------------------------------------------|-------------------|-----------------|----------|---------|

|        |      | AF0           | AF1                         | AF2                                         | AF3                                     | AF4                         | AF5                                                                     | AF6                                                | AF7                                    | AF8                            | AF9               | AF10              | AF11   | AF12               | AF13 | AF14 | AF15         |
|--------|------|---------------|-----------------------------|---------------------------------------------|-----------------------------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------|--------------------------------|-------------------|-------------------|--------|--------------------|------|------|--------------|
|        | Port | SYS_AF        | TIM2/15/<br>16/17/E<br>VENT | 12C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3/TIM<br>8/20/15/G<br>PCOMP7<br>/TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>TIM8/Infra<br>red | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>3/5/6 | 12C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FS<br>MC/TIM1 | -    | ı    | EVENT        |
|        | PA0  | -             | TIM2_<br>CH1/TIM<br>2_ETR   | -                                           | TSC_G1<br>_IO1                          | -                           | -                                                                       | -                                                  | USART2_<br>CTS                         | COMP1_<br>OUT                  | TIM8_<br>BKIN     | TIM8_<br>ETR      | -      | -                  | -    | ı    | EVENT<br>OUT |
|        | PA1  | RTC_<br>REFIN | TIM2_<br>CH2                | -                                           | TSC_G1<br>_IO2                          | -                           | -                                                                       | -                                                  | USART2_<br>RTS                         | -                              | TIM15_<br>CH1N    | -                 | -      | -                  | -    | -    | EVENT<br>OUT |
|        | PA2  | -             | TIM2_<br>CH3                | -                                           | TSC_G1<br>_IO3                          | -                           | -                                                                       | -                                                  | USART2_<br>TX                          | COMP2_<br>OUT                  | TIM15_<br>CH1     | -                 | -      | -                  | -    | -    | EVENT<br>OUT |
|        | PA3  | -             | TIM2_<br>CH4                | -                                           | TSC_G1<br>_IO4                          | -                           | -                                                                       | -                                                  | USART2_<br>RX                          | -                              | TIM15_<br>CH2     | -                 | -      | -                  | -    | -    | EVENT<br>OUT |
| Port A | PA4  | -             |                             | TIM3_<br>CH2                                | TSC_G2<br>_IO1                          | -                           | SPI1_NSS                                                                | SPI3_NSS<br>/I2S3_WS                               | USART2_<br>CK                          | -                              | -                 | -                 | -      | -                  | -    | -    | EVENT<br>OUT |
|        | PA5  | -             | TIM2_<br>CH1/TIM<br>2_ETR   | -                                           | TSC_G2<br>_IO2                          | -                           | SPI1_SCK                                                                | -                                                  | -                                      | -                              | -                 | ı                 | -      | -                  | -    | ı    | EVENT<br>OUT |
|        | PA6  | -             | TIM16_<br>CH1               | TIM3_<br>CH1                                | TSC_G2<br>_IO3                          | TIM8_BKI<br>N               | SPI1_<br>MISO                                                           | TIM1_<br>BKIN                                      | -                                      | COMP1_<br>OUT                  | -                 | ı                 | -      | -                  | -    | ı    | EVENT<br>OUT |
|        | PA7  | -             | TIM17_<br>CH1               | TIM3_<br>CH2                                | TSC_G2<br>_IO4                          | TIM8_CH<br>1N               | SPI1_<br>MOSI                                                           | TIM1_<br>CH1N                                      | -                                      | -                              | -                 | -                 | -      | -                  | -    | -    | EVENT<br>OUT |
|        | PA8  | MCO           | -                           | -                                           | I2C3_<br>SCL                            | I2C2_<br>SMBAL              | I2S2_<br>MCK                                                            | TIM1_<br>CH1                                       | USART1_<br>CK                          | COMP3_<br>OUT                  | -                 | TIM4_<br>ETR      | -      | -                  | -    | -    | EVENT<br>OUT |
|        | PA9  | -             | -                           | I2C3_<br>SMBAL                              | TSC_G4<br>_IO1                          | I2C2_SCL                    | I2S3_<br>MCK                                                            | TIM1_<br>CH2                                       | USART1_<br>TX                          | COMP5_<br>OUT                  | TIM15_<br>BKIN    | TIM2_<br>CH3      | -      | -                  | -    | -    | EVENT<br>OUT |

|          |      |                       |                             |                                             | Table 1                                 | 3. STM32                    | 2F398VE                                                                 | alternate                                          | e functio                              | n mappi                        | ng (cont          | inued)            |               |                    |      |      |              |
|----------|------|-----------------------|-----------------------------|---------------------------------------------|-----------------------------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------|--------------------------------|-------------------|-------------------|---------------|--------------------|------|------|--------------|
|          |      | AF0                   | AF1                         | AF2                                         | AF3                                     | AF4                         | AF5                                                                     | AF6                                                | AF7                                    | AF8                            | AF9               | AF10              | AF11          | AF12               | AF13 | AF14 | AF15         |
| ı        | Port | SYS_AF                | TIM2/15/<br>16/17/E<br>VENT | 12C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3/TIM<br>8/20/15/G<br>PCOMP7<br>/TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>TIM8/Infra<br>red | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>3/5/6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8        | SDIO/FS<br>MC/TIM1 | -    | -    | EVENT        |
|          | PA10 | -                     | TIM17_<br>BKIN              | -                                           | TSC_G4<br>_IO2                          | I2C2_SDA                    | SPI2_MIS<br>O/I2S2ext<br>_SD                                            | TIM1_<br>CH3                                       | USART1_<br>RX                          | COMP6_<br>OUT                  | -                 | TIM2_<br>CH4      | TIM8_B<br>KIN | -                  | -    | -    | EVENT<br>OUT |
|          | PA11 | -                     | -                           | -                                           | -                                       | -                           | SPI2_MO<br>SI/I2S2_<br>SD                                               | TIM1_<br>CH1N                                      | USART1_<br>CTS                         | COMP1_<br>OUT                  | CAN_RX            | TIM4_<br>CH1      | TIM1_<br>CH4  | TIM1_<br>BKIN2     | -    | -    | EVENT<br>OUT |
| Port A   | PA12 | -                     | TIM16_<br>CH1               | -                                           | -                                       | -                           | I2SCKIN                                                                 | TIM1_<br>CH2N                                      | USART1_<br>RTS                         | COMP2_<br>OUT                  | CAN_TX            | TIM4_<br>CH2      | TIM1_<br>ETR  | -                  | -    | -    | EVENT<br>OUT |
|          | PA13 | SWDIO-<br>JTMS        | TIM16_<br>CH1N              | -                                           | TSC_G4<br>_IO3                          | -                           | IR-OUT                                                                  | -                                                  | USART3_<br>CTS                         | -                              | -                 | TIM4_<br>CH3      | -             | -                  | -    | -    | EVENT<br>OUT |
|          | PA14 | SWCLK-<br>JTCK        | -                           | -                                           | TSC_G4<br>_IO4                          | I2C1_SDA                    | TIM8_<br>CH2                                                            | TIM1_<br>BKIN                                      | USART2_<br>TX                          | 1                              | -                 | 1                 | 1             | -                  | i    | -    | EVENT<br>OUT |
|          | PA15 | JTDI                  | TIM2_<br>CH1/TIM<br>2_ETR   | TIM8_<br>CH1                                | TSC_<br>SYNC                            | I2C1_SCL                    | SPI1_NSS                                                                | SPI3_NSS<br>/I2S3_WS                               | USART2_<br>RX                          | -                              | TIM1_<br>BKIN     | -                 | -             | -                  | -    | -    | EVENT<br>OUT |
|          | PB0  | -                     | -                           | TIM3_<br>CH3                                | TSC_G3<br>_IO2                          | TIM8_<br>CH2N               | -                                                                       | TIM1_<br>CH2N                                      | -                                      | -                              | -                 | -                 |               | -                  | -    |      | EVENT<br>OUT |
| <u>ه</u> | PB1  | -                     | -                           | TIM3_<br>CH4                                | TSC_G3<br>_IO3                          | TIM8_<br>CH3N               | -                                                                       | TIM1_<br>CH3N                                      | -                                      | COMP4_<br>OUT                  | -                 | -                 | -             | -                  | -    | -    | EVENT<br>OUT |
| Port B   | PB3  | JTDO-<br>TRACES<br>WO | TIM2_<br>CH2                | TIM4_<br>ETR                                | TSC_G5<br>_IO1                          | TIM8_<br>CH1N               | SPI1_SCK                                                                | SPI3_SCK<br>/I2S3_CK                               | USART2_<br>TX                          | -                              | -                 | TIM3_<br>ETR      | -             | -                  | -    | -    | EVENT<br>OUT |





Table 13. STM32F398VE alternate function mapping (continued)

|        |      | AF0    | AF1                         | AF2                                         | AF3                                     | AF4                         | AF5                                                                     | AF6                                                | AF7                                    | AF8                            | AF9               | AF10              | AF11   | AF12               | AF13 | AF14 | AF15         |
|--------|------|--------|-----------------------------|---------------------------------------------|-----------------------------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------|--------------------------------|-------------------|-------------------|--------|--------------------|------|------|--------------|
|        | Port | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3/TIM<br>8/20/15/G<br>PCOMP7<br>/TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>TIM8/Infra<br>red | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>3/5/6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FS<br>MC/TIM1 | -    | -    | EVENT        |
|        | PB4  | JTRST  | TIM16_<br>CH1               | TIM3_<br>CH1                                | TSC_G5<br>_IO2                          | TIM8_<br>CH2N               | SPI1_<br>MISO                                                           | SPI3_MIS<br>O/I2S3ext<br>_SD                       | USART2_<br>RX                          | -                              | -                 | TIM17_<br>BKIN    | -      | -                  | -    | ·    | EVENT<br>OUT |
|        | PB5  | -      | TIM16_<br>BKIN              | TIM3_<br>CH2                                | TIM8_<br>CH3N                           | I2C1_<br>SMBAI              | SPI1_<br>MOSI                                                           | SPI3_MO<br>SI/I2S3_<br>SD                          | USART2_<br>CK                          | I2C3_SDA                       | -                 | TIM17_<br>CH1     | -      | -                  | -    | -    | EVENT<br>OUT |
|        | PB6  | -      | TIM16_<br>CH1N              | TIM4_<br>CH1                                | TSC_G5<br>_IO3                          | I2C1_SCL                    | TIM8_<br>CH1                                                            | TIM8_<br>ETR                                       | USART1_<br>TX                          | -                              | -                 | TIM8_<br>BKIN2    | -      | -                  | -    | -    | EVENT<br>OUT |
|        | PB7  | -      | TIM17_<br>CH1N              | TIM4_<br>CH2                                | TSC_G5<br>_IO4                          | I2C1_SDA                    | TIM8_<br>BKIN                                                           | -                                                  | USART1_<br>RX                          | -                              | -                 | TIM3_<br>CH4      | -      | FMC_<br>NADV       | -    | -    | EVENT<br>OUT |
| Port B | PB8  | -      | TIM16_<br>CH1               | TIM4_<br>CH3                                | TSC_<br>SYNC                            | I2C1_SCL                    | -                                                                       | -                                                  | USART3_<br>RX                          | COMP1_<br>OUT                  | CAN_RX            | TIM8_<br>CH2      | -      | TIM1_<br>BKIN      | -    | -    | EVENT<br>OUT |
| Por    | PB9  | -      | TIM17_<br>CH1               | TIM4_<br>CH4                                | -                                       | I2C1_SDA                    | -                                                                       | IR-OUT                                             | USART3_<br>TX                          | COMP2_<br>OUT                  | CAN_TX            | TIM8_<br>CH3      | -      | -                  | -    | =    | EVENT<br>OUT |
|        | PB10 | -      | TIM2_<br>CH3                | -                                           | TSC_<br>SYNC                            | -                           | -                                                                       | -                                                  | USART3_<br>TX                          | -                              | -                 | -                 | -      | -                  | -    | =    | EVENT<br>OUT |
|        | PB11 | -      | TIM2_<br>CH4                | -                                           | TSC_G6<br>_IO1                          | -                           | -                                                                       | -                                                  | USART3_<br>RX                          | -                              | -                 | -                 | -      | -                  | -    | -    | EVENT<br>OUT |
|        | PB12 | -      | -                           | -                                           | TSC_G6<br>_IO2                          | I2C2_<br>SMBAL              | SPI2_NSS<br>/I2S2_WS                                                    | TIM1_<br>BKIN                                      | USART3_<br>CK                          | -                              | -                 | -                 | -      | -                  | -    | -    | EVENT<br>OUT |
|        | PB13 | -      | -                           | -                                           | TSC_G6<br>_IO3                          | -                           | SPI2_SCK<br>/I2S2_CK                                                    | TIM1_<br>CH1N                                      | USART3_<br>CTS                         | -                              | -                 | -                 | -      | -                  | -    | -    | EVENT<br>OUT |

|        |      |               |                             |                                             | Table 1                                 | 3. STM32                    | 2F398VE                                                                 | alternate                                          | e functio                              | n mappi                        | ng (cont          | inued)            |        |                    |      |      |              |
|--------|------|---------------|-----------------------------|---------------------------------------------|-----------------------------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------|--------------------------------|-------------------|-------------------|--------|--------------------|------|------|--------------|
|        |      | AF0           | AF1                         | AF2                                         | AF3                                     | AF4                         | AF5                                                                     | AF6                                                | AF7                                    | AF8                            | AF9               | AF10              | AF11   | AF12               | AF13 | AF14 | AF15         |
| ı      | Port | SYS_AF        | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3/TIM<br>8/20/15/G<br>PCOMP7<br>/TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>TIM8/Infra<br>red | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>3/5/6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FS<br>MC/TIM1 | -    | •    | EVENT        |
|        | PB14 | -             | TIM15_<br>CH1               | -                                           | TSC_G6<br>_IO4                          | -                           | SPI2_MIS<br>O/I2S2ext<br>_SD                                            | TIM1_<br>CH2N                                      | USART3_<br>RTS                         | -                              | -                 | -                 | -      | -                  | -    | -    | EVENT<br>OUT |
| Port B | PB15 | RTC_<br>REFIN | TIM15_<br>CH2               | TIM15_<br>CH1N                              | -                                       | TIM1_<br>CH3N               | SPI2_MO<br>SI/I2S2_S<br>D                                               | -                                                  | -                                      | -                              | -                 | -                 | -      | -                  | -    | -    | EVENT<br>OUT |
|        | PC0  | -             | EVENT<br>OUT                | TIM1_<br>CH1                                | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | -                  | -    | =    | -            |
|        | PC1  | -             | EVENT<br>OUT                | TIM1_<br>CH2                                | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | -                  | -    | -    | -            |
|        | PC2  | -             | EVENT<br>OUT                | TIM1_<br>CH3                                | COMP7_<br>OUT                           | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | -                  | -    | -    | -            |
|        | PC3  | -             | EVENT<br>OUT                | TIM1_<br>CH4                                | -                                       | -                           | -                                                                       | TIM1_<br>BKIN2                                     | -                                      | -                              | -                 | -                 | -      | -                  | -    | -    | -            |
| ç      | PC4  | -             | EVENT<br>OUT                | TIM1_<br>ETR                                | -                                       | -                           | -                                                                       | -                                                  | USART1_<br>TX                          | -                              | -                 | -                 | -      | -                  | -    | -    | -            |
| Port C | PC5  | -             | EVENT<br>OUT                | TIM15_<br>BKIN                              | TSC_G3<br>_IO1                          | -                           | -                                                                       | -                                                  | USART1_<br>RX                          | -                              | -                 | -                 | -      | -                  | -    | -    | -            |
|        | PC6  | -             | EVENT<br>OUT                | TIM3_<br>CH1                                | -                                       | TIM8_<br>CH1                | -                                                                       | I2S2_<br>MCK                                       | COMP6_<br>OUT                          | -                              | -                 | -                 | -      | -                  | -    | -    | -            |
|        | PC7  | -             | EVENT<br>OUT                | TIM3_<br>CH2                                | -                                       | TIM8_<br>CH2                | -                                                                       | I2S3_<br>MCK                                       | COMP5_<br>OUT                          | -                              | -                 | -                 | -      | -                  | -    | -    | -            |
|        | PC8  | -             | EVENT<br>OUT                | TIM3_<br>CH3                                | -                                       | TIM8_<br>CH3                | -                                                                       | -                                                  | COMP3_<br>OUT                          | -                              | -                 | -                 | -      | -                  | -    | -    | -            |

TIM8\_ BKIN2

I2SCKIN



PC9

EVENT OUT TIM3\_ CH4 I2C3\_ SDA TIM8\_ CH4



Table 13. STM32F398VE alternate function mapping (continued)

|        |      | AF0    | AF1                         | AF2                                         | AF3                                     | AF4                         | AF5                                                                     | AF6                                                | AF7                                    | AF8                            | AF9               | AF10              | AF11   | AF12               | AF13 | AF14 | AF15  |
|--------|------|--------|-----------------------------|---------------------------------------------|-----------------------------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------|--------------------------------|-------------------|-------------------|--------|--------------------|------|------|-------|
|        | Port | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3/TIM<br>8/20/15/G<br>PCOMP7<br>/TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>TIM8/Infra<br>red | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>3/5/6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FS<br>MC/TIM1 | ,    | ı    | EVENT |
|        | PC10 | -      | EVENT<br>OUT                | -                                           | -                                       | TIM8_<br>CH1N               | UART4_<br>TX                                                            | SPI3_SCK<br>/I2S3_CK                               | USART3_<br>TX                          | -                              | -                 | -                 | -      | -                  | -    | -    | -     |
|        | PC11 | -      | EVENT<br>OUT                | -                                           | -                                       | TIM8_<br>CH2N               | UART4_<br>RX                                                            | SPI3_MIS<br>O/I2S3ext<br>_SD                       | USART3_<br>RX                          | -                              | -                 | -                 | -      | -                  | -    | -    | -     |
| Port C | PC12 | -      | EVENT<br>OUT                | -                                           | -                                       | TIM8_<br>CH3N               | UART5_<br>TX                                                            | SPI3_MO<br>SI/I2S3_<br>SD                          | USART3_<br>CK                          | -                              | -                 | -                 | -      | -                  | -    | -    | -     |
|        | PC13 | -      | EVENT<br>OUT                | -                                           | -                                       | TIM1_<br>CH1N               | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | -                  | -    | -    | -     |
|        | PC14 | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | -                  | -,   | -    | -     |
|        | PC15 | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | -                  | -    | -    | -     |
|        | PD0  | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | CAN_RX                                 | -                              | -                 | -                 | -      | FMC_D2             | -    | -    | -     |
|        | PD1  | -      | EVENT<br>OUT                | •                                           | -                                       | TIM8_<br>CH4                |                                                                         | TIM8_<br>BKIN2                                     | CAN_TX                                 | -                              | -                 | -                 | -      | FMC_D3             | -    | 1    | -     |
| Port D | PD2  | -      | EVENT<br>OUT                | TIM3_<br>ETR                                | -                                       | TIM8_<br>BKIN               | UART5_<br>RX                                                            | -                                                  | -                                      | -                              | -                 | -                 | =      | -                  | -    | =    | -     |
|        | PD3  | -      | EVENT<br>OUT                | TIM2_CH<br>1/TIM2_<br>ETR                   | -                                       | -                           | -                                                                       | -                                                  | USART2_<br>CTS                         | -                              | -                 | -                 | -      | FMC_<br>CLK        | -    | -    | -     |
|        | PD4  | -      | EVENT<br>OUT                | TIM2_<br>CH2                                | ·                                       | -                           | -                                                                       | -                                                  | USART2_<br>RTS                         | -                              | -                 | -                 | -      | FMC_<br>NOE        | -    | -    | -     |

Table 13. STM32F398VE alternate function mapping (continued)

|        |      | AF0    | AF1                         | AF2                                         | AF3                                     | AF4                         | AF5                                                                     | AF6                                                | AF7                                    | AF8                            | AF9               | AF10              | AF11   | AF12                     | AF13 | AF14 | AF15  |
|--------|------|--------|-----------------------------|---------------------------------------------|-----------------------------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------|--------------------------------|-------------------|-------------------|--------|--------------------------|------|------|-------|
|        | Port | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3/TIM<br>8/20/15/G<br>PCOMP7<br>/TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>TIM8/Infra<br>red | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>3/5/6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FS<br>MC/TIM1       | -    | -    | EVENT |
|        | PD5  | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | USART2_<br>TX                          | -                              | -                 | -                 | -      | FMC_<br>NWE              | -    | 1    | -     |
|        | PD6  | -      | EVENT<br>OUT                | TIM2_<br>CH4                                | -                                       | -                           | -                                                                       | -                                                  | USART2_<br>RX                          | -                              | -                 | -                 | -      | FMC_<br>NWAIT            | -    | -    | -     |
|        | PD7  | -      | EVENT<br>OUT                | TIM2_<br>CH3                                | -                                       | -                           | -                                                                       | -                                                  | USART2_<br>CK                          | -                              | -                 | -                 | -      | FMC_NE<br>1/FMC_<br>NCE2 | -    | -    | -     |
|        | PD8  | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | USART3_<br>TX                          | -                              | -                 | -                 | -      | FMC_<br>D13              | -    | -    | -     |
|        | PD9  | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | USART3_<br>RX                          | -                              | -                 | -                 | -      | FMC_<br>D14              | -    | -    | -     |
| Port D | PD10 | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | USART3_<br>CK                          | -                              | -                 | -                 | -      | FMC_<br>D15              | -    | -    | -     |
|        | PD11 | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | USART3_<br>CTS                         | -                              | -                 | -                 | -      | FMC_<br>A16              | -    | -    | -     |
|        | PD12 | -      | EVENT<br>OUT                | TIM4_<br>CH1                                | TSC_G8<br>_IO1                          | -                           | -                                                                       | -                                                  | USART3_<br>RTS                         | -                              | -                 | -                 | -      | FMC_<br>A17              | -    | -    | -     |
|        | PD13 | -      | EVENT<br>OUT                | TIM4_<br>CH2                                | TSC_G8<br>_IO2                          | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>A18              | -    | -    | -     |
|        | PD14 | -      | EVENT<br>OUT                | TIM4_<br>CH3                                | TSC_G8<br>_IO3                          | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_D0                   |      | -    |       |
|        | PD15 | -      | EVENT<br>OUT                | TIM4_<br>CH4                                | TSC_G8<br>_IO4                          | -                           | -                                                                       | SPI2_NSS                                           | -                                      | -                              | -                 | -                 | -      | FMC_D1                   | -    | -    | -     |



|        |      | AF0     | AF1                         | AF2                                         | AF3                                     | AF4                         | AF5                                                                     | AF6                                                | AF7                                    | AF8                            | AF9               | AF10              | AF11   | AF12               | AF13 | AF14 | AF15  |
|--------|------|---------|-----------------------------|---------------------------------------------|-----------------------------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------|--------------------------------|-------------------|-------------------|--------|--------------------|------|------|-------|
| ı      | Port | SYS_AF  | TIM2/15/<br>16/17/E<br>VENT | 12C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3/TIM<br>8/20/15/G<br>PCOMP7<br>/TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>TIM8/Infra<br>red | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>3/5/6 | 12C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FS<br>MC/TIM1 | -    | -    | EVENT |
|        | PE0  | -       | EVENT<br>OUT                | TIM4_<br>ETR                                | -                                       | TIM16_<br>CH1               | -                                                                       | TIM20_<br>ETR                                      | USART1_<br>TX                          | -                              | -                 | -                 | -      | FMC_<br>NBL0       | -    | -    | -     |
|        | PE1  | -       | EVENT<br>OUT                | -                                           | -                                       | TIM17_<br>CH1               | -                                                                       | TIM20_<br>CH4                                      | USART1_<br>RX                          | -                              | -                 | -                 | -      | FMC_<br>NBL1       | -    | -    | -     |
|        | PE2  | TRACECK | EVENT<br>OUT                | TIM3_<br>CH1                                | TSC_G7<br>_IO1                          | -                           | SPI4_SCK                                                                | TIM20_<br>CH1                                      | -                                      | -                              | -                 | -                 | -      | FMC_<br>A23        | -    | -    | -     |
|        | PE3  | TRACED0 | EVENT<br>OUT                | TIM3_<br>CH2                                | TSC_G7<br>_IO2                          | -                           | SPI4_NSS                                                                | TIM20_<br>CH2                                      | -                                      | -                              | -                 | -                 | -      | FMC_<br>A19        | -    | -    | -     |
|        | PE4  | TRACED1 | EVENT<br>OUT                | TIM3_<br>CH3                                | TSC_G7<br>_IO3                          | -                           | SPI4_NSS                                                                | TIM20_<br>CH1N                                     | -                                      | -                              | -                 | -                 | -      | FMC_<br>A20        | -    | -    | -     |
| ţ E    | PE5  | TRACED2 | EVENT<br>OUT                | TIM3_<br>CH4                                | TSC_G7<br>_IO4                          | -                           | SPI4_<br>MISO                                                           | TIM20_<br>CH2N                                     | -                                      | -                              | -                 | -                 | -      | FMC_<br>A21        | -    | -    | -     |
| Port E | PE6  | TRACED3 | EVENT<br>OUT                | -                                           | -                                       | -                           | SPI4_<br>MOSI                                                           | TIM20_<br>CH3N                                     | -                                      | -                              | -                 | -                 | -      | FMC_<br>A22        | -    | -    | -     |
|        | PE7  | -       | EVENT<br>OUT                | TIM1_<br>ETR                                | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_D4             | -    | -    | -     |
|        | PE8  | -       | EVENT<br>OUT                | TIM1_<br>CH1N                               | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_D5             | -    | -    | -     |
|        | PE9  | -       | EVENT<br>OUT                | TIM1_<br>CH1                                | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_D6             | -    | -    | -     |
|        | PE10 | -       | EVENT<br>OUT                | TIM1_<br>CH2N                               | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 |                   | -      | FMC_D7             | -    | -    | -     |
|        | PE11 | -       | EVENT<br>OUT                | TIM1_<br>CH2                                | -                                       | -                           | SPI4_NSS                                                                | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_D8             | -    | -    | -     |

|        |      |        |                             |                                             | Table 1                                 | 3. STM32                    | 2F398VE                                                                 | alternat                                           | e functio                              | n mappi                        | ng (cont          | inued)            |        |                    |      |      |       |
|--------|------|--------|-----------------------------|---------------------------------------------|-----------------------------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------|--------------------------------|-------------------|-------------------|--------|--------------------|------|------|-------|
|        |      | AF0    | AF1                         | AF2                                         | AF3                                     | AF4                         | AF5                                                                     | AF6                                                | AF7                                    | AF8                            | AF9               | AF10              | AF11   | AF12               | AF13 | AF14 | AF15  |
| ı      | Port | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3/TIM<br>8/20/15/G<br>PCOMP7<br>/TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>TIM8/Infra<br>red | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>3/5/6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FS<br>MC/TIM1 | -    | '    | EVENT |
|        | PE12 | -      | EVENT<br>OUT                | TIM1_<br>CH3N                               | -                                       | -                           | SPI4_SCK                                                                | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_D9             | -    | -    | -     |
| Щ      | PE13 | -      | EVENT<br>OUT                | TIM1_<br>CH3                                | -                                       | -                           | SPI4_<br>MISO                                                           | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>D10        | -    | 1    | -     |
| Port E | PE14 | -      | EVENT<br>OUT                | TIM1_<br>CH4                                | -                                       | -                           | SPI4_<br>MOSI                                                           | TIM1_<br>BKIN2                                     | -                                      | -                              | -                 | -                 | -      | FMC_<br>D11        | -    | -    | -     |
|        | PE15 | -      | EVENT<br>OUT                | TIM1_<br>BKIN                               | -                                       | -                           | -                                                                       | -                                                  | USART3_<br>RX                          | -                              | -                 | -                 | -      | FMC_<br>D12        | -    | -    | -     |
|        | PF0  | -      | EVENT<br>OUT                | -                                           | -                                       | I2C2_SDA                    | SPI2_NSS<br>/I2S2_WS                                                    | TIM1_<br>CH3N                                      | -                                      | -                              | -                 | -                 | -      | -                  | -    | -    | -     |
|        | PF1  | -      | EVENT<br>OUT                | -                                           | -                                       | I2C2_SCL                    | SPI2_SCK<br>/I2S2_CK                                                    | -                                                  | -                                      | -                              | -                 | -                 | -      | -                  | -    | -    | -     |
|        | PF2  | -      | EVENT<br>OUT                | TIM20_<br>CH3                               | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_A2             | -    | -    | -     |
| Port F | PF3  | -      | EVENT<br>OUT                | TIM20_<br>CH4                               | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_A3             | -    | -    | -     |
|        | PF4  | -      | EVENT<br>OUT                | COMP1_<br>OUT                               | TIM20_<br>CH1N                          | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_A4             | -    | -    | -     |
|        | PF5  | -      | EVENT<br>OUT                | TIM20_<br>CH2N                              | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_A5             | -    | -    | -     |
|        | PF6  | -      | EVENT<br>OUT                | TIM4_<br>CH4                                | -                                       | I2C2_SCL                    | -                                                                       | -                                                  | USART3_<br>RTS                         | -                              | -                 | -                 | -      | FMC_<br>NIORD      | -    | -    | -     |
|        | PF7  | -      | EVENT<br>OUT                | TIM20_<br>BKIN                              | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>NREG       | -    | -    | -     |





Table 13. STM32F398VE alternate function mapping (continued)

|        |      | AF0    | AF1                         | AF2                                         | AF3                                     | AF4                         | AF5                                                                     | AF6                                                | AF7                                    | AF8                            | AF9               | AF10              | AF11   | AF12               | AF13 | AF14 | AF15  |
|--------|------|--------|-----------------------------|---------------------------------------------|-----------------------------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------|--------------------------------|-------------------|-------------------|--------|--------------------|------|------|-------|
| ,      | Port | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3/TIM<br>8/20/15/G<br>PCOMP7<br>/TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>TIM8/Infra<br>red | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>3/5/6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FS<br>MC/TIM1 | -    | -    | EVENT |
|        | PF8  | -      | EVENT<br>OUT                | TIM20_<br>BKIN2                             | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>NIOWR      | -    | -    | -     |
|        | PF9  | -      | EVENT<br>OUT                | TIM20_<br>BKIN                              | TIM15_<br>CH1                           | -                           | SPI2_SCK                                                                | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_CD             | -    | -    | -     |
|        | PF10 | -      | EVENT<br>OUT                | TIM20_<br>BKIN2                             | TIM15_<br>CH2                           | -                           | SPI2_SCK                                                                | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>INTR       | -    | -    | -     |
| † F    | PF11 | -      | EVENT<br>OUT                | TIM20_<br>ETR                               | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | -                  | -    | -    | -     |
| Port F | PF12 | -      | EVENT<br>OUT                | TIM20_<br>CH1                               | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_A6             | -    | -    | -     |
|        | PF13 | -      | EVENT<br>OUT                | TIM20_<br>CH2                               | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_A7             | -    | -    | -     |
|        | PF14 | -      | EVENT<br>OUT                | TIM20_<br>CH3                               | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_A8             | -    | -    | -     |
|        | PF15 | -      | EVENT<br>OUT                | TIM20_<br>CH4                               | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_A9             | -    | -    | -     |
|        | PG0  | -      | EVENT<br>OUT                | TIM20_<br>CH1N                              | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>A10        | -    | -    | -     |
|        | PG1  | -      | EVENT<br>OUT                | TIM20_<br>CH2N                              | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>A11        | -    | -    | -     |
| Port G | PG2  | -      | EVENT<br>OUT                | TIM20_<br>CH3N                              | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>A12        | -    | -    | -     |
|        | PG3  | -      | EVENT<br>OUT                | TIM20_<br>BKIN                              | =                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>A13        | -    | -    | -     |
|        | PG4  | -      | EVENT<br>OUT                | TIM20_<br>BKIN2                             | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>A14        | -    | -    | -     |

| Table 13. STM32F398VE alternate function mapping (continued) |
|--------------------------------------------------------------|
|--------------------------------------------------------------|

|        |      | AF0    | AF1                         | AF2                                         | AF3                                     | AF4                         | AF5                                                                     | AF6                                                | AF7                                    | AF8                            | AF9               | AF10              | AF11   | AF12                           | AF13 | AF14 | AF15  |
|--------|------|--------|-----------------------------|---------------------------------------------|-----------------------------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------|--------------------------------|-------------------|-------------------|--------|--------------------------------|------|------|-------|
|        | Port | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3/TIM<br>8/20/15/G<br>PCOMP7<br>/TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>TIM8/Infra<br>red | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>3/5/6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FS<br>MC/TIM1             | -    |      | EVENT |
|        | PG5  | -      | EVENT<br>OUT                | TIM20_<br>ETR                               | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>A15                    | -    | -    | -     |
|        | PG6  | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>INT2                   | -    | =    | =     |
|        | PG7  | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>INT3                   | -    | =    | =     |
|        | PG8  | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | -                              | -    | -    | -     |
|        | PG9  | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_NE<br>2/FMC_<br>NCE3       | -    | 1    | -     |
| Port G | PG10 | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>NCE4_1/<br>FMC_<br>NE3 | -    | -    | -     |
|        | PG11 | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>NCE4_2                 | -    | =    | =     |
|        | PG12 | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>NE4                    | -    | -    | -     |
|        | PG13 | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_<br>A24                    | -    | -    | -     |
|        | PG14 | -      | EVENT<br>OUT                | -                                           | ı                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | =                 | -      | FMC_<br>A25                    | -    | ı    | -     |
|        | PG15 | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | -                              | -    | ı    | -     |





Table 13. STM32F398VE alternate function mapping (continued)

|        |     | AF0    | AF1                         | AF2                                         | AF3                                     | AF4                         | AF5                                                                     | AF6                                                | AF7                                    | AF8                            | AF9               | AF10              | AF11   | AF12               | AF13 | AF14 | AF15  |
|--------|-----|--------|-----------------------------|---------------------------------------------|-----------------------------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------|--------------------------------|-------------------|-------------------|--------|--------------------|------|------|-------|
| Port   |     | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | 12C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3/TIM<br>8/20/15/G<br>PCOMP7<br>/TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>TIM8/Infra<br>red | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>3/5/6 | 12C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FS<br>MC/TIM1 | -    | -    | EVENT |
|        | PH0 | -      | EVENT<br>OUT                | TIM20_<br>CH1                               | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_A0             | -    | -    | -     |
| Port H | PH1 | -      | EVENT<br>OUT                | TIM20_<br>CH2                               | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | FMC_A1             | -    | -    | -     |
|        | PH2 | -      | EVENT<br>OUT                | -                                           | -                                       | -                           | -                                                                       | -                                                  | -                                      | -                              | -                 | -                 | -      | -                  | -    | -    | -     |

**Memory mapping** STM32F398VE

#### 5 **Memory mapping**

0x5000 07FF 0xFFFF FFFF AHB3 Cortex-M4 0x5000 0000 with FPU 7 Reserved Internal Peripherals 0x4800 1800 0xE000 0000 AHB2 0x4800 0000 6 Reserved 0xC000 0000 0x4002 43FF AHB1 0x4002 0000 5 Reserved 0x4001 6C00 0xA000 1000 APB2 FMC control registers 0x4001 0000 0xA000 0000 Reserved **FMC** 0x4000 A000 4 bank 3 and APB1 bank 4 0x4000 0000 0x8000 0000 **FMC** 3 bank 1 and 0x1FFF FFFF bank 2 Option bytes 0x6000 0000 0x1FFF F800 System memory 2 0x1FFF D800 Reserved 0x1000 4000 Peripherals 0x4000 0000 **CCM RAM** 0x1000 0000 1 Reserved 0x0804 0000 0x2000 0000 **SRAM** Flash memory 0000 0080x0 0 CODE Reserved 0x0008 0000 Flash, system 0x0000 0000 memory or SRAM, depending on BOOT configuration 0x0000 0000

Figure 5. STM32F398VE memory map



MSv35523V1

Reserved

STM32F398VE Memory mapping

Table 14. Memory map, peripheral register boundary addresses

| Bus   | Boundary address          | Size<br>(bytes) | Peripheral             |
|-------|---------------------------|-----------------|------------------------|
|       | 0xA000 0000 - 0xA000 0FFF | 4 K             | FSMC control registers |
| AHB4  | 0x8000 0000 - 0x9FFF FFFF | 512 M           | FSMC Banks 3 and 4     |
|       | 0x6000 0000 - 0x7FFF FFFF | 512 M           | FSMC Banks 1 and 2     |
|       | 0x5000 0800 - 0x5FFF FFFF | 384 M           | Reserved               |
| AHB3  | 0x5000 0400 - 0x5000 07FF | 1 K             | ADC3 - ADC4            |
| ALIBS | 0x5000 0000 - 0x5000 03FF | 1 K             | ADC1 - ADC2            |
|       | 0x4800 2000 - 0x4FFF FFFF | ~132 M          | Reserved               |
|       | 0x4800 1C00 - 0x4800 1FFF | 1 K             | GPIOH                  |
|       | 0x4800 1800 - 0x4800 1BFF | 1 K             | GPIOG                  |
|       | 0x4800 1400 - 0x4800 17FF | 1 K             | GPIOF                  |
| AHB2  | 0x4800 1000 - 0x4800 13FF | 1 K             | GPIOE                  |
| ALIDZ | 0x4800 0C00 - 0x4800 0FFF | 1 K             | GPIOD                  |
|       | 0x4800 0800 - 0x4800 0BFF | 1 K             | GPIOC                  |
|       | 0x4800 0400 - 0x4800 07FF | 1 K             | GPIOB                  |
|       | 0x4800 0000 - 0x4800 03FF | 1 K             | GPIOA                  |
|       | 0x4002 4400 - 0x47FF FFFF | ~128 M          | Reserved               |
|       | 0x4002 4000 - 0x4002 43FF | 1 K             | TSC                    |
|       | 0x4002 3400 - 0x4002 3FFF | 3 K             | Reserved               |
|       | 0x4002 3000 - 0x4002 33FF | 1 K             | CRC                    |
|       | 0x4002 2400 - 0x4002 2FFF | 3 K             | Reserved               |
| AHB1  | 0x4002 2000 - 0x4002 23FF | 1 K             | Flash interface        |
| AUDI  | 0x4002 1400 - 0x4002 1FFF | 3 K             | Reserved               |
|       | 0x4002 1000 - 0x4002 13FF | 1 K             | RCC                    |
|       | 0x4002 0800 - 0x4002 0FFF | 2 K             | Reserved               |
|       | 0x4002 0400 - 0x4002 07FF | 1 K             | DMA2                   |
|       | 0x4002 0000 - 0x4002 03FF | 1 K             | DMA1                   |

Memory mapping STM32F398VE

Table 14. Memory map, peripheral register boundary addresses (continued)

| Bus | Boundary address          | Size<br>(bytes) | Peripheral            |
|-----|---------------------------|-----------------|-----------------------|
|     | 0x4001 8000 - 0x4001 FFFF | 32 K            | Reserved              |
|     | 0x4001 5400 - 0x4001 7FFF | 11 K            | Reserved              |
|     | 0x4001 5000 - 0x4001 53FF | 1 K             | TIM20                 |
|     | 0x4001 4C00 - 0x4001 4FFF | 1 K             | Reserved              |
|     | 0x4001 4800 - 0x4001 4BFF | 1 K             | TIM17                 |
|     | 0x4001 4400 - 0x4001 47FF | 1 K             | TIM16                 |
|     | 0x4001 4000 - 0x4001 43FF | 1 K             | TIM15                 |
|     | 0x4001 3C00 - 0x4001 3FFF | 1 K             | SPI4                  |
|     | 0x4001 3800 - 0x4001 3BFF | 1 K             | USART1                |
|     | 0x4001 3400 - 0x4001 37FF | 1 K             | TIM8                  |
|     | 0x4001 3000 - 0x4001 33FF | 1 K             | SPI1                  |
|     | 0x4001 2C00 - 0x4001 2FFF | 1 K             | TIM1                  |
|     | 0x4001 0800 - 0x4001 2BFF | 9 K             | Reserved              |
|     | 0x4001 0400 - 0x4001 07FF | 1 K             | EXTI                  |
|     | 0x4001 0000 - 0x4001 03FF | 1 K             | SYSCFG + COMP + OPAMP |
|     | 0x4000 7C00 - 0x4000 FFFF | 32 K            | Reserved              |

STM32F398VE Memory mapping

Table 14. Memory map, peripheral register boundary addresses (continued)

| Bus  | Boundary address          | Size<br>(bytes) | Peripheral |
|------|---------------------------|-----------------|------------|
|      | 0x4000 7800 - 0x4000 7BFF | 1 K             | I2C3       |
|      | 0x4000 7400 - 0x4000 77FF | 1 K             | DAC        |
|      | 0x4000 7000 - 0x4000 73FF | 1 K             | PWR        |
|      | 0x4000 6800 - 0x4000 6FFF | 2 K             | Reserved   |
|      | 0x4000 6400 - 0x4000 67FF | 1 K             | bxCAN      |
|      | 0x4000 6000 - 0x4000 63FF | 1 K             | CAN SRAM   |
|      | 0x4000 5C00 - 0x4000 5FFF | 1 K             | Reserved   |
|      | 0x4000 5800 - 0x4000 5BFF | 1 K             | 12C2       |
|      | 0x4000 5400 - 0x4000 57FF | 1 K             | I2C1       |
|      | 0x4000 5000 - 0x4000 53FF | 1 K             | UART5      |
|      | 0x4000 4C00 - 0x4000 4FFF | 1 K             | UART4      |
|      | 0x4000 4800 - 0x4000 4BFF | 1 K             | USART3     |
|      | 0x4000 4400 - 0x4000 47FF | 1 K             | USART2     |
| APB1 | 0x4000 4000 - 0x4000 43FF | 1 K             | I2S3ext    |
| APDI | 0x4000 3C00 - 0x4000 3FFF | 1 K             | SPI3/I2S3  |
|      | 0x4000 3800 - 0x4000 3BFF | 1 K             | SPI2/I2S2  |
|      | 0x4000 3400 - 0x4000 37FF | 1 K             | I2S2ext    |
|      | 0x4000 3000 - 0x4000 33FF | 1 K             | IWDG       |
|      | 0x4000 2C00 - 0x4000 2FFF | 1 K             | WWDG       |
|      | 0x4000 2800 - 0x4000 2BFF | 1 K             | RTC        |
|      | 0x4000 1800 - 0x4000 27FF | 4 K             | Reserved   |
|      | 0x4000 1400 - 0x4000 17FF | 1 K             | TIM7       |
|      | 0x4000 1000 - 0x4000 13FF | 1 K             | TIM6       |
|      | 0x4000 0C00 - 0x4000 0FFF | 1 K             | Reserved   |
|      | 0x4000 0800 - 0x4000 0BFF | 1 K             | TIM4       |
|      | 0x4000 0400 - 0x4000 07FF | 1 K             | TIM3       |
|      | 0x4000 0000 - 0x4000 03FF | 1 K             | TIM2       |

## 6 Electrical characteristics

### 6.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>.

### 6.1.1 Minimum and maximum values

Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$  °C and  $T_A = T_A$ max (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean±3 $\sigma$ ).

### 6.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A$  = 25 °C,  $V_{DD}$  = 1.8 V,  $V_{DDA}$  = 3.3 V. They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ).

## 6.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

### 6.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in *Figure 6*.

### 6.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in *Figure 7*.



## 6.1.6 Power supply scheme

 $V_{\text{BAT}}$ Backup circuitry (LSE, RTC, Power 1.65 - 3.6 Vswitch Wakeup logic, Backup registers) OUT shifter I/O logic GP I/Os Kernel logic (CPU, digital & memories) 11 x  $V_{\text{DD}}$ 11 x 100 nF + 1 x 4.7 μF 11 x V<sub>SS</sub>  $V_{\text{DDA}}$ Analog: RCs, 10 nF 10 nF  $V_{REF+}$ ADC/DAC PLL, comparators, OPAMP, + 1 µF V<sub>REF</sub>.  $V_{SSA}$ MSv36451V1

Figure 8. Power supply scheme

 Dotted lines represent the internal connections on low pin count packages, joining the dedicated supply pins.

### Caution:

Each power supply pair ( $V_{DD}/V_{SS}$ ,  $V_{DDA}/V_{SSA}$  etc.) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below the appropriate pins on the underside of the PCB to ensure the good functionality of the device.

# 6.1.7 Current consumption measurement

Figure 9. Current consumption measurement scheme



## 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 15: Voltage characteristics*, *Table 16: Current characteristics*, and *Table 17: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Table 15. Voltage characteristics<sup>(1)</sup>

| Symbol                                             | Ratings                                                                   | Min                                    | Max                    | Unit |
|----------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------|------------------------|------|
| V <sub>DD</sub> -V <sub>SS</sub>                   | External main supply voltage (including $V_{DDA,\ }V_{BAT}$ and $V_{DD})$ | -0.3                                   | 1.95                   |      |
| V <sub>DDA</sub> -V <sub>SS</sub>                  | External main supply voltage                                              | -0.3                                   | 4.0                    | V    |
| V <sub>DD</sub> -V <sub>DDA</sub>                  | Allowed voltage difference for V <sub>DD</sub> > V <sub>DDA</sub>         | -                                      | 0.4                    |      |
| V <sub>REF+</sub> -V <sub>DDA</sub> <sup>(2)</sup> | Allowed voltage difference for V <sub>REF+</sub> > V <sub>DDA</sub>       | -                                      | 0.4                    |      |
|                                                    | Input voltage on FT and FTf pins                                          | V <sub>SS</sub> - 0.3                  | V <sub>DD</sub> + 4.0  |      |
|                                                    | Input voltage on TTa and TT pins                                          | V <sub>SS</sub> - 0.3                  | 4.0                    |      |
| V <sub>IN</sub> (3)                                | Input voltage on POR pin                                                  | V <sub>SS</sub> - 0.3                  | V <sub>DDA</sub> + 4.0 | V    |
|                                                    | Input voltage on any other pin                                            | V <sub>SS</sub> - 0.3                  | 4.0                    |      |
|                                                    | Input voltage on Boot0 pin                                                | 0                                      | 9                      |      |
| ΔV <sub>DDx</sub>                                  | Variations between different V <sub>DD</sub> power pins                   | -                                      | 50                     | m\/  |
| V <sub>SSX</sub> - V <sub>SS</sub>                 | Variations between all the different ground pins                          | -                                      | 50                     | mV   |
| V <sub>ESD(HBM)</sub>                              | Electrostatic discharge voltage (human body model)                        | see Section 6.3.<br>sensitivity charac |                        | -    |

All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. The following relationship must be respected between V<sub>DDA</sub> and V<sub>DD</sub>: V<sub>DDA</sub> must power on before or at the same time as V<sub>DD</sub> in the power up sequence. V<sub>DDA</sub> must be greater than or equal to V<sub>DD</sub>.

<sup>2.</sup>  $V_{REF+}$  must be always lower or equal than  $V_{DDA}$  ( $V_{REF+} \le V_{DDA}$ ). If unused then it must be connected to  $V_{DDA}$ .

<sup>3.</sup> V<sub>IN</sub> maximum must always be respected. Refer to *Table 16: Current characteristics* for the maximum allowed injected current values

**Table 16. Current characteristics** 

| Symbol                       | Ratings                                                                         | Max.  | Unit |
|------------------------------|---------------------------------------------------------------------------------|-------|------|
| $\Sigma I_{VDD}$             | Total current into sum of all VDD_x power lines (source)                        | 160   |      |
| Σl <sub>VSS</sub>            | Total current out of sum of all VSS_x ground lines (sink)                       | -160  |      |
| I <sub>VDD</sub>             | Maximum current into each V <sub>DD_x</sub> power line (source) <sup>(1)</sup>  | 100   |      |
| I <sub>VSS</sub>             | Maximum current out of each V <sub>SS_x</sub> ground line (sink) <sup>(1)</sup> | 100   |      |
| I <sub>IO(PIN)</sub>         | Output current sunk by any I/O and control pin                                  | 25    |      |
|                              | Output current source by any I/O and control pin                                | -25   | ]    |
| Σ1                           | Total output current sunk by sum of all IOs and control pins <sup>(2)</sup>     | 80    | - mA |
| $\Sigma I_{IO(PIN)}$         | Total output current sourced by sum of all IOs and control pins <sup>(2)</sup>  | -80   |      |
|                              | Injected current on FT, FTf, and B pins <sup>(3)</sup>                          | -5/+0 |      |
| I <sub>INJ(PIN)</sub>        | Injected current on TC and RST pin <sup>(4)</sup>                               | ±5    |      |
|                              | Injected current on TTa pins <sup>(5)</sup>                                     | ±5    |      |
| $\Sigma I_{\text{INJ(PIN)}}$ | Total injected current (sum of all I/O and control pins) <sup>(6)</sup>         | ±25   |      |

- All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub> and V<sub>SSA</sub>) pins must always be connected to the external power supply, in the
  permitted range.
- This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count LQFP packages.
- 3. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value.
- A positive injection is induced by V<sub>IN</sub> > V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub>< V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 15: Voltage characteristics* for the maximum allowed input voltage values.
- A positive injection is induced by V<sub>IN</sub> > V<sub>DDA</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ</sub>(PIN) must never be exceeded. Refer also to *Table 15: Voltage characteristics* for the maximum allowed input voltage values. Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 75*.
- When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values).

**Table 17. Thermal characteristics** 

| Symbol           | Ratings                      | Value       | Unit |
|------------------|------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range    | -65 to +150 | °C   |
| T <sub>J</sub>   | Maximum junction temperature | 150         | °C   |



# 6.3 Operating conditions

## 6.3.1 General operating conditions

Table 18. General operating conditions

| Symbol             | Parameter                                                                                                                                    | Conditions                              | Min  | Max                   | Unit |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------|-----------------------|------|--|--|
| f <sub>HCLK</sub>  | Internal AHB clock frequency                                                                                                                 | -                                       | 0    | 72                    |      |  |  |
| f <sub>PCLK1</sub> | Internal APB1 clock frequency                                                                                                                | -                                       | 0    | 36                    | MHz  |  |  |
| f <sub>PCLK2</sub> | Internal APB2 clock frequency                                                                                                                | -                                       | 0    | 72                    |      |  |  |
| V <sub>DD</sub>    | Standard operating voltage                                                                                                                   | -                                       | 1.65 | 1.95                  | V    |  |  |
| V                  | Analog operating voltage (OPAMP and DAC not used)                                                                                            | Must have a potential                   | 1.65 | 3.6                   | V    |  |  |
| V <sub>DDA</sub>   | Analog operating voltage (OPAMP and DAC used)                                                                                                | equal to or higher than V <sub>DD</sub> | 2.4  | 3.6                   | V    |  |  |
| V <sub>BAT</sub>   | Backup operating voltage                                                                                                                     | -                                       | 1.65 | 3.6                   | V    |  |  |
|                    |                                                                                                                                              | TC I/O                                  | -0.3 | V <sub>DD</sub> +0.3  |      |  |  |
|                    | I/O input voltage                                                                                                                            | TT I/O <sup>(1)</sup>                   | -0.3 | 3.6                   |      |  |  |
| V <sub>IN</sub>    |                                                                                                                                              | TTa I/O pins and POR pin                | -0.3 | V <sub>DDA</sub> +0.3 | V    |  |  |
|                    |                                                                                                                                              | FT and FTf I/O <sup>(1)</sup>           | -0.3 | 5.2                   |      |  |  |
|                    |                                                                                                                                              | BOOT0                                   | 0    | 5.2                   |      |  |  |
| P <sub>D</sub>     | Power dissipation at $T_A = 85$ °C for suffix 6 or $T_A = 105$ °C for suffix $T_A = 105$ °C for suffix $T_A = 105$ °C for suffix $T_A = 105$ | LQFP100                                 | -    | 476                   | mW   |  |  |
|                    | Ambient temperature for 6 suffix version                                                                                                     | Maximum power dissipation               | -40  | 85                    | °C   |  |  |
| т.                 | sumx version                                                                                                                                 | Low power dissipation <sup>(3)</sup>    | -40  | 105                   |      |  |  |
| ТА                 | Ambient temperature for 7 suffix version                                                                                                     | Maximum power dissipation               | -40  | 105                   | °C   |  |  |
|                    | Sums version                                                                                                                                 | Low power dissipation <sup>(3)</sup>    | -40  | 125                   |      |  |  |
| TJ                 | lunction temperature reaso                                                                                                                   | 6 suffix version                        | -40  | 105                   | °C   |  |  |
| IJ                 | Junction temperature range                                                                                                                   | 7 suffix version                        | -40  | 125                   | C    |  |  |

<sup>1.</sup> To sustain a voltage higher than  $V_{DD}$ +0.3 V, the internal pull-up/pull-down resistors must be disabled.

<sup>2.</sup> If  $T_A$  is lower, higher  $P_D$  values are allowed as long as  $T_J$  does not exceed  $T_{Jmax}$  (see Section 7.2: Thermal characteristics).

<sup>3.</sup> In low power dissipation state,  $T_A$  can be extended to this range as long as  $T_J$  does not exceed  $T_{Jmax}$  (see Section 7.2: Thermal characteristics).

## 6.3.2 Operating conditions at power-up / power-down

The parameters given in *Table 19* are derived from tests performed under the ambient temperature condition summarized in *Table 18*.

Table 19. Operating conditions at power-up / power-down

| Symbol            | Parameter                       | Conditions | Min | Max      | Unit  |
|-------------------|---------------------------------|------------|-----|----------|-------|
| 4                 | V <sub>DD</sub> rise time rate  |            | 0   | $\infty$ |       |
| t <sub>VDD</sub>  | V <sub>DD</sub> fall time rate  | -          | 20  | $\infty$ | μs/V  |
| t <sub>VDDA</sub> | V <sub>DDA</sub> rise time rate |            | 0   | $\infty$ | μ5/ ν |
|                   | V <sub>DDA</sub> fall time rate | -          | 20  | $\infty$ |       |

### 6.3.3 Embedded reference voltage

The parameters given in *Table 20* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 18*.

**Symbol Conditions Parameter** Min Max Unit Тур -40 °C < T<sub>A</sub> < +105 °C 1.16 1.2 1.25 V **V<sub>REFINT</sub>** Internal reference voltage 1.24<sup>(1)</sup>  $-40 \, ^{\circ}\text{C} < \text{T}_{\text{A}} < +85 \, ^{\circ}\text{C}$ 1.2 V 1.16 ADC sampling time when reading the internal 2.2 T<sub>S vrefint</sub> μs reference voltage Internal reference voltage 10<sup>(2)</sup> spread over the  $V_{DD} = 3 V \pm 10 mV$ m\/ V<sub>RERINT</sub> temperature range  $T_{Coeff}$ Temperature coefficient  $100^{(2)}$ ppm/°C

Table 20. Embedded internal reference voltage

Table 21. Internal reference voltage calibration values

| Calibration value name  | Description                                                              | Memory address            |
|-------------------------|--------------------------------------------------------------------------|---------------------------|
| V <sub>REFINT_CAL</sub> | Raw data acquired at<br>temperature of 30 °C<br>V <sub>DDA</sub> = 3.3 V | 0x1FFF F7BA - 0x1FFF F7BB |

### 6.3.4 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in *Figure 9: Current consumption measurement scheme*.

All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code.

Note: The total current consumption is the sum of  $I_{DD}$  and  $I_{DDA}$ .

<sup>1.</sup> Data based on characterization results, not tested in production.

<sup>2.</sup> Guaranteed by design, not tested in production.

### Typical and maximum current consumption

The MCU is placed under the following conditions:

- All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load)
- All peripherals are disabled except when explicitly mentioned
- The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz,1 wait state from 24 to 48 MHz and 2 wait states from 48 to 72 MHz)
- Prefetch in ON (reminder: this bit must be set before clock setting and bus prescaling)
- When the peripherals are enabled  $f_{PCLK2} = f_{HCLK}$  and  $f_{PCLK1} = f_{HCLK/2}$
- When f<sub>HCLK</sub> > 8 MHz, the PLL is ON and the PLL input is equal to HSI/2 (4 MHz) or HSE (8 MHz) in bypass mode.

The parameters given in *Table 22* to *Table 26* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 18*.



Table 22. Typical and maximum current consumption from  $V_{DD}$  supply at  $V_{DD}$  = 1.8 V

|                 |                                                            |                         |                   | All  | periphe |         | abled            |      |       | erals dis | abled            |      |
|-----------------|------------------------------------------------------------|-------------------------|-------------------|------|---------|---------|------------------|------|-------|-----------|------------------|------|
| Symbol          | Parameter                                                  | Conditions              | f <sub>HCLK</sub> | т    | М       | ax @ T, | A <sup>(1)</sup> | T    | M     | lax @ T   | A <sup>(1)</sup> | Unit |
|                 |                                                            |                         |                   | Тур  | 25 °C   | 85 °C   | 105 °C           | Тур  | 25 °C | 85 °C     | 105 °C           |      |
|                 |                                                            |                         | 72 MHz            | 61.5 | 68.9    | 69.3    | 69.7             | 28.4 | 31.2  | 31.7      | 32.3             |      |
|                 |                                                            |                         | 64 MHz            | 55.0 | 60.0    | 61.1    | 62.5             | 25.5 | 27.9  | 28.3      | 28.5             |      |
|                 |                                                            | External                | 48 MHz            | 41.9 | 46.6    | 47.2    | 47.9             | 19.5 | 21.1  | 21.5      | 21.8             |      |
| Supply          | clock (HSE                                                 | 32 MHz                  | 28.5              | 31.1 | 31.6    | 32.0    | 13.3             | 14.4 | 14.7  | 15.0      |                  |      |
|                 | bypass)                                                    | 24 MHz                  | 21.9              | 23.7 | 24.3    | 24.6    | 10.4             | 11.3 | 11.5  | 11.7      |                  |      |
|                 | current in  I <sub>DD</sub> Run mode, executing from Flash |                         | 8 MHz             | 7.8  | 8.2     | 8.4     | 8.9              | 3.95 | 4.33  | 4.43      | 4.60             |      |
| 'DD             |                                                            |                         | 1 MHz             | 1.82 | 2.16    | 2.27    | 2.40             | 1.31 | 1.66  | 1.69      | 1.79             |      |
|                 |                                                            |                         | 64 MHz            | 51.9 | 56.5    | 56.9    | 57.2             | 25.6 | 28.0  | 28.2      | 28.4             |      |
|                 |                                                            |                         | 48 MHz            | 39.3 | 42.9    | 43.4    | 43.6             | 19.4 | 21.1  | 21.3      | 21.4             |      |
|                 |                                                            | Internal<br>clock (HSI) | 32 MHz            | 26.9 | 29.3    | 29.7    | 29.9             | 13.4 | 14.6  | 14.7      | 14.9             |      |
|                 |                                                            |                         | 24 MHz            | 20.9 | 21.6    | 21.9    | 22.2             | 10.7 | 11.1  | 11.2      | 11.3             |      |
|                 |                                                            |                         | 8 MHz             | 7.8  | 8.3     | 8.4     | 8.5              | 4.22 | 4.82  | 4.96      | 5.30             | mΛ   |
|                 |                                                            |                         | 72 MHz            | 61.3 | 68.8    | 69.2    | 69.6             | 28.3 | 31.1  | 31.6      | 32.2             | IIIA |
|                 |                                                            |                         | 64 MHz            | 54.8 | 59.9    | 61.0    | 62.4             | 25.3 | 27.8  | 28.2      | 28.4             |      |
|                 |                                                            | External                | 48 MHz            | 41.7 | 46.5    | 47.1    | 47.7             | 19.2 | 21.0  | 21.4      | 21.6             |      |
|                 |                                                            | clock (HSE              | 32 MHz            | 28.2 | 30.9    | 31.4    | 31.8             | 13.0 | 14.3  | 14.6      | 14.7             |      |
|                 | Supply                                                     | bypass)                 | 24 MHz            | 21.4 | 23.5    | 23.8    | 24.2             | 9.9  | 11.0  | 11.1      | 11.2             |      |
|                 | current in                                                 |                         | 8 MHz             | 7.45 | 7.92    | 7.97    | 8.17             | 3.57 | 3.96  | 4.08      | 4.19             |      |
| I <sub>DD</sub> | Run mode, executing                                        |                         | 1 MHz             | 1.29 | 1.59    | 1.72    | 1.91             | 0.89 | 1.21  | 1.26      | 1.40             |      |
|                 | from RAM                                                   |                         | 64 MHz            | 51.4 | 56.3    | 56.8    | 57.0             | 25.2 | 27.8  | 28.0      | 28.1             |      |
|                 |                                                            |                         | 48 MHz            | 39.1 | 42.8    | 43.3    | 43.5             | 19.1 | 21.0  | 21.2      | 21.3             |      |
|                 |                                                            | Internal<br>clock (HSI) | 32 MHz            | 26.5 | 29.2    | 29.4    | 29.6             | 13.0 | 13.6  | 13.7      | 13.8             |      |
|                 | Clock (HSI)                                                | 213011 (1.131)          | 24 MHz            | 20.3 | 21.0    | 21.2    | 21.5             | 10.0 | 10.4  | 10.5      | 10.6             |      |
|                 |                                                            |                         | 8 MHz             | 7.29 | 7.76    | 7.86    | 7.98             | 3.65 | 4.02  | 4.09      | 4.16             |      |

Table 22. Typical and maximum current consumption from  $V_{DD}$  supply at  $V_{DD}$  = 1.8 V (continued)

|                 |                      |                         |                       | All  | periphe                                               | erals en | abled  | All                                 | periphe | erals dis | abled  |      |      |  |
|-----------------|----------------------|-------------------------|-----------------------|------|-------------------------------------------------------|----------|--------|-------------------------------------|---------|-----------|--------|------|------|--|
| Symbol          | Parameter            | Conditions              | f <sub>HCLK</sub> Typ |      | f <sub>HCLK</sub> Max @ T <sub>A</sub> <sup>(1)</sup> |          | Tyrn   | Max @ T <sub>A</sub> <sup>(1)</sup> |         |           | Unit   |      |      |  |
|                 |                      |                         |                       | тур  | 25 °C                                                 | 85 °C    | 105 °C | Тур                                 | 25 °C   | 85 °C     | 105 °C |      |      |  |
|                 |                      |                         | 72 MHz                | 43.6 | 47.4                                                  | 48.6     | 49.0   | 7.0                                 | 7.6     | 7.90      | 8.20   |      |      |  |
|                 |                      |                         | 64 MHz                | 38.9 | 42.3                                                  | 43.5     | 43.8   | 6.30                                | 6.90    | 7.20      | 7.40   |      |      |  |
| Ourant.         |                      | External                | 48 MHz                | 29.5 | 32.1                                                  | 33.1     | 34.1   | 4.80                                | 5.30    | 5.50      | 5.90   |      |      |  |
|                 | Committee            | clock (HSE              | 32 MHz                | 20.0 | 21.8                                                  | 22.5     | 22.7   | 3.40                                | 3.70    | 4.00      | 4.30   |      |      |  |
|                 | Supply current in    | bypass)                 | 24 MHz                | 15.2 | 16.7                                                  | 17.1     | 17.3   | 2.60                                | 3.00    | 3.10      | 3.60   |      |      |  |
| 1               | Sleep<br>mode,       |                         | 8 MHz                 | 5.36 | 5.71                                                  | 5.81     | 6.03   | 1.16                                | 1.54    | 1.65      | 1.80   | mA   |      |  |
| I <sub>DD</sub> | executing            |                         | 1 MHz                 | 1.11 | 1.47                                                  | 1.51     | 1.66   | 0.59                                | 0.97    | 1.06      | 1.15   | IIIA |      |  |
|                 | from Flash<br>or RAM |                         | 64 MHz                | 35.3 | 38.5                                                  | 39.1     | 39.4   | 6.10                                | 6.70    | 6.80      | 7.10   |      |      |  |
|                 | OI IXAWI             |                         | 48 MHz                | 26.8 | 29.2                                                  | 29.8     | 30.0   | 4.60                                | 5.10    | 5.20      | 5.60   |      |      |  |
|                 |                      | Internal<br>clock (HSI) | 32 MHz                | 18.2 | 20.0                                                  | 20.2     | 20.4   | 3.20                                | 3.70    | 3.80      | 4.10   |      |      |  |
|                 |                      | , ,                     | 24 MHz                | 14.0 | 14.6                                                  | 14.7     | 15.1   | 2.68                                | 3.11    | 3.16      | 3.27   |      |      |  |
|                 |                      |                         |                       |      | 8 MHz                                                 | 5.18     | 5.57   | 5.70                                | 5.82    | 1.21      | 1.54   | 1.61 | 1.67 |  |

<sup>1.</sup> Data based on characterization results, not tested in production unless otherwise specified.

Table 23. Typical and maximum current consumption from the  $V_{\text{DDA}}$  supply

|                  |                         |                |                   |       | V <sub>DDA</sub> | = 3.6 V             | ,      |     | V <sub>DDA</sub> | = 2.4 \ | /                |      |  |
|------------------|-------------------------|----------------|-------------------|-------|------------------|---------------------|--------|-----|------------------|---------|------------------|------|--|
| Symbol           | Parameter               | Conditions (1) | f <sub>HCLK</sub> | Тур   | M                | ax @ T <sub>A</sub> | (2)    | Тур | М                | ax @ T, | A <sup>(2)</sup> | Unit |  |
|                  |                         |                |                   | тур   | 25 °C            | 85 °C               | 105 °C | тур | 25 °C            | 85 °C   |                  |      |  |
|                  |                         |                | 72 MHz            | 240   | 263              | 279                 | 286    | 219 | 242              | 254     | 259              |      |  |
| Supply           |                         | 64 MHz         | 211               | 232   | 246              | 252                 | 193    | 214 | 225              | 230     |                  |      |  |
|                  |                         | 48 MHz         | 156               | 174   | 186              | 191                 | 144    | 162 | 171              | 175     |                  |      |  |
|                  |                         | HSE<br>bypass  | 32 MHz            | 107   | 122              | 129                 | 132    | 99  | 115              | 120     | 123              |      |  |
|                  | current in<br>Run/Sleep | ,              | 24 MHz            | 83    | 96               | 101                 | 103    | 77  | 91               | 95      | 96               |      |  |
| 1                | mode,                   |                | 8 MHz             | 1.2   | 2.4              | 2.9                 | 4.1    | 0.8 | 2.0              | 2.5     | 3.3              | μA   |  |
| I <sub>DDA</sub> | code<br>executing       |                | 1 MHz             | 1.2   | 2.4              | 2.9                 | 4.1    | 8.0 | 2.0              | 2.5     | 3.3              | μΛ   |  |
|                  | from Flash              |                | 64 MHz            | 294   | 319              | 334                 | 339    | 265 | 289              | 300     | 305              |      |  |
|                  | or RAM                  |                | 48 MHz            | 239   | 260              | 273                 | 278    | 215 | 236              | 245     | 249              |      |  |
|                  |                         | HSI clock      | 32 MHz            | 189   | 207              | 216                 | 220    | 169 | 187              | 194     | 197              |      |  |
|                  |                         |                | 24 MHz            | 165   | 181              | 188                 | 191    | 147 | 163              | 169     | 171              |      |  |
|                  |                         |                |                   | 8 MHz | 83               | 91                  | 94     | 95  | 69               | 77      | 80               | 81   |  |

Current consumption from the V<sub>DDA</sub> supply is independent of whether the peripherals are on or off. Furthermore when the PLL is off, I<sub>DDA</sub> is independent from the frequency.

66/151 DocID027227 Rev 2

<sup>2.</sup> Data based on characterization results, not tested in production.

Table 24. Typical and maximum  $V_{DD}$  consumption in Stop mode

| Symbol          | Parameter                      | Conditions             | Typ @V <sub>DD</sub> (V <sub>DD</sub> = 1.8 V,<br>V <sub>DDA</sub> = 3.3 V) |                            | Max |     | Unit |
|-----------------|--------------------------------|------------------------|-----------------------------------------------------------------------------|----------------------------|-----|-----|------|
|                 | i arameter                     | Conditions             | V <sub>DDA</sub> = 3.3 V)                                                   | T <sub>A</sub> =<br>105 °C |     |     |      |
| I <sub>DD</sub> | Supply current in<br>Stop mode | All oscillators<br>OFF | 8.6                                                                         | 22.4                       | 418 | 927 | μΑ   |

Table 25. Typical and maximum  $V_{\mbox{\scriptsize DDA}}$  consumption in Stop mode

|           |                                   |                     |       | Ty    | p @V <sub>D</sub> | <sub>D</sub> (V <sub>DI</sub> | <sub>0</sub> = 1.8 | V)    |       |                        | Max                    |                            |      |
|-----------|-----------------------------------|---------------------|-------|-------|-------------------|-------------------------------|--------------------|-------|-------|------------------------|------------------------|----------------------------|------|
| Symbol    | Parameter                         | Conditions          | 1.8 V | 2.0 V | 2.4 V             | 2.7 V                         | 3.0 V              | 3.3 V | 3.6 V | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> =<br>105 °C | Unit |
| $I_{DDA}$ | Supply<br>current in<br>Stop mode | All oscillators OFF | 0.72  | 0.73  | 0.75              | 0.78                          | 0.83               | 0.90  | 0.98  | 9.3                    | 9.6                    | 10.6                       | μΑ   |

Table 26. Typical and maximum current consumption from  $V_{\text{BAT}}$  supply

|                            |                             | 71                                                                                            | Typ @V <sub>BAT</sub> |      |      |      |      |      |      | .6 V <sup>(2)</sup> T <sub>A</sub> = 105°C |                       |                  |                  |    |
|----------------------------|-----------------------------|-----------------------------------------------------------------------------------------------|-----------------------|------|------|------|------|------|------|--------------------------------------------|-----------------------|------------------|------------------|----|
| Symbol                     | Para<br>meter               | Conditions<br>(1)                                                                             | 1.65V                 | 1.8V | 2V   | 2.4V | 2.7V | 3V   | 3.3V | 3.6V                                       | T <sub>A</sub> = 25°C | T <sub>A</sub> = | T <sub>A</sub> = |    |
| I <sub>DD_VBAT</sub> do su | Backup                      | LSE & RTC<br>ON; "Xtal<br>mode" lower<br>driving<br>capability;<br>LSEDRV[1:<br>0] = '00'     | 0.48                  | 0.50 | 0.52 | 0.58 | 0.65 | 0.72 | 0.80 | 0.90                                       | 1.1                   | 1.5              | 2.0              |    |
|                            | domain<br>supply<br>current | LSE & RTC<br>ON; "Xtal<br>mode"<br>higher<br>driving<br>capability;<br>LSEDRV[1:<br>0] = '11' | 0.83                  | 0.86 | 0.90 | 0.98 | 1.03 | 1.10 | 1.20 | 1.30                                       | 1.5                   | 2.2              | 2.9              | μА |

<sup>1.</sup> Crystal used: Abracon ABS07-120-32.768 kHz-T with a CL of 6 pF for typical values.

<sup>2.</sup> Data based on characterization results, not tested in production.



Figure 10. Typical V<sub>BAT</sub> current consumption (LSE and RTC ON/LSEDRV[1:0] 00')

### **Typical current consumption**

The MCU is placed under the following conditions:

- $V_{DD} = 1.8 \text{ V}, V_{DDA} = 3.3 \text{ V}$
- All I/O pins available on each package are in analog input configuration
- The Flash access time is adjusted to f<sub>HCLK</sub> frequency (0 wait states from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states from 48 MHz to 72 MHz), and Flash prefetch is ON
- When the peripherals are enabled, f<sub>APB1</sub> = f<sub>AHB/2</sub>, f<sub>APB2</sub> = f<sub>AHB</sub>
- PLL is used for frequencies greater than 8 MHz
- AHB prescaler of 2, 4, 8,16 and 64 is used for the frequencies 4 MHz, 2 MHz, 1 MHz, 500 kHz and 125 kHz respectively.

Table 27. Typical current consumption in Run mode, code with data processing running from Flash

|                                 |                                 |                      |                   | Ту                     | ур                      |        |  |  |
|---------------------------------|---------------------------------|----------------------|-------------------|------------------------|-------------------------|--------|--|--|
| Symbol                          | Parameter                       | Conditions           | f <sub>HCLK</sub> | Peripherals<br>enabled | Peripherals<br>disabled | Unit   |  |  |
|                                 |                                 |                      | 72 MHz            | 60.6                   | 27.2                    |        |  |  |
|                                 |                                 |                      | 64 MHz            | 54.3                   | 24.4                    |        |  |  |
|                                 |                                 |                      |                   | 48 MHz                 | 42.3                    | 19.0   |  |  |
|                                 |                                 |                      | 32 MHz            | 28.6                   | 13.1                    |        |  |  |
|                                 |                                 |                      | 24 MHz            | 22.0                   | 10.3                    |        |  |  |
|                                 | Supply current in Run mode from |                      | 16 MHz            | 14.6                   | 7.10                    | - m ^  |  |  |
| I <sub>DD</sub>                 | V <sub>DD</sub> supply          |                      | 8 MHz             | 7.42                   | 3.67                    | mA     |  |  |
|                                 | - 00 - 444.9                    |                      | 4 MHz             | 4.27                   | 2.15                    |        |  |  |
|                                 |                                 |                      | 2 MHz             | 2.46                   | 1.33                    |        |  |  |
|                                 |                                 |                      | 1 MHz             | 1.55                   | 0.92                    |        |  |  |
|                                 |                                 | Running from HSE     | 500 kHz           | 1.10                   | 0.71                    |        |  |  |
|                                 |                                 | crystal clock 8 MHz, | 125 kHz           | 0.75                   | 0.56                    |        |  |  |
|                                 |                                 | code executing from  | 72 MHz            | 24                     | 1.0                     |        |  |  |
|                                 |                                 | Flash                | 64 MHz            | 21                     | 1.7                     |        |  |  |
|                                 |                                 |                      | 48 MHz            | 15                     | 6.8                     |        |  |  |
|                                 |                                 |                      | 32 MHz            | 10                     | 6.5                     |        |  |  |
|                                 |                                 |                      | 24 MHz            | 82                     | 2.6                     |        |  |  |
| I <sub>DDA</sub> <sup>(1)</sup> | Supply current in Run mode from |                      | 16 MHz            | 58                     | 3.6                     |        |  |  |
| 'DDA`´                          | V <sub>DDA</sub> supply         |                      | 8 MHz             | 0                      | .9                      | μA     |  |  |
|                                 | DDA 117                         |                      | 4 MHz             | 0                      | .9                      | 1      |  |  |
|                                 |                                 |                      | 2 MHz             | 0                      | .9                      |        |  |  |
|                                 |                                 |                      | 1 MHz             | 0                      | .9                      |        |  |  |
|                                 |                                 |                      |                   |                        | 500 kHz                 | Hz 0.9 |  |  |
|                                 |                                 |                      | 125 kHz           | 0                      | .9                      |        |  |  |

When peripherals are enabled, the power consumption of the analog part of peripherals such as ADC, DAC, Comparators, OpAmp is not included. Refer to the tables of characteristics in the subsequent sections.

Table 28. Typical current consumption in Sleep mode, code running from Flash or RAM

|                                 |                                         |                                       |                                  | Т                      | ур                      |      |      |  |
|---------------------------------|-----------------------------------------|---------------------------------------|----------------------------------|------------------------|-------------------------|------|------|--|
| Symbol                          | Parameter                               | Conditions                            | f <sub>HCLK</sub>                | Peripherals<br>enabled | Peripherals<br>disabled | Unit |      |  |
|                                 |                                         |                                       | 72 MHz                           | 43.2                   | 6.8                     |      |      |  |
|                                 |                                         |                                       | 64 MHz                           | 38.3                   | 6.1                     |      |      |  |
|                                 |                                         |                                       | 48 MHz                           | 29.0                   | 4.6                     |      |      |  |
|                                 |                                         |                                       | 32 MHz                           | 19.6                   | 3.1                     |      |      |  |
|                                 |                                         |                                       | 24 MHz                           | 14.8                   | 2.41                    |      |      |  |
| I <sub>DD</sub> S               | Supply current in                       |                                       | 16 MHz                           | 9.88                   | 1.68                    | ^    |      |  |
|                                 | Sleep mode from V <sub>DD</sub> supply  |                                       | 8 MHz                            | 4.83                   | 0.74                    | mA   |      |  |
|                                 | 100 - 244.7                             |                                       | 4 MHz                            | 2.94                   | 0.64                    |      |      |  |
|                                 |                                         |                                       | 2 MHz                            | 1.79                   | 0.56                    |      |      |  |
|                                 |                                         |                                       | 1 MHz                            | 1.22                   | 0.52                    |      |      |  |
|                                 |                                         | Running from HSE crystal clock 8 MHz, | Running from HSF                 | Dunning from USE       | 500 kHz                 | 0.93 | 0.50 |  |
|                                 |                                         |                                       | 125 kHz                          | 0.72                   | 0.48                    |      |      |  |
|                                 |                                         | code executing from                   | code executing from 72 MHz 241.0 |                        |                         |      |      |  |
|                                 |                                         | Flash or RAM                          | 64 MHz                           | 21                     | 1.7                     |      |      |  |
|                                 |                                         |                                       | 48 MHz                           | 15                     | 6.8                     |      |      |  |
|                                 |                                         |                                       | 32 MHz                           | 10                     | 6.5                     |      |      |  |
|                                 |                                         |                                       | 24 MHz                           | 82                     | 2.6                     |      |      |  |
| . (1)                           | Supply current in                       |                                       | 16 MHz                           | 58                     | 3.6                     | 1    |      |  |
| I <sub>DDA</sub> <sup>(1)</sup> | Sleep mode from V <sub>DDA</sub> supply |                                       | 8 MHz 0.90                       |                        | 90                      | μA   |      |  |
| V                               | L DDA GWPP.)                            |                                       | 4 MHz                            | 0.                     | 90                      |      |      |  |
|                                 |                                         |                                       | 2 MHz                            | 0.                     | 90                      |      |      |  |
|                                 |                                         |                                       | 1 MHz                            | 0.                     | 90                      | 1    |      |  |
|                                 |                                         |                                       | 500 kHz                          | 0.                     | 90                      | 1    |      |  |
|                                 |                                         |                                       | 125 kHz                          | 0.                     | 90                      |      |      |  |

When peripherals are enabled, the power consumption of the analog part of peripherals such as ADC, DAC, Comparators, OpAmp etc. is not included. Refer to the tables of characteristics in the subsequent sections.

### I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

#### I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 62: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs.

#### Caution:

Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode.

### I/O dynamic current consumption

In addition to the internal peripheral current consumption (see *Table 30: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin:

$$I_{SW} = V_{DD} \times f_{SW} \times C$$

where

 $I_{SW}$  is the current sunk by a switching I/O to charge/discharge the capacitive load  $V_{DD}$  is the MCU supply voltage

f<sub>SW</sub> is the I/O switching frequency

C is the total capacitance seen by the I/O pin:  $C = C_{INT} + C_{EXT} + C_{S}$ 

The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency.

Table 29. Switching output I/O current consumption

| Symbol          | Parameter               | Conditions <sup>(1)</sup>                                                                | I/O toggling<br>frequency (f <sub>SW</sub> ) | Тур  | Unit |
|-----------------|-------------------------|------------------------------------------------------------------------------------------|----------------------------------------------|------|------|
|                 |                         |                                                                                          | 2 MHz                                        | 0.90 |      |
|                 |                         |                                                                                          | 4 MHz                                        | 0.93 |      |
|                 |                         | $V_{DD} = 3.3 \text{ V}$                                                                 | 8 MHz                                        | 1.16 |      |
|                 |                         | $C_{\text{ext}} = 0 \text{ pF}$ $C = C_{\text{INT}} + C_{\text{EXT}} + C_{\text{S}}$     | 18 MHz                                       | 1.60 |      |
|                 |                         |                                                                                          | 36 MHz                                       | 2.51 |      |
|                 |                         |                                                                                          | 48 MHz                                       | 2.97 |      |
|                 |                         |                                                                                          | 2 MHz                                        | 0.93 |      |
|                 |                         |                                                                                          | 4 MHz                                        | 1.06 |      |
|                 |                         | $V_{DD} = 3.3 V$ $C_{ext} = 10 pF$                                                       | 8 MHz                                        | 1.47 |      |
|                 |                         | $C_{\text{ext}} = 10 \text{ pr}$<br>$C = C_{\text{INT}} + C_{\text{EXT}} + C_{\text{S}}$ | 18 MHz                                       | 2.26 |      |
|                 |                         | -                                                                                        | 3.39                                         |      |      |
|                 |                         |                                                                                          | 48 MHz                                       | 5.99 |      |
|                 |                         |                                                                                          | 2 MHz                                        | 1.03 |      |
| I <sub>SW</sub> | I/O current consumption | V <sub>DD</sub> = 3.3 V                                                                  | 4 MHz                                        | 1.30 | mA   |
|                 |                         | $C_{ext} = 22 pF$                                                                        | 8 MHz                                        | 1.79 |      |
|                 |                         | $C = C_{INT} + C_{EXT} + C_{S}$                                                          | 18 MHz                                       | 3.01 |      |
|                 |                         |                                                                                          | 36 MHz                                       | 5.99 |      |
|                 |                         |                                                                                          | 2 MHz                                        | 1.10 |      |
|                 |                         | V <sub>DD</sub> = 3.3 V                                                                  | 4 MHz                                        | 1.31 |      |
|                 |                         | $C_{\text{ext}} = 33 \text{ pF}$                                                         | 8 MHz                                        | 2.06 |      |
|                 |                         | $C = C_{INT} + C_{EXT} + C_{S}$                                                          | 18 MHz                                       | 3.47 |      |
|                 |                         |                                                                                          | 36 MHz                                       | 8.35 |      |
|                 |                         |                                                                                          | 2 MHz                                        | 1.20 |      |
|                 |                         | V <sub>DD</sub> = 3.3 V                                                                  | 4 MHz                                        | 1.54 |      |
|                 |                         | $C_{ext} = 47 pF$                                                                        | 8 MHz                                        | 2.46 |      |
|                 |                         | $C = C_{INT} + C_{EXT} + C_{S}$                                                          | 18 MHz                                       | 4.51 |      |
|                 |                         |                                                                                          | 36 MHz                                       | 9.98 |      |

<sup>1.</sup> CS = 5 pF (estimated value).

## On-chip peripheral current consumption

The MCU is placed under the following conditions:

- all I/O pins are in analog input configuration
- all peripherals are disabled unless otherwise mentioned
- the given value is calculated by measuring the current consumption
  - with all peripherals clocked off
  - with only one peripheral clocked on
- ambient operating temperature at 25°C and  $V_{DD} = 1.8 \text{ V}$ ,  $V_{DDA} = 3.3 \text{ V}$ .

Table 30. Peripheral current consumption

|                            | Typical consumption <sup>(1)</sup> | 11:4   |
|----------------------------|------------------------------------|--------|
| Peripheral -               | I <sub>DD</sub>                    | — Unit |
| BusMatrix (2)              | 8.3                                |        |
| DMA1                       | 7.0                                |        |
| DMA2                       | 5.4                                |        |
| FSMC                       | 35.0                               |        |
| CRC                        | 1.5                                |        |
| GPIOH                      | 1.3                                |        |
| GPIOA                      | 5.4                                |        |
| GPIOB                      | 5.3                                |        |
| GPIOC                      | 5.4                                |        |
| GPIOD                      | 5.0                                |        |
| GPIOE                      | 5.4                                |        |
| GPIOF                      | 5.2                                |        |
| GPIOG                      | 5.0                                |        |
| TSC                        | 5.2                                | μA/MHz |
| ADC1&2                     | 15.4                               |        |
| ADC3&4                     | 16.2                               |        |
| APB2-Bridge <sup>(3)</sup> | 3.1                                |        |
| SYSCFG                     | 4.0                                |        |
| TIM1                       | 26.0                               |        |
| SPI1                       | 6.2                                |        |
| TIM8                       | 26.4                               |        |
| USART1                     | 17.7                               |        |
| SPI4                       | 6.2                                |        |
| TIM15                      | 11.9                               |        |
| TIM16                      | 8.0                                |        |
| TIM17                      | 8.5                                |        |
| TIM20                      | 25.3                               |        |

Table 30. Peripheral current consumption (continued)

|                 | Typical consumption <sup>(1)</sup> |                      |
|-----------------|------------------------------------|----------------------|
| Peripheral      | I <sub>DD</sub>                    | Unit                 |
| APB1-Bridge (3) | 6.7                                |                      |
| TIM2            | 39.2                               |                      |
| TIM3            | 30.8                               |                      |
| TIM4            | 31.3                               |                      |
| TIM6            | 4.3                                |                      |
| TIM7            | 4.3                                |                      |
| WWDG            | 1.3                                |                      |
| SPI2            | 33.6                               |                      |
| SPI3            | 33.9                               |                      |
| USART2          | 39.3                               | \ \ /\ \ \   \   \ \ |
| USART3          | 39.3                               | — μA/MHz             |
| UART4           | 29.8                               |                      |
| UART5           | 27.0                               |                      |
| I2C1            | 6.7                                |                      |
| I2C2            | 6.4                                |                      |
| CAN             | 25.6                               |                      |
| PWR             | 3.7                                |                      |
| DAC             | 22.1                               |                      |
| I2C3            | 6.8                                |                      |

The power consumption of the analog part (I<sub>DDA</sub>) of peripherals such as ADC, DAC, Comparators, OpAmp is not included. Refer to the tables of characteristics in the subsequent sections.

<sup>2.</sup> BusMatrix is automatically active when at least one master is ON (CPU, DMA1 or DMA2).

<sup>3.</sup> The APBx bridge is automatically active when at least one peripheral is ON on the same bus.

# 6.3.5 Wakeup time from low-power mode

The wakeup times given in *Table 31* are measured starting from the wakeup event trigger up to the first instruction executed by the CPU:

- For Stop or Sleep mode: the wakeup event is WFE.
- WKUP1 (PA0) pin is used to wakeup from Standby, Stop and Sleep modes.

All timings are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 18*.

Table 31. Low-power mode wakeup timings

| Symbol               | Parameter                  | Typ @V <sub>DD</sub> = 1.8 V, V <sub>DDA</sub> = 3.3V | Max | Unit            |
|----------------------|----------------------------|-------------------------------------------------------|-----|-----------------|
| t <sub>WUSTOP</sub>  | Wakeup from Stop mode      | 4.98                                                  | 5.7 | μs              |
| t <sub>WUSLEEP</sub> | Wakeup from sleep mode     | 6.0                                                   | -   | CPU clock cycle |
| t <sub>WUPOR</sub>   | Wakeup from power-off mode | 91                                                    | 139 | μs              |



#### 6.3.6 **External clock source characteristics**

# High-speed external user clock generated from an external source

In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in Section 6.3.14. However, the recommended clock input waveform is shown in Figure 11.

Table 32. High-speed external user clock characteristics

| Symbol                                       | Parameter                                           | Conditions | Min                | Тур | Max                | Unit |
|----------------------------------------------|-----------------------------------------------------|------------|--------------------|-----|--------------------|------|
| f <sub>HSE_ext</sub>                         | User external clock source frequency <sup>(1)</sup> |            | 1                  | 8   | 32                 | MHz  |
| V <sub>HSEH</sub>                            | OSC_IN input pin high level voltage                 |            | 0.7V <sub>DD</sub> | -   | $V_{DD}$           | V    |
| V <sub>HSEL</sub>                            | OSC_IN input pin low level voltage                  | -          | V <sub>SS</sub>    | 1   | 0.3V <sub>DD</sub> | ٧    |
| t <sub>w(HSEH)</sub><br>t <sub>w(HSEL)</sub> | OSC_IN high or low time <sup>(1)</sup>              |            | 15                 | ı   | -                  | ns   |
| t <sub>r(HSE)</sub>                          | OSC_IN rise or fall time <sup>(1)</sup>             |            | -                  | -   | 20                 | 115  |

<sup>1.</sup> Guaranteed by design, not tested in production.

tw(HSEH)  $V_{\mbox{\scriptsize HSEH}}$ 90% 10% VHSEL tr(HSE) → <sup>t</sup>f(HSE) tw(HSEL) THSE MS19214V2

Figure 11. High-speed external clock source AC timing diagram

# Low-speed external user clock generated from an external source

In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.14*. However, the recommended clock input waveform is shown in *Figure 12* 

Table 33. Low-speed external user clock characteristics

| Symbol                                                                 | Parameter                                           | Conditions | Min                | Тур    | Max                | Unit |
|------------------------------------------------------------------------|-----------------------------------------------------|------------|--------------------|--------|--------------------|------|
| f <sub>LSE_ext</sub>                                                   | User External clock source frequency <sup>(1)</sup> |            | -                  | 32.768 | 1000               | kHz  |
| V <sub>LSEH</sub>                                                      | OSC32_IN input pin high level voltage               |            | 0.7V <sub>DD</sub> | -      | $V_{DD}$           | >    |
| V <sub>LSEL</sub>                                                      | OSC32_IN input pin low level voltage                | -          | V <sub>SS</sub>    | 1      | 0.3V <sub>DD</sub> | V    |
| $\begin{matrix} t_{w(\text{LSEH})} \\ t_{w(\text{LSEL})} \end{matrix}$ | OSC32_IN high or low time <sup>(1)</sup>            |            | 450                | ı      | ı                  | ns   |
| t <sub>r(LSE)</sub>                                                    | OSC32_IN rise or fall time <sup>(1)</sup>           |            | -                  | -      | 50                 | 110  |

<sup>1.</sup> Guaranteed by design, not tested in production.

Figure 12. Low-speed external clock source AC timing diagram



1.5

2

10

## High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 34*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

Min<sup>(2)</sup> Max<sup>(2)</sup> Conditions<sup>(1)</sup> **Symbol Parameter** Typ Unit Oscillator frequency 8 32 MHz 4 fosc in  $R_F$ Feedback resistor 200 kΩ \_ During startup<sup>(3)</sup> 8.5  $V_{DD} = 3.3 \text{ V, Rm} = 30\Omega,$ 0.4CL=10 pF@8 MHz  $V_{DD} = 3.3 \text{ V, Rm} = 45\Omega,$ 0.5 CL=10 pF@8 MHz HSE current consumption mΑ  $I_{DD}$  $V_{DD} = 3.3 \text{ V, Rm} = 30\Omega,$ 0.8 CL=5 pF@32 MHz  $V_{DD} = 3.3 \text{ V, Rm} = 30\Omega,$ 1 CL=10 pF@32 MHz

 $V_{DD} = 3.3 \text{ V, Rm} = 30\Omega,$ 

CL=20 pF@32 MHz

Startup

V<sub>DD</sub> is stabilized

Table 34. HSE oscillator characteristics

Startup time

 $\frac{g_{\text{m}}}{t_{\text{SU(HSE)}}^{(4)}}$ 

Oscillator transconductance

mA/V

ms

<sup>1.</sup> Resonator characteristics given by the crystal/ceramic resonator manufacturer.

<sup>2.</sup> Guaranteed by design, not tested in production.

<sup>3.</sup> This consumption level occurs during the first 2/3 of the  $t_{SU(HSE)}$  startup time.

t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (Typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 13*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ .

Note:

For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.



Figure 13. Typical application with an 8 MHz crystal

1.  $R_{\text{EXT}}$  value depends on the crystal characteristics.



## Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 35*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Table 35 I   | SE oscillato | r characteristics             | (free = 32.768 kHz     | ١ |
|--------------|--------------|-------------------------------|------------------------|---|
| I abic JJ. L | LOL USCIIIAL | n charact <del>e</del> riones | 111 CE - 32.7 UU KI 12 |   |

| Symbol                   | Parameter                      | Conditions <sup>(1)</sup>                     | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit |
|--------------------------|--------------------------------|-----------------------------------------------|--------------------|-----|--------------------|------|
|                          |                                | LSEDRV[1:0]=00<br>lower driving capability    | -                  | 0.5 | 0.9                |      |
|                          | LSE current consumption        | LSEDRV[1:0]=01 medium low driving capability  | -                  | -   | 1                  |      |
| l <sub>DD</sub>          | LSE current consumption        | LSEDRV[1:0]=10 medium high driving capability | -                  | -   | 1.3                | μA   |
|                          |                                | LSEDRV[1:0]=11 higher driving capability      | -                  | -   | 1.6                |      |
|                          | Oscillator<br>transconductance | LSEDRV[1:0]=00<br>lower driving capability    | 5                  | -   | -                  |      |
| g .                      |                                | LSEDRV[1:0]=01 medium low driving capability  | 8                  | -   | -                  | μΑ/V |
| 9 <sub>m</sub>           |                                | LSEDRV[1:0]=10 medium high driving capability | 15                 | -   | -                  | μΑνν |
|                          |                                | LSEDRV[1:0]=11 higher driving capability      | 25                 | -   | -                  |      |
| t <sub>SU(LSE)</sub> (3) | Startup time                   | V <sub>DD</sub> is stabilized                 | -                  | 2   | -                  | S    |

Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers".

Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.

<sup>2.</sup> Guaranteed by design, not tested in production.

<sup>3.</sup> t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer.



Figure 14. Typical application with a 32.768 kHz crystal

Note:

An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one.



#### 6.3.7 Internal clock source characteristics

The parameters given in *Table 36* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 18*.

## High-speed internal (HSI) RC oscillator

Table 36. HSI oscillator characteristics<sup>(1)</sup>

| Symbol                | Parameter                        | Conditions                                  | Min                 | Тур | Max                | Unit |
|-----------------------|----------------------------------|---------------------------------------------|---------------------|-----|--------------------|------|
| f <sub>HSI</sub>      | Frequency                        | -                                           | -                   | 8   | -                  | MHz  |
| TRIM                  | HSI user trimming step           | -                                           | -                   | -   | 1 <sup>(2)</sup>   | %    |
| DuCy <sub>(HSI)</sub> | Duty cycle                       | -                                           | 45 <sup>(2)</sup>   | -   | 55 <sup>(2)</sup>  | %    |
|                       | Accuracy of the HSI oscillator   | $T_A = -40 \text{ to } 105^{\circ}\text{C}$ | -2.8 <sup>(3)</sup> | -   | 3.8 <sup>(3)</sup> |      |
|                       |                                  | T <sub>A</sub> = -10 to 85°C                | -1.9 <sup>(3)</sup> | -   | 2.3 <sup>(3)</sup> |      |
| 400                   |                                  | T <sub>A</sub> = 0 to 85°C                  | -1.9 <sup>(3)</sup> | -   | 2 <sup>(3)</sup>   | 0/   |
| ACC <sub>HSI</sub>    |                                  | T <sub>A</sub> = 0 to 70°C                  | -1.3 <sup>(3)</sup> | -   | 2 <sup>(3)</sup>   | %    |
|                       |                                  | T <sub>A</sub> = 0 to 55°C                  | -1 <sup>(3)</sup>   | -   | 2 <sup>(3)</sup>   |      |
|                       |                                  | $T_A = 25^{\circ}C^{(4)}$                   | -1                  | -   | 1                  |      |
| t <sub>SU(HSI)</sub>  | HSI oscillator startup time      | -                                           | 1 <sup>(2)</sup>    | -   | 2 <sup>(2)</sup>   | μs   |
| I <sub>DDA(HSI)</sub> | HSI oscillator power consumption | -                                           |                     | 80  | 100 <sup>(2)</sup> | μΑ   |

- 1.  $V_{DDA}$  = 3.3 V,  $T_{A}$  = -40 to 105 °C unless otherwise specified.
- 2. Guaranteed by design, not tested in production.
- 3. Data based on characterization results, not tested in production.
- 4. Factory calibrated, parts not soldered.

Figure 15. HSI oscillator accuracy characterization results for soldered parts



## Low-speed internal (LSI) RC oscillator

Table 37. LSI oscillator characteristics<sup>(1)</sup>

| Symbol                              | Parameter                        | Min | Тур  | Max | Unit |
|-------------------------------------|----------------------------------|-----|------|-----|------|
| f <sub>LSI</sub>                    | Frequency                        | 30  | 40   | 50  | kHz  |
| t <sub>su(LSI)</sub> <sup>(2)</sup> | LSI oscillator startup time      | -   | -    | 85  | μs   |
| I <sub>DD(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | -   | 0.75 | 1.2 | μΑ   |

<sup>1.</sup>  $V_{DDA} = 3.3 V$ ,  $T_A = -40$  to 105 °C unless otherwise specified.

## 6.3.8 PLL characteristics

The parameters given in *Table 38* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 18*.

**Table 38. PLL characteristics** 

| Symbol               | Parameter                      |                   | Unit |                    |       |
|----------------------|--------------------------------|-------------------|------|--------------------|-------|
| Symbol               | Farameter                      | Min               | Тур  | Max                | Offic |
| 4                    | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup>  | -    | 24 <sup>(2)</sup>  | MHz   |
| f <sub>PLL_IN</sub>  | PLL input clock duty cycle     | 40 <sup>(2)</sup> | -    | 60 <sup>(2)</sup>  | %     |
| f <sub>PLL_OUT</sub> | PLL multiplier output clock    | 16 <sup>(2)</sup> | -    | 72                 | MHz   |
| t <sub>LOCK</sub>    | PLL lock time                  | -                 | -    | 200 <sup>(2)</sup> | μs    |
| Jitter               | Cycle-to-cycle jitter          | -                 | -    | 300 <sup>(2)</sup> | ps    |

Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by f<sub>PLL\_OUT</sub>.



<sup>2.</sup> Guaranteed by design, not tested in production.

<sup>2.</sup> Guaranteed by design, not tested in production.

## 6.3.9 Memory characteristics

#### Flash memory

The characteristics are given at  $T_A = -40$  to 105 °C unless otherwise specified.

Table 39. Flash memory characteristics

| Symbol                         | Parameter               | Conditions                              | Min | Тур  | Max <sup>(1)</sup> | Unit |
|--------------------------------|-------------------------|-----------------------------------------|-----|------|--------------------|------|
| t <sub>prog</sub>              | 16-bit programming time | $T_A = -40 \text{ to } +105 \text{ °C}$ | 40  | 53.5 | 60                 | μs   |
| t <sub>ERASE</sub>             | Page (2 KB) erase time  | $T_A = -40 \text{ to } +105 \text{ °C}$ | 20  | -    | 40                 | ms   |
| $t_{ME}$                       | Mass erase time         | $T_A = -40 \text{ to } +105 \text{ °C}$ | 20  | -    | 40                 | ms   |
| I <sub>DD</sub> Supply current | Write mode              | -                                       | -   | 10   | mA                 |      |
|                                | Supply current          | Erase mode                              | -   | -    | 12                 | mA   |

<sup>1.</sup> Guaranteed by design, not tested in production.

Table 40. Flash memory endurance and data retention

| 0                | D              | O and liking a                                                                          | Value              | 1124    |  |
|------------------|----------------|-----------------------------------------------------------------------------------------|--------------------|---------|--|
| Symbol Parameter |                | Conditions                                                                              | Min <sup>(1)</sup> | Unit    |  |
| N <sub>END</sub> | Endurance      | $T_A = -40$ to +85 °C (6 suffix versions)<br>$T_A = -40$ to +105 °C (7 suffix versions) | 10                 | kcycles |  |
|                  |                | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C                                       | 30                 |         |  |
| t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C                                      | 10                 | Years   |  |
|                  |                | 10 kcycle <sup>(2)</sup> at T <sub>A</sub> = 55 °C                                      | 20                 |         |  |

<sup>1.</sup> Data based on characterization results, not tested in production.

#### 6.3.10 FSMC characteristics

Unless otherwise specified, the parameters given in *Table 41* to *Table 56* for the FSMC interface are derived from tests performed under the ambient temperature,  $f_{HCLK}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 18* with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5VDD

Refer to Section 6.3.14: I/O port characteristics: for more details on the input/output characteristics.

<sup>2.</sup> Cycling performed over the whole temperature range.

## Asynchronous waveforms and timings

Figure 16 to Figure 19 represent asynchronous waveforms and Table 41 to Table 48 provide the corresponding timings. The results shown in these tables are obtained with the following FSMC configuration:

- AddressSetupTime = 0x4
- AddressHoldTime = 0x1
- DataSetupTime = 0x4 (except for asynchronous NWAIT mode, DataSetupTime = 0x5)
- BusTurnAroundDuration = 0x0
- NOR NWAIT pulse width= 1THCLK

In all the timing tables, the  $T_{\mbox{HCLK}}$  is the HCLK clock period.



Table 41. Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings<sup>(1)</sup>

| Symbol                    | Parameter                             | Min       | Max         | Unit |
|---------------------------|---------------------------------------|-----------|-------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                       | 8THCLK-1  | 8THCLK+1    |      |
| t <sub>v(NOE_NE)</sub>    | FMC_NEx low to FMC_NOE low            | 0         | 1           |      |
| t <sub>w(NOE)</sub>       | FMC_NOE low time                      | 8THCLK    | 8THCLK+ 1.5 |      |
| t <sub>h(NE_NOE)</sub>    | FMC_NOE high to FMC_NE high hold time | 0.5       | -           |      |
| t <sub>v(A_NE)</sub>      | FMC_NEx low to FMC_A valid            | -         | 3           |      |
| t <sub>h(A_NOE)</sub>     | Address hold time after FMC_NOE high  | 0         | -           |      |
| t <sub>v(BL_NE)</sub>     | FMC_NEx low to FMC_BL valid           | -         | 2 (NA)      | ns   |
| t <sub>h(BL_NOE)</sub>    | FMC_BL hold time after FMC_NOE high   | 0         | -           |      |
| t <sub>su(Data_NE)</sub>  | Data to FMC_NEx high setup time       | THCLK + 6 | -           |      |
| t <sub>su(Data_NOE)</sub> | Data to FMC_NOEx high setup time      | THCLK +7  | -           |      |
| t <sub>h(Data_NOE)</sub>  | Data hold time after FMC_NOE high     | 0         | -           |      |
| t <sub>h(Data_NE)</sub>   | Data hold time after FMC_NEx high     | 0         | -           |      |
| t <sub>v(NADV_NE)</sub>   | FMC_NEx low to FMC_NADV low           | -         | 2           |      |
| t <sub>w(NADV)</sub>      | FMC_NADV low time                     | -         | 4THCLK +1.5 |      |

<sup>1.</sup> Based on characterization, not tested in production

Table 42. Asynchronous non-multiplexed SRAM/PSRAM/NOR read-NWAIT timings<sup>(1)</sup>

|                           | <del>-</del>                              |                 |            |      |
|---------------------------|-------------------------------------------|-----------------|------------|------|
| Symbol                    | Parameter                                 | Min             | Max        | Unit |
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 10THCLK<br>+0.5 | 10THCLK+ 1 |      |
| t <sub>w(NOE)</sub>       | FMC_NWE low time                          | 6THCLK -1.5     | 6THCLK +2  | ns   |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 4THCLK +15      | -          | 113  |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4THCLK-3        | -          |      |

<sup>1.</sup> Based on characterization, not tested in production



Figure 17. Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings

1. Mode 2/B, C and D only. In Mode 1, FMC\_NADV is not used.

Table 43. Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings<sup>(1)</sup>

| Symbol                   | Parameter                             | Min       | Max      | Unit |
|--------------------------|---------------------------------------|-----------|----------|------|
| t <sub>w(NE)</sub>       | FMC_NE low time                       | 9THCLK-1  | 9THCLK+2 |      |
| t <sub>v(NWE_NE)</sub>   | FMC_NEx low to FMC_NWE low            | THCLK+0.5 | THCLK+1  |      |
| t <sub>w(NWE)</sub>      | FMC_NWE low time                      | 4THCLK-2  | 4THCLK+1 |      |
| t <sub>h(NE_NWE)</sub>   | FMC_NWE high to FMC_NE high hold time | THCLK-0.5 | -        |      |
| t <sub>v(A_NE)</sub>     | FMC_NEx low to FMC_A valid            | -         | 0        |      |
| t <sub>h(A_NWE)</sub>    | Address hold time after FMC_NWE high  | THCLK-1.5 | -        | ns   |
| t <sub>v(BL_NE)</sub>    | FMC_NEx low to FMC_BL valid           | -         | 1        |      |
| t <sub>h(BL_NWE)</sub>   | FMC_BL hold time after FMC_NWE high   | THCLK-0.5 | -        |      |
| t <sub>v(Data_NE)</sub>  | Data to FMC_NEx low to Data valid     | -         | THCLK+ 3 |      |
| t <sub>h(Data_NWE)</sub> | Data hold time after FMC_NWE high     | THCLK+0.5 | -        |      |
| t <sub>v(NADV_NE)</sub>  | FMC_NEx low to FMC_NADV low           | -         | 2.5      |      |
| t <sub>w(NADV)</sub>     | FMC_NADV low time                     | -         | 4THCLK+2 |      |



1. Based on characterization, not tested in production

Table 44. Asynchronous non-multiplexed SRAM/PSRAM/NOR write-NWAIT timings<sup>(1)</sup>

| Symbol                    | Parameter                                 | Min        | Max       | Unit |
|---------------------------|-------------------------------------------|------------|-----------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 11THCLK+1  | 11THCLK+2 |      |
| $t_{w(NWE)}$              | FMC_NWE low time                          | 6THCLK-1   | 6THCLK+2  |      |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 5THCLK-0.5 | 1         | ns   |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4THCLK+2   | -         |      |

<sup>1.</sup> Based on characterization, not tested in production

Table 45. Asynchronous multiplexed PSRAM/NOR read-NWAIT timings<sup>(1)</sup>

| Symbol                    | Parameter                                 | Min       | Max        | Unit |
|---------------------------|-------------------------------------------|-----------|------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 11THCLK+2 | 11THCLK+2  |      |
| t <sub>w(NOE)</sub>       | FMC_NWE low time                          | 6THCLK-1  | 6THCLK+1.5 |      |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 4THCLK+14 | -          | ns   |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4THCLK-4  | -          |      |

<sup>1.</sup> Based on characterization, not tested in production



Figure 18. Asynchronous multiplexed PSRAM/NOR read timings



Table 46. Asynchronous multiplexed PSRAM/NOR read timings<sup>(1)</sup>

| Symbol                    | Parameter                                           | Min        | Max      | Unit |
|---------------------------|-----------------------------------------------------|------------|----------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                                     | 9THCLK-0.5 | 9THCLK+1 |      |
| t <sub>v(NOE_NE)</sub>    | FMC_NEx low to FMC_NOE low                          | 5THCLK     | 5THCLK+1 |      |
| t <sub>w(NOE)</sub>       | FMC_NOE low time                                    | 4THCLK-2   | 4THCLK+2 |      |
| t <sub>h(NE_NOE)</sub>    | FMC_NOE high to FMC_NE high hold time               | 0          | -        |      |
| t <sub>v(A_NE)</sub>      | FMC_NEx low to FMC_A valid                          | -          | 1.5      |      |
| t <sub>v(NADV_NE</sub> )  | FMC_NEx low to FMC_NADV low                         | 0          | 2        |      |
| t <sub>w(NADV)</sub>      | FMC_NADV low time                                   | 4THCLK-2   | 4THCLK+2 |      |
| t <sub>h(AD_NADV)</sub>   | FMC_AD(address) valid hold time after FMC_NADV high | 0          | -        | ns   |
| t <sub>h(A_NOE)</sub>     | Address hold time after FMC_NOE high                | THCLK-0.5  | -        |      |
| t <sub>h(BL_NOE)</sub>    | FMC_BL time after FMC_NOE high                      | 0          | -        |      |
| t <sub>v(BL_NE)</sub>     | FMC_NEx low to FMC_BL valid                         | -          | 2        |      |
| t <sub>su(Data_NE)</sub>  | Data to FMC_NEx high setup time                     | THCLK      | -        |      |
| t <sub>su(Data_NOE)</sub> | Data to FMC_NOE high setup time                     | THCLK+1    | -        |      |
| t <sub>h(Data_NE)</sub>   | Data hold time after FMC_NEx high                   | 0          | -        |      |
| t <sub>h(Data_NOE)</sub>  | Data hold time after FMC_NOE high                   | 0          | -        |      |

<sup>1.</sup> Based on characterization, not tested in production



Figure 19. Asynchronous multiplexed PSRAM/NOR write timings



| Symbol                    | Parameter                                           | Min        | Max        | Unit |
|---------------------------|-----------------------------------------------------|------------|------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                                     | 10THCLK-1  | 10THCLK+1  |      |
| t <sub>v(NWE_NE)</sub>    | FMC_NEx low to FMC_NWE low                          | THCLK      | THCLK+0.5  |      |
| t <sub>w(NWE)</sub>       | FMC_NWE low time                                    | 5THCLK-0.5 | 5THCLK+1   |      |
| t <sub>h(NE_NWE)</sub>    | FMC_NWE high to FMC_NE high hold time               | THCLK-0.5  | -          |      |
| t <sub>v(A_NE)</sub>      | FMC_NEx low to FMC_A valid                          | -          | 5          |      |
| t <sub>v(NADV_NE)</sub>   | FMC_NEx low to FMC_NADV low                         | 1          | 2.5        |      |
| t <sub>w(NADV)</sub>      | FMC_NADV low time                                   | 4THCLK-2   | 4THCLK+2   | ns   |
| t <sub>h(AD_NADV)</sub>   | FMC_AD(adress) valid hold time after FMC_NADV high) | THCLK-2    | -          |      |
| t <sub>h(A_NWE)</sub>     | Address hold time after FMC_NWE high                | THCLK-1    | -          |      |
| t <sub>h(BL_NWE)</sub>    | FMC_BL hold time after FMC_NWE high                 | THCLK-0.5  | -          |      |
| t <sub>v(BL_NE)</sub>     | FMC_NEx low to FMC_BL valid                         | -          | 1          |      |
| t <sub>v(Data_NADV)</sub> | FMC_NADV high to Data valid                         | -          | THCLK +3.5 |      |
| t <sub>h(Data_NWE)</sub>  | Data hold time after FMC_NWE high                   | THCLK +0.5 | -          |      |

Table 47. Asynchronous multiplexed PSRAM/NOR write timings<sup>(1)</sup>

Table 48. Asynchronous multiplexed PSRAM/NOR write-NWAIT timings<sup>(1)</sup>

| Symbol                    | Parameter                                 | Min      | Max             | Unit |
|---------------------------|-------------------------------------------|----------|-----------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 12THCLK  | 12THCLK+0.<br>5 |      |
| t <sub>w(NWE)</sub>       | FMC_NWE low time                          | 6THCLK   | 6THCLK+2        | ns   |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 5THCLK+6 | -               |      |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 5THCLK-5 | -               |      |

<sup>1.</sup> Based on characterization, not tested in production

## Synchronous waveforms and timings

*Figure 20* and *Figure 23* present the synchronous waveforms and *Table 49* to *Table 52* provide the corresponding timings. The results shown in these tables are obtained with the following FSMC configuration:

- BurstAccessMode = FMC\_BurstAccessMode\_Enable;
- MemoryType = FMC\_MemoryType\_CRAM;
- WriteBurst = FMC\_WriteBurst\_Enable;
- CLKDivision = 4;
- DataLatency = 2 for NOR Flash; DataLatency = 0 for PSRAM

In all timing tables, the THCLK is the HCLK clock period (with maximum FMC\_CLK = 18 MHz).



<sup>1.</sup> Based on characterization, not tested in production



Figure 20. Synchronous multiplexed NOR/PSRAM read timings



Table 49. Synchronous multiplexed NOR/PSRAM read timings<sup>(1)</sup>

| Symbol                      | Parameter                                    | Min     | Max | Unit |
|-----------------------------|----------------------------------------------|---------|-----|------|
| t <sub>w(CLK)</sub>         | FMC_CLK period                               | 4THCLK  | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)            | -       | 5   |      |
| t <sub>d</sub> (CLKH_NExH)  | FMC_CLK high to FMC_NEx high (x= 02)         | THCLK+1 | -   |      |
| t <sub>d</sub> (CLKL-NADVL) | FMC_CLK low to FMC_NADV low                  | -       | 7   |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high                 | 2.5     | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)         | -       | 3   |      |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625)      | 0       | -   |      |
| t <sub>d(CLKL-NOEL)</sub>   | FMC_CLK low to FMC_NOE low                   | -       | 6   | ns   |
| t <sub>d(CLKH-NOEH)</sub>   | FMC_CLK high to FMC_NOE high                 | THCLK+1 | -   |      |
| t <sub>d(CLKL-ADV)</sub>    | FMC_CLK low to FMC_AD[15:0] valid            | -       | 2   |      |
| t <sub>d(CLKL-ADIV)</sub>   | FMC_CLK low to FMC_AD[15:0] invalid          | 0       | -   |      |
| t <sub>su(ADV-CLKH)</sub>   | FMC_A/D[15:0] valid data before FMC_CLK high | 4       | -   |      |
| t <sub>h</sub> (CLKH-ADV)   | FMC_A/D[15:0] valid data after FMC_CLK high  | 6       | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high          | 3       | -   |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FMC_NWAIT valid after FMC_CLK high           | 4       | -   |      |

<sup>1.</sup> Based on characterization, not tested in production



Figure 21. Synchronous multiplexed PSRAM write timings



Table 50. Synchronous multiplexed PSRAM write timings<sup>(1)</sup> (2)

| Symbol                      | Parameter                                  | Min      | Max | Unit |
|-----------------------------|--------------------------------------------|----------|-----|------|
| t <sub>w(CLK)</sub>         | FMC_CLK period, VDD range= 2.7 to 3.6 V    | 4THCLK-1 | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)          | -        | 5.5 |      |
| t <sub>d</sub> (CLKH-NExH)  | FMC_CLK high to FMC_NEx high (x= 02)       | THCLK+1  | -   |      |
| t <sub>d</sub> (CLKL-NADVL) | FMC_CLK low to FMC_NADV low                | -        | 7   |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high               | 2        | -   |      |
| t <sub>d</sub> (CLKL-AV)    | FMC_CLK low to FMC_Ax valid (x=1625)       | -        | 0   |      |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625)    | 0        | -   |      |
| t <sub>d(CLKL-NWEL)</sub>   | FMC_CLK low to FMC_NWE low                 | -        | 5.5 | ns   |
| t <sub>d(CLKH-NWEH)</sub>   | FMC_CLK high to FMC_NWE high               | THCLK+1  | -   |      |
| t <sub>d(CLKL-ADV)</sub>    | FMC_CLK low to FMC_AD[15:0] valid          | -        | 7.5 |      |
| t <sub>d</sub> (CLKL-ADIV)  | FMC_CLK low to FMC_AD[15:0] invalid        | 0        | -   |      |
| t <sub>d(CLKL-DATA)</sub>   | FMC_A/D[15:0] valid data after FMC_CLK low | -        | 8   |      |
| t <sub>d(CLKL-NBLL)</sub>   | FMC_CLK low to FMC_NBL low                 | -        | 6   |      |
| t <sub>d(CLKH-NBLH)</sub>   | FMC_CLK high to FMC_NBL high               | THCLK+1  | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high        | 3        | -   |      |
| t <sub>h(CLKH-NWAIT</sub> ) | FMC_NWAIT valid after FMC_CLK high         | 5        | -   |      |

<sup>1.</sup> Based on characterization, not tested in production

<sup>2.</sup>  $C_L = 30 pF$ .



Figure 22. Synchronous non-multiplexed NOR/PSRAM read timings



Table 51. Synchronous non-multiplexed NOR/PSRAM read timings<sup>(1)</sup>

| Symbol                      | Parameter                                  | Min      | Max | Unit |
|-----------------------------|--------------------------------------------|----------|-----|------|
| t <sub>w(CLK)</sub>         | FMC_CLK period                             | 4THCLK-1 | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)          | -        | 5   |      |
| t <sub>d(CLKH-NExH)</sub>   | FMC_CLK high to FMC_NEx high (x= 02)       | THCLK+1  | -   |      |
| t <sub>d</sub> (CLKL-NADVL) | FMC_CLK low to FMC_NADV low                | -        | 7   |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high               | 2.5      | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)       | -        | 7   |      |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625)    | THCLK    | -   | ns   |
| t <sub>d(CLKL-NOEL)</sub>   | FMC_CLK low to FMC_NOE low                 | -        | 6   |      |
| t <sub>d(CLKH-NOEH)</sub>   | FMC_CLK high to FMC_NOE high               | THCLK+1  | -   |      |
| t <sub>su(DV-CLKH)</sub>    | FMC_D[15:0] valid data before FMC_CLK high | 3.5      | -   |      |
| t <sub>h(CLKH-DV)</sub>     | FMC_D[15:0] valid data after FMC_CLK high  | 5        | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high        | 2        |     |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FMC_NWAIT valid after FMC_CLK high         | 4        |     |      |

<sup>1.</sup> Based on characterization, not tested in production



Figure 23. Synchronous non-multiplexed PSRAM write timings



**Symbol Parameter** Min Max Unit FMC\_CLK period 4THCLK-1 t<sub>w(CLK)</sub> FMC\_CLK low to FMC\_NEx low (x=0..2) 6 t<sub>d</sub>(CLKL-NExL) FMC\_CLK high to FMC\_NEx high THCLK+1.5 t<sub>d</sub>(CLKH-NExH) (x = 0...2)FMC\_CLK low to FMC\_NADV low 7.5 t<sub>d</sub>(CLKL-NADVL) FMC\_CLK low to FMC\_NADV high 0 t<sub>d</sub>(CLKL-NADVH) FMC CLK low to FMC Ax valid 6.5 t<sub>d</sub>(CLKL-AV) (x=16...25)FMC\_CLK high to FMC\_Ax invalid 0 t<sub>d(CLKH-AIV)</sub> ns (x=16...25)FMC\_CLK low to FMC\_NWE low 0 t<sub>d</sub>(CLKL-NWEL) FMC CLK high to FMC NWE high THCLK+2 t<sub>d(CLKH-NWEH)</sub> FMC\_D[15:0] valid data after FMC\_CLK 7.5 t<sub>d</sub>(CLKL-Data) FMC\_CLK low to FMC\_NBL low 7 t<sub>d</sub>(CLKL-NBLL) FMC\_CLK high to FMC\_NBL high THCLK+0.5 t<sub>d(CLKH-NBLH)</sub> FMC\_NWAIT valid before FMC\_CLK high 2 t<sub>su(NWAIT-CLKH)</sub> FMC\_NWAIT valid after FMC\_CLK high 4 th(CLKH-NWAIT)

Table 52. Synchronous non-multiplexed PSRAM write timings<sup>(1)</sup>

#### PC Card/CompactFlash controller waveforms and timings

Figure 24 to Figure 29 present the PC Card/Compact Flash controller waveforms, and Table 53 to Table 54 provide the corresponding timings. The results shown in this table are obtained with the following FSMC configuration:

- COM.FMC SetupTime = 0x04;
- COM.FMC\_WaitSetupTime = 0x07;
- COM.FMC\_HoldSetupTime = 0x04;
- COM.FMC HiZSetupTime = 0x05;
- ATT.FMC\_SetupTime = 0x04;
- ATT.FMC\_WaitSetupTime = 0x07;
- ATT.FMC\_HoldSetupTime = 0x04;
- ATT.FMC\_HiZSetupTime = 0x05;
- IO.FMC\_SetupTime = 0x04;
- IO.FMC\_WaitSetupTime = 0x07;
- IO.FMC\_HoldSetupTime = 0x04;
- IO.FMC\_HiZSetupTime = 0x05;
- TCLRSetupTime = 0;
- TARSetupTime = 0.

In all timing tables, the THCLK is the HCLK clock period.



<sup>1.</sup> Based on characterization, not tested in production

Table 53. Switching characteristics for PC Card/CF read and write cycles in attribute/common space<sup>(1)</sup>

| Symbol                    | Parameter                                  | Min       | Max        | Unit |
|---------------------------|--------------------------------------------|-----------|------------|------|
| t <sub>v(NCEx-A)</sub>    | FMC_Ncex low to FMC_Ay valid               | -         | 0          |      |
| t <sub>h(NCEx_AI)</sub>   | FMC_NCEx high to FMC_Ax invalid            | 2.5       | -          |      |
| t <sub>d(NREG-NCEx)</sub> | FMC_NCEx low to FMC_NREG valid             | -         | 2          |      |
| t <sub>h(NCEx-NREG)</sub> | FMC_NCEx high to FMC_NREG invalid          | 0         | -          |      |
| t <sub>d(NCEx-NWE)</sub>  | FMC_NCEx low to FMC_NWE low                | -         | 5THCLK+2   |      |
| t <sub>w(NWE)</sub>       | FMC_NWE low width                          | 8THCLK    | 8THCLK+0.5 |      |
| t <sub>d(NWE_NCEx)</sub>  | FMC_NWE high to FMC_NCEx high              | 5THCLK-1  | -          |      |
| t <sub>v (NWE-D)</sub>    | FMC_NWE low to FMC_D[15:0] valid           | -         | 5          |      |
| t <sub>h (NWE-D)</sub>    | FMC_NWE high to FMC_D[15:0] invalid        | 4THCLK-1  | -          | ns   |
| t <sub>d (D-NWE)</sub>    | FMC_D[15:0] valid before FMC_NWE high      | 13THCLK-3 | -          |      |
| t <sub>d(NCEx-NOE)</sub>  | FMC_NCEx low to FMC_NOE low                |           | 5THCLK+2   |      |
| t <sub>w(NOE)</sub>       | FMC_NOE low width                          | 8THCLK-1  | 8THCLK+2   |      |
| t <sub>d</sub> (NOE_NCEx) | FMC_NOE high to FMC_NCEx high              | 5THCLK-1  | -          |      |
| t <sub>su (D-NOE)</sub>   | FMC_D[15:0] valid data before FMC_NOE high | THCLK+2   | -          |      |
| t <sub>h(NOE-D)</sub>     | FMC_N0E high to FMC_D[15:0] invalid        | 0         | -          |      |

<sup>1.</sup> Based on characterization, not tested in production



Figure 24. PC Card/CompactFlash controller waveforms for common memory read access

1. FMC\_NCE4\_2 remains high (inactive during 8-bit access.

Figure 25. PC Card/CompactFlash controller waveforms for common memory write access





Figure 26. PC Card/CompactFlash controller waveforms for attribute memory read access

1. Only data bits 0...7 are read (bits 8...15 are disregarded).



Figure 27. PC Card/CompactFlash controller waveforms for attribute memory write access

1. Only data bits 0...7 are driven (bits 8...15 remains Hi-Z).

Table 54. Switching characteristics for PC Card/CF read and write cycles in I/O space<sup>(1)</sup>

| Symbol                       | Parameter                               | Min        | Max      | Unit |
|------------------------------|-----------------------------------------|------------|----------|------|
| t <sub>w(NIOWR)</sub>        | FMC_NIOWR low width                     | 8THCLK-0.5 |          |      |
| t <sub>v(NIOWR-D)</sub>      | FMC_NIOWR low to FMC_D[15:0] valid      | -          | 5.5      |      |
| t <sub>h(NIOWR-D)</sub>      | FMC_NIOWR high to FMC_D[15:0] invalid   | 4THCLK-0.5 | -        |      |
| t <sub>d(NCE4_1-NIOWR)</sub> | FMC_NCE4_1 low to FMC_NIOWR valid       | -          | 5THCLK+1 |      |
| t <sub>h(NCEx-NIOWR)</sub>   | FMC_NCEx high to FMC_NIOWR invalid      | 4THCLK+0.5 | -        |      |
| t <sub>d</sub> (NIORD-NCEx)  | FMC_NCEx low to FMC_NIORD valid         | -          | 5THCLK   | ns   |
| t <sub>h(NCEx-NIORD)</sub>   | FMC_NCEx high to FMC_NIORD) valid       | 6THCLK+2   | -        |      |
| t <sub>w(NIORD)</sub>        | FMC_NIORD low width                     | 8THCLK-1   | 8THCLK+1 |      |
| t <sub>su(D-NIORD)</sub>     | FMC_D[15:0] valid before FMC_NIORD high | THCLK+2    | -        |      |
| t <sub>d(NIORD-D)</sub>      | FMC_D[15:0] valid after FMC_NIORD high  | 0          | -        |      |

<sup>1.</sup> Based on characterization, not tested in production



Figure 28. PC Card/CompactFlash controller waveforms for I/O space read access





106/151 DocID027227 Rev 2

## NAND controller waveforms and timings

Figure 30 and Figure 31 present the NAND controller synchronous waveforms, and Table 55 and Table 56 provide the corresponding timings. The results shown in this table are obtained with the following FSMC configuration:

- COM.FMC\_SetupTime = 0x01;
- COM.FMC\_WaitSetupTime = 0x03;
- COM.FMC\_HoldSetupTime = 0x02;
- COM.FMC\_HiZSetupTime = 0x03;
- ATT.FMC SetupTime = 0x01;
- ATT.FMC WaitSetupTime = 0x03;
- ATT.FMC\_HoldSetupTime = 0x02;
- ATT.FMC HiZSetupTime = 0x03;
- Bank = FMC Bank NAND;
- MemoryDataWidth = FMC\_MemoryDataWidth\_16b;
- ECC = FMC\_ECC\_Enable;
- ECCPageSize = FMC\_ECCPageSize\_512Bytes;
- TCLRSetupTime = 0;
- TARSetupTime = 0.

In all timing tables, the THCLK is the HCLK clock period.



Figure 30. NAND controller read timings

| Table 55. Switching characteristics for NAN | D Flash read cycles <sup>(1) (2)</sup> |
|---------------------------------------------|----------------------------------------|
|---------------------------------------------|----------------------------------------|

| Symbol                  | Parameter                                  | Min      | Max         | Unit |
|-------------------------|--------------------------------------------|----------|-------------|------|
| t <sub>w(NOE)</sub>     | FMC_NOE low width                          | 6THCLK   | 6THCLK + 2  |      |
| t <sub>su(D-NOE)</sub>  | FMC_D[15-0] valid data before FMC_NOE high | THCLK+5  | -           |      |
| t <sub>h(NOE-D)</sub>   | FMC_D[15-0] valid data after FMC_NOE high  | 0        | -           | ns   |
| t <sub>d(ALE-NOE)</sub> | FMC_ALE valid before FMC_NOE low           | -        | 6THCLK -0.5 |      |
| t <sub>h(NOE-ALE)</sub> | FMC_NWE high to FMC_ALE invalid            | 6THCLK-1 | -           |      |

- 1. Based on characterization, not tested in production
- 2. CL = 30 pF

Figure 31. NAND controller write timings



Table 56. Switching characteristics for NAND Flash write cycles<sup>(1)</sup>

| Symbol                  | Parameter                             | Min         | Max          | Unit |
|-------------------------|---------------------------------------|-------------|--------------|------|
| $t_{w(NWE)}$            | FMC_NWE low width                     | 4THCLK-0.5  | 4THCLK + 1.5 |      |
| $t_{v(NWE-D)}$          | FMC_NWE low to FMC_D[15-0] valid      | -           | 3.5          |      |
| t <sub>h(NWE-D)</sub>   | FMC_NWE high to FMC_D[15-0] invalid   | 3THCLK -1.5 | -            |      |
| t <sub>d(D-NWE)</sub>   | FMC_D[15-0] valid before FMC_NWE high | 5THCLK – 3  | -            | ns   |
| $t_{d(ALE\_NWE)}$       | FMC_ALE valid before FMC_NWE low      | -           | 4THCLK+2     |      |
| t <sub>h(NWE-ALE)</sub> | FMC_NWE high to FMC_ALE invalid       | 2THCLK-1    | -            |      |

1. Based on characterization, not tested in production

108/151 DocID027227 Rev 2

#### 6.3.11 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

### Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling two LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

The test results are given in *Table 57*. They are based on the EMS levels and classes defined in application note AN1709.

Level/ **Symbol Parameter Conditions Class**  $V_{DD} = 1.8 \text{ V}, \text{LQFP100}, T_A = +25^{\circ}\text{C},$ Voltage limits to be applied on any I/O pin to f<sub>HCLK</sub> = 72 MHz 2B  $V_{FESD}$ induce a functional disturbance conforms to IEC 61000-4-2  $V_{DD} = 1.8 \text{ V, LQFP100, } T_A = +25^{\circ}\text{C,}$ Fast transient voltage burst limits to be  $f_{HCLK} = 72 \text{ MHz}$ applied through 100 pF on V<sub>DD</sub> and V<sub>SS</sub> 4A  $V_{EFTB}$ pins to induce a functional disturbance conforms to IEC 61000-4-4

Table 57. EMS characteristics

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and pre qualification tests in relation with the EMC level requested for his application.

### Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)



#### Pre qualification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

## **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading.

| Symbol | Parameter                   | Conditions                                                          | Monitored       | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ] | Unit  |
|--------|-----------------------------|---------------------------------------------------------------------|-----------------|------------------------------------------------|-------|
| Symbol | frequency bar               |                                                                     | frequency band  | 8/72 MHz                                       | Oilit |
|        |                             | V 40VT 25°C                                                         | 0.1 to 30 MHz   | 9                                              |       |
|        | Dook lovel                  | V <sub>DD</sub> = 1.9 V, T <sub>A</sub> = 25 °C,<br>LQFP100 package | 30 to 130 MHz   | 15                                             | dΒμV  |
| SEMI   | S <sub>EMI</sub> Peak level | compliant with IEC                                                  | 130 MHz to 1GHz | 25                                             |       |
|        | 61967-2                     |                                                                     | SAE EMI Level   | 4                                              | -     |

Table 58. EMI characteristics

# 6.3.12 Electrical sensitivity characteristics

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

#### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n+1) supply pins). This test conforms to the ANSI/JEDEC standard.

| Symbol                | Ratings                                               | Conditions                                                  | Class | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|-------------------------------------------------------|-------------------------------------------------------------|-------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)    | T <sub>A</sub> = +25 °C, conforming to ANSI/JEDEC JS-001    | 2     | 2000                            |      |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C, conforming<br>to ANSI/ESD STM5.3.1 | C3    | 250                             | V    |

Table 59. ESD absolute maximum ratings



<sup>1.</sup> Data based on characterization results, not tested in production.

## Static latch-up

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin
- A current injection is applied to each input, output and configurable I/O pin

These tests are compliant with EIA/JESD 78A IC latch-up standard.

Table 60. Electrical sensitivities

| Symbol | Parameter             | Conditions                                     | Class      |
|--------|-----------------------|------------------------------------------------|------------|
| LU     | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II Level A |

# 6.3.13 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DD}$  (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

### Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of  $-5 \,\mu\text{A/+0}\,\mu\text{A}$  range), or other functional failure (for example reset occurrence or oscillator frequency deviation).

The test results are given in Table 61.

Table 61. I/O current injection susceptibility

|                  |                                                                                                                                                                                                                                                                                            | Functional s       | usceptibility      |      |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------|
| Symbol           | Description                                                                                                                                                                                                                                                                                | Negative injection | Positive injection | Unit |
|                  | Injected current on BOOT0                                                                                                                                                                                                                                                                  | -0                 | NA                 |      |
|                  | Injected current on PF3, PC1, PC2, PA1, PA2, PA3, PA4, PA5, PA6, PA7, PB0, PB1, PE8, PE9, PE10, PE11, PE12, PE13, PE14, PE15, PB13, PB14, PB15, PD8, PD9, PD10, PD11, PD12, PD13, PD14 pins with induced leakage current on adjacent pins less than - 50 $\mu$ A or more than +400 $\mu$ A | -5                 | +5                 |      |
| I <sub>INJ</sub> | Injected current on PF2, PF4, PC0, PC1, PC2, PC3, PA0, PA1, PA2, PA3, PA4, PA5, PA6, PA7, PC4, PC5, PB2, PB11 with induced leakage current on other pins from this group less than -50 µA or more than +400 µA                                                                             | -5                 | +5                 | mA   |
|                  | Injected current on PB0, PB1, PE7, PE8, PE9, PE10, PE11, PE12, PE13, PE14, PE15, PB12, PB13, PB14, P15, PD8, PD9, PD10, PD11, PD12, PD13, PD14 with induced leakage current on other pins from this group less than -50 µA or more than +400 µA                                            | -5                 | +5                 |      |
|                  | Injected current on any other FT, FTf and NPOR pins                                                                                                                                                                                                                                        | -5                 | NA                 |      |
|                  | Injected current on any other pins                                                                                                                                                                                                                                                         | -5                 | +5                 |      |

Note:

It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.



# 6.3.14 I/O port characteristics

# General input/output characteristics

Unless otherwise specified, the parameters given in *Table 62* are derived from tests performed under the conditions summarized in *Table 18*. All I/Os are CMOS and TTL compliant.

Table 62. I/O static characteristics

| Symbol           | Parameter                                         | Conditions                                                                | Min                                         | Тур     | Max                                       | Unit |
|------------------|---------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------|---------|-------------------------------------------|------|
|                  |                                                   | TC and TTa I/O                                                            | -                                           | -       | 0.3 V <sub>DD</sub> +0.07 <sup>(1)</sup>  |      |
| \/               | Low level input                                   | FT and FTf I/O                                                            | -                                           | -       | 0.475 V <sub>DD</sub> -0.2 <sup>(1)</sup> | V    |
| $V_{IL}$         | voltage                                           | BOOT0                                                                     | -                                           | -       | 0.3 V <sub>DD</sub> -0.3 <sup>(1)</sup>   | V    |
|                  |                                                   | All I/Os except BOOT0                                                     | -                                           | -       | 0.3 V <sub>DD</sub> <sup>(2)</sup>        |      |
|                  |                                                   | TC and TTa I/O                                                            | 0.445 V <sub>DD</sub> +0.398 <sup>(1)</sup> | -       | -                                         |      |
|                  |                                                   | FT and FTf I/O                                                            | 0.5 V <sub>DD</sub> +0.2 <sup>(1)</sup>     | -       | -                                         |      |
| $V_{IH}$         | High level input voltage                          | NPOR I/O input high-level voltage                                         | 0.2 V <sub>DDA</sub> +0.2                   | -       | -                                         | V    |
|                  |                                                   | BOOT0                                                                     | 0.2 V <sub>DD</sub> +0.95 <sup>(1)</sup>    | -       | -                                         |      |
|                  |                                                   | All I/Os except BOOT0                                                     | 0.7 V <sub>DD</sub> <sup>(2)</sup>          | -       | -                                         |      |
|                  |                                                   | TC and TTa I/O                                                            | -                                           | 200 (1) | -                                         |      |
| $V_{hys}$        | Schmitt trigger hysteresis                        | FT, FTf I/O and NPOR pin                                                  | -                                           | 100 (1) | -                                         | mV   |
|                  | - Hydrordold                                      | BOOT0                                                                     | -                                           | 300 (1) | -                                         |      |
|                  |                                                   | TC, FT and FTf I/O TTa I/O in digital mode $V_{SS} \le V_{IN} \le V_{DD}$ | -                                           | -       | ±0.1                                      |      |
|                  |                                                   | TTa I/O in digital mode $V_{DD} \le V_{IN} \le V_{DDA}$                   | -                                           | -       | 1                                         |      |
| l <sub>lkg</sub> | Input leakage current (3)                         | TTa I/O in analog mode $V_{SS} \le V_{IN} \le V_{DDA}$                    | -                                           | -       | ±0.2                                      | μA   |
|                  |                                                   | FT and FTf I/O <sup>(4)</sup> $V_{DD} \le V_{IN} \le 5 V$                 | -                                           | -       | 10                                        |      |
|                  |                                                   | $\begin{array}{c} POR \\ V_{DDA} \leq V_{IN} \leq 5 \ V \end{array}$      | -                                           | -       | 10                                        |      |
| R <sub>PU</sub>  | Weak pull-up equivalent resistor <sup>(5)</sup>   | $V_{IN} = V_{SS}$                                                         | 25                                          | 40      | 55                                        | kΩ   |
| R <sub>PD</sub>  | Weak pull-down equivalent resistor <sup>(5)</sup> | $V_{IN} = V_{DD}$                                                         | 25                                          | 40      | 55                                        | kΩ   |
| C <sub>IO</sub>  | I/O pin capacitance                               | -                                                                         | -                                           | 5       | -                                         | pF   |

<sup>1.</sup> Data based on design simulation.

<sup>3.</sup> Leakage could be higher than the maximum value. if negative current is injected on adjacent pins. Refer to *Table 61: I/O* current injection susceptibility.



<sup>2.</sup> Tested in production.

- 4. To sustain a voltage higher than V<sub>DD</sub> +0.3 V, the internal pull-up/pull-down resistors must be disabled.
- Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimum (~10% order).

All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 32* for standard I/Os.



Figure 32. TC and TTA I/O input characteristics





114/151 DocID027227 Rev 2

## **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/- 20 mA (with a relaxed  $V_{OL}/V_{OH}$ ).

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in Section 6.2:

- The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 16*).
- The sum of the currents sunk by all the I/Os on  $V_{SS}$  plus the maximum Run consumption of the MCU sunk on  $V_{SS}$  cannot exceed the absolute maximum rating  $\Sigma I_{VSS}$  (see *Table 16*).

### **Output voltage levels**

Unless otherwise specified, the parameters given in *Table 63* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 18*. All I/Os (FT, TTa and TC unless otherwise specified) are CMOS and TTL compliant.

Table 63. Output voltage characteristics

| Symbol                         | Parameter                                               | Conditions                                                    | Min                  | Max | Unit |
|--------------------------------|---------------------------------------------------------|---------------------------------------------------------------|----------------------|-----|------|
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin                 | I <sub>IO</sub> = +4 mA<br>1.65 V < V <sub>DD</sub> < 1.95 V  | -                    | 0.4 |      |
| V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin                | I <sub>IO</sub> = -4 mA<br>1.65 V < V <sub>DD</sub> < 1.95 V  | V <sub>DD</sub> -0.4 | -   | V    |
| V <sub>OLFM+</sub> (1)(3)      | Output low level voltage for an FTf I/O pin in FM+ mode | I <sub>IO</sub> = +10 mA<br>1.65 V < V <sub>DD</sub> < 1.95 V | -                    | 0.4 |      |

The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 16* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed ΣI<sub>IO(PIN)</sub>.

The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in *Table 16* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed ΣI<sub>IO(PIN)</sub>.

<sup>3.</sup> Data based on design simulation.

# Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 34* and *Table 64*, respectively.

Unless otherwise specified, the parameters given are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 18*.

Table 64. I/O AC characteristics<sup>(1)</sup>

| OSPEEDRy [1:0] value <sup>(1)</sup> | Symbol                  | Parameter                                                       | Conditions                                                        | Min               | Max                   | Unit |
|-------------------------------------|-------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------|-------------------|-----------------------|------|
|                                     | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                | $C_L = 50 \text{ pF}, V_{DD} = 1.65 \text{ V to } 1.95 \text{ V}$ | -                 | 1 <sup>(3)</sup>      | MHz  |
| х0                                  | t <sub>f(IO)out</sub>   | Output high to low level fall time                              | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V        | -                 | 125 <sup>(3)</sup>    | ns   |
|                                     | t <sub>r(IO)out</sub>   | Output low to high level rise time                              | OL = 30 pr, VDD = 1.03 V to 1.93 V                                | -                 | 125 <sup>(3)</sup>    | 113  |
|                                     | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                | $C_L = 50 \text{ pF}, V_{DD} = 1.65 \text{ V to } 1.95 \text{ V}$ | -                 | 4 <sup>(3)</sup>      | MHz  |
| 01                                  | t <sub>f(IO)out</sub>   | Output high to low level fall time                              | C <sub>I</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V        | -                 | 62.5 <sup>(3)</sup>   | ns   |
|                                     | t <sub>r(IO)out</sub>   | Output low to high level rise time                              | -C <sub>L</sub> = 50 pr, v <sub>DD</sub> = 1.05 v to 1.95 v       |                   | 25 <sup>(3)</sup>     | 113  |
|                                     | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                | $C_L = 50 \text{ pF}, V_{DD} = 1.65 \text{ V to } 1.95 \text{ V}$ | -                 | 10 <sup>(3)</sup>     | MHz  |
| 11                                  | t <sub>f(IO)out</sub>   | Output high to low level fall time                              | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V        | -                 | 25 <sup>(3)</sup>     | 20   |
|                                     | t <sub>r(IO)out</sub>   | Output low to high level rise time                              | $C_L = 50 \text{ pF}, V_{DD} = 1.65 \text{ V to } 1.95 \text{ V}$ | -                 | 25 <sup>(3)</sup>     | ns   |
|                                     | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                |                                                                   | -                 | 0.5 <sup>(3)(4)</sup> | MHz  |
| FM+ configuration <sup>(4)</sup>    | t <sub>f(IO)out</sub>   | Output high to low level fall time                              | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V        | -                 | 16 <sup>(4)</sup>     | 20   |
| 3                                   | t <sub>r(IO)out</sub>   | Output low to high level rise time                              |                                                                   | -                 | 44 <sup>(3)(4)</sup>  | ns   |
| -                                   | t <sub>EXTIpw</sub>     | Pulse width of external signals detected by the EXTI controller | -                                                                 | 10 <sup>(3)</sup> | -                     | ns   |

The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the RM0316 reference manual for a description of GPIO Port configuration register.

116/151 DocID027227 Rev 2

<sup>2.</sup> The maximum frequency is defined in *Figure 34*.

<sup>3.</sup> Guaranteed by design, not tested in production.

<sup>4.</sup> The I/O speed configuration is bypassed in FM+ I/O mode. Refer to the reference manual RM0316 for a description of FM+ I/O mode configuration.



Figure 34. I/O AC characteristics definition

1. See Table 64: I/O AC characteristics.

### 6.3.15 NRST pin characteristics

The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 62*).

Unless otherwise specified, the parameters given in *Table 65* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 18*.

| Symbol                               | Parameter                                       | Conditions        | Min                                            | Тур | Max                                         | Unit |
|--------------------------------------|-------------------------------------------------|-------------------|------------------------------------------------|-----|---------------------------------------------|------|
| V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage                    | -                 | -                                              | -   | 0.3V <sub>DD</sub> +<br>0.07 <sup>(1)</sup> | V    |
| V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage                   | -                 | 0.445V <sub>DD</sub> +<br>0.398 <sup>(1)</sup> | -   | -                                           | V    |
| V <sub>hys(NRST)</sub>               | NRST Schmitt trigger voltage hysteresis         | -                 | -                                              | 200 | -                                           | mV   |
| R <sub>PU</sub>                      | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 25                                             | 40  | 55                                          | kΩ   |
| V <sub>F(NRST)</sub> <sup>(1)</sup>  | NRST Input filtered pulse                       | -                 | -                                              | -   | 100 <sup>(1)</sup>                          | ns   |
| V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse                   | -                 | 700 <sup>(1)</sup>                             | -   | -                                           | ns   |

Table 65. NRST pin characteristics

<sup>1.</sup> Guaranteed by design, not tested in production.

<sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order).



Figure 35. Recommended NRST pin protection

- 1. The reset network protects the device against parasitic resets.
- The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 65. Otherwise the reset will not be taken into account by the device.

# 6.3.16 NPOR pin characteristics

The NPOR pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor,  $R_{PU}$  (see *Table 66*) connected to  $V_{DDA}$  supply.

Unless otherwise specified, the parameters given in Table~66 are derived from tests performed under ambient temperature and  $V_{DDA}$  supply voltage conditions summarized in Table~18.

| Symbol <sup>(1)</sup>  | Parameter                                       | Conditions        | Min                          | Тур | Max                            | Unit |
|------------------------|-------------------------------------------------|-------------------|------------------------------|-----|--------------------------------|------|
| V <sub>IL(NPOR)</sub>  | NPOR Input low level voltage                    | -                 | -                            | -   | 0.475V <sub>DDA</sub><br>- 0.2 | V    |
| V <sub>IH(NPOR)</sub>  | NPOR Input high level voltage                   | -                 | 0.5V <sub>DDA</sub><br>+ 0.2 | -   | -                              | V    |
| V <sub>hys(NPOR)</sub> | NPOR Schmitt trigger voltage hysteresis         | -                 | -                            | 100 | -                              | mV   |
| R <sub>PU</sub>        | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 25                           | 40  | 55                             | kΩ   |

Table 66. NPOR pin characteristics

118/151 DocID027227 Rev 2

<sup>1.</sup> Guaranteed by design, not tested in production.

The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10% order).

#### 6.3.17 Timer characteristics

The parameters given in *Table 67* are guaranteed by design.

Refer to Section 6.3.14: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output).

Table 67. TIMx<sup>(1)(2)</sup> characteristics

| Symbol                 | Parameter                                  | Conditions                     | Min    | Max                     | Unit                 |  |
|------------------------|--------------------------------------------|--------------------------------|--------|-------------------------|----------------------|--|
|                        |                                            | -                              | 1      | -                       | t <sub>TIMxCLK</sub> |  |
| t <sub>res(TIM)</sub>  | Timer resolution time                      | f <sub>TIMxCLK</sub> = 72 MHz  | 13.9   | -                       | ns                   |  |
|                        |                                            | f <sub>TIMxCLK</sub> = 144 MHz | 6.95   | -                       | ns                   |  |
| f <sub>EXT</sub>       | Timer external clock                       | -                              | 0      | f <sub>TIMxCLK</sub> /2 | MHz                  |  |
| EXI                    | frequency on CH1 to CH4                    | f <sub>TIMxCLK</sub> = 72 MHz  | 0      | 36                      | MHz                  |  |
| Res <sub>TIM</sub>     | Timer resolution                           | TIMx (except TIM2)             | -      | 16                      | bit                  |  |
| TKO31IM                | Timer resolution                           | TIM2                           | -      | 32                      | DIL                  |  |
|                        |                                            | -                              | 1      | 65536                   | t <sub>TIMxCLK</sub> |  |
| t <sub>COUNTER</sub>   | 16-bit counter clock period                | f <sub>TIMxCLK</sub> = 72 MHz  | 0.0139 | 910                     | μs                   |  |
|                        |                                            | f <sub>TIMxCLK</sub> = 144 MHz | 0.0069 | 455                     | μs                   |  |
|                        |                                            | -                              | -      | 65536 × 65536           | t <sub>TIMxCLK</sub> |  |
| t <sub>MAX_COUNT</sub> | Maximum possible count with 32-bit counter | f <sub>TIMxCLK</sub> = 72 MHz  | -      | 59.65                   | S                    |  |
|                        |                                            | f <sub>TIMxCLK</sub> = 144 MHz | -      | 29.825                  | S                    |  |

TIMx is used as a general term to refer to the TIM1, TIM2, TIM3, TIM4, TIM8, TIM15, TIM16 TIM17 and TIM20 timers.

<sup>2.</sup> Guaranteed by design, not tested in production.

Table 68. IWDG min/max timeout period at 40 kHz (LSI) <sup>(1)</sup>

|                   |              | ·                                   | <u> </u>                            |
|-------------------|--------------|-------------------------------------|-------------------------------------|
| Prescaler divider | PR[2:0] bits | Min timeout (ms) RL[11:0]=<br>0x000 | Max timeout (ms) RL[11:0]=<br>0xFFF |
| /4                | 0            | 0.1                                 | 409.6                               |
| /8                | 1            | 0.2                                 | 819.2                               |
| /16               | 2            | 0.4                                 | 1638.4                              |
| /32               | 3            | 0.8                                 | 3276.8                              |
| /64               | 4            | 1.6                                 | 6553.6                              |
| /128              | 5            | 3.2                                 | 13107.2                             |
| /256              | 7            | 6.4                                 | 26214.4                             |

These timings are given for a 40 kHz clock but the microcontroller internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty.

Table 69. WWDG min-max timeout value @72 MHz (PCLK)<sup>(1)</sup>

| Prescaler | WDGTB | Min timeout value | Max timeout value |
|-----------|-------|-------------------|-------------------|
| 1         | 0     | 0.05687           | 3.6409            |
| 2         | 1     | 0.1137            | 7.2817            |
| 4         | 2     | 0.2275            | 14.564            |
| 8         | 3     | 0.4551            | 29.127            |

<sup>1.</sup> Guaranteed by design, not tested in production.

120/151



#### 6.3.18 Communications interfaces

# I<sup>2</sup>C interface characteristics

The I<sup>2</sup>C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev.03 for:

- Standard-mode (Sm): with a bit rate up to 100 kbit/s
- Fast-mode (Fm): with a bit rate up to 400 kbit/s
- Fast-mode Plus (Fm+): with a bit rate up to 1Mbits/s

The I<sup>2</sup>C timings requirements are guaranteed by design when the I<sup>2</sup>C peripheral is properly configured (refer to Reference manual).

The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and VDDIOx is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.14: I/O port characteristics.

All I<sup>2</sup>C I/Os embed an analog filter. refer to the *Table 70: I2C analog filter characteristics*.

Table 70. I2C analog filter characteristics<sup>(1)</sup>

| Symbol          | Parameter                                                      | Min | Max | Unit |
|-----------------|----------------------------------------------------------------|-----|-----|------|
| t <sub>AF</sub> | Pulse width of spikes that are suppressed by the analog filter | 50  | 260 | ns   |

1. Guaranteed by design, not tested in production.

# SPI/I<sup>2</sup>S characteristics

Unless otherwise specified, the parameters given in *Table 71* for SPI or in *Table 72* for  $I^2S$  are derived from tests performed under ambient temperature,  $f_{PCLKX}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 18*.

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI and WS, CK, SD for I<sup>2</sup>S).

Table 71. SPI characteristics<sup>(1)</sup>

| Symbol                                    | Parameter                         | Conditions                                                                                | Min     | Тур.  | Max                 | Unit |
|-------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------|---------|-------|---------------------|------|
|                                           |                                   | Master mode,<br>SPI1/2/3/4                                                                | -       | -     | 18                  |      |
| f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub> | SPI clock frequency               | Slave mode,<br>SPI1/2/3/4                                                                 | -       | -     | 18                  | MHz  |
| " C(SCR)                                  |                                   | Slave mode transmitter/full<br>duplex, 1.65 V <v<sub>DD&lt;1.95 V,<br/>SPI1/2/3/4</v<sub> | -       | -     | 12.5 <sup>(2)</sup> |      |
| Duty <sub>(SCK)</sub>                     | Duty cycle of SPI clock frequency | Slave mode                                                                                | 30      | 50    | 70                  | %    |
| t <sub>su(NSS)</sub>                      | NSS setup time                    | Slave mode, SPI presc = 2                                                                 | 4*Tpclk | -     | -                   |      |
| t <sub>h(NSS)</sub>                       | NSS hold time                     | Slave mode, SPI presc = 2                                                                 | 2*Tpclk | •     | -                   |      |
| $t_{w(SCKH)} \ t_{w(SCKL)}$               | SCK high and low time             | Master mode                                                                               | Tpclk-2 | Tpclk | Tpclk+2             |      |
| t <sub>su(MI)</sub>                       | Data input setup time             | Master mode                                                                               | 0       | -     | -                   |      |
| t <sub>su(SI)</sub>                       | - Data input setup time           | Slave mode                                                                                | 3       | -     | -                   |      |
| t <sub>h(MI)</sub>                        | Data input hold time              | Master mode                                                                               | 5       | ı     | -                   |      |
| t <sub>h(SI)</sub>                        | Data input noid time              | Slave mode                                                                                | 1       | -     | -                   | ns   |
| t <sub>a(SO)</sub>                        | Data output access time           | Slave mode                                                                                | 10      | -     | 40                  |      |
| t <sub>dis(SO)</sub>                      | Data output disable time          | Slave mode                                                                                | 10      | -     | 17                  |      |
| t <sub>v(SO)</sub>                        | Data output valid time            | Slave mode                                                                                | -       | 22    | 39                  |      |
| t <sub>v(MO)</sub>                        | Data output valid tillle          | Master mode                                                                               | -       | 1.5   | 5                   |      |
| t <sub>h(SO)</sub>                        | Data output hold time             | Slave mode                                                                                | 11      | -     | -                   |      |
| t <sub>h(MO)</sub>                        | Data output noid time             | Master mode                                                                               | 0       | -     | -                   |      |

<sup>1.</sup> Data based on characterization results, not tested in production.

122/151 DocID027227 Rev 2

<sup>2.</sup> The maximum frequency in Slave transmitter mode is determined by the sum of  $t_{v(SO)}$  and  $t_{su(MI)}$  which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having  $t_{su(MI)} = 0$  while  $Duty_{(SCK)} = 50\%$ .



Figure 36. SPI timing diagram - slave mode and CPHA = 0





1. Measurement points are done at  $0.5V_{DD}$  and with external  $C_L$  = 30 pF.



Figure 38. SPI timing diagram - master mode<sup>(1)</sup>

1. Measurement points are done at  $0.5V_{DD}$  and with external  $C_L$  = 30 pF.

Table 72. I<sup>2</sup>S characteristics<sup>(1)</sup>

| Symbol           | Parameter                      | Conditions           | Min      | Max                   | Unit |
|------------------|--------------------------------|----------------------|----------|-----------------------|------|
| f <sub>MCK</sub> | I2S Main clock output          | -                    | 256 x 8K | 256xFs <sup>(2)</sup> | MHz  |
| ,                | I2S clock frequency            | Master data: 32 bits | -        | 64xFs                 | MHz  |
| f <sub>CK</sub>  |                                | Slave data: 32 bits  | -        | 64xFs                 |      |
| D <sub>CK</sub>  | I2S clock frequency duty cycle | Slave receiver       | 30       | 70                    | %    |

124/151 DocID027227 Rev 2

**Conditions** Min **Symbol Parameter** Max Unit WS valid time Master mode 20  $t_{v(WS)}$ WS hold time Master mode 2 t<sub>h(WS)</sub> 0 WS setup time Slave mode t<sub>su(WS)</sub> 4 WS hold time Slave mode t<sub>h(WS)</sub> Master receiver 1 t<sub>su(SD\_MR)</sub> Data input setup time Slave receiver 1 t<sub>su(SD\_SR)</sub> 8 Master receiver  $t_{h(SD\_MR)}$ Data input hold time ns Slave receiver 2.5 t<sub>h(SD\_SR)</sub> Slave transmitter 50  $t_{v(SD\_ST)}$ (after enable edge) Data output valid time Master transmitter 22  $t_{v(SD\_MT)}$ (after enable edge) Slave transmitter (after 8 t<sub>h(SD\_ST)</sub> enable edge) Data output hold time Master transmitter

Table 72. I<sup>2</sup>S characteristics<sup>(1)</sup> (continued)

Note:

t<sub>h(SD\_MT)</sub>

Refer to theI2S section in RM0316 Reference Manual for more details about the sampling frequency (Fs), f<sub>MCK</sub>, f<sub>CK</sub>, DCK values reflect only the digital peripheral behavior, source clock precision might slightly change the values DCK depends mainly on ODD bit value. Digital contribution leads to a min of (I2SDIV/(2\*I2SDIV+ODD)) and a max (I2SDIV+ODD)/(2\*I2SDIV+ODD) and Fs max supported for each mode/condition.

(after enable edge)

1

<sup>1.</sup> Data based on characterization results, not tested in production.

<sup>2. 256</sup>xFs maximum is 36 MHz (APB1 Maximum frequency)



Figure 39. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup>

- 1. Measurement points are done at  $0.5V_{DD}$  and with external  $C_L$ =30 pF.
- LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first



Figure 40. I<sup>2</sup>S master timing diagram (Philips protocol)<sup>(1)</sup>

- Measurement points are done at  $0.5V_{DD}$  and with external  $C_L$ =30 pF.
- LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first

126/151 DocID027227 Rev 2

# CAN (controller area network) interface

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (CAN\_TX and CAN\_RX).

#### 6.3.19 ADC characteristics

Unless otherwise specified, the parameters given in *Table 73* to *Table 76* are guaranteed by design, with conditions summarized in *Table 18*.

Table 73. ADC characteristics

| Symbol            | Parameter                                   | Conditions                     | Min  | Тур   | Max       | Unit |
|-------------------|---------------------------------------------|--------------------------------|------|-------|-----------|------|
| V <sub>DDA</sub>  | Analog supply voltage for ADC               | -                              | 1.8  | -     | 3.6       | V    |
|                   |                                             | Single-ended mode,<br>5 MSPS   | -    | 907   | 1033      |      |
| I <sub>DDA</sub>  | Current on VDDA pin (see <i>Figure 41</i> ) | Single-ended mode,<br>1 MSPS   | -    | 194   | 285.5     |      |
|                   |                                             | Single-ended mode,<br>200 KSPS | -    | 51.5  | 70        |      |
|                   |                                             | Differential mode,<br>5 MSPS   | -    | 887.5 | 1009      | μΑ   |
|                   |                                             | Differential mode,<br>1 MSPS   | -    | 212   | 285       |      |
|                   |                                             | Differential mode,<br>200 KSPS | -    | 51    | 69.5      |      |
|                   |                                             | Single-ended mode,<br>5 MSPS   | -    | 104   | 139       |      |
|                   |                                             | Single-ended mode,<br>1 MSPS   | -    | 20.4  | 37        |      |
|                   | Current on VREF+ pin                        | Single-ended mode,<br>200 KSPS | -    | 3.3   | 11.3      |      |
| I <sub>REF</sub>  | (see Figure 42)                             | Differential mode,<br>5 MSPS   | -    | 174   | 235       | μΑ   |
|                   |                                             | Differential mode,<br>1 MSPS   | -    | 34.6  | 52.6      |      |
|                   |                                             | Differential mode,<br>200 KSPS | -    | 6     | 13.6      |      |
| V <sub>REF+</sub> | Positive reference voltage                  | -                              | 2    | -     | $V_{DDA}$ | V    |
| f <sub>ADC</sub>  | ADC clock frequency                         | -                              | 0.14 | -     | 72        | MHz  |

Table 73. ADC characteristics (continued)

| Symbol                           | Parameter                                               | Conditions                                        | Min    | Тур                                             | Max                | Unit               |
|----------------------------------|---------------------------------------------------------|---------------------------------------------------|--------|-------------------------------------------------|--------------------|--------------------|
|                                  |                                                         | Resolution = 12 bits,<br>Fast Channel             | 0.01   | -                                               | 5.14               |                    |
| f <sub>S</sub> <sup>(1)</sup>    | Sampling rate                                           | Resolution = 10 bits,<br>Fast Channel             | 0.012  | -                                               | 6                  | MSPS               |
| 'S`                              | Sampling rate                                           | Resolution = 8 bits,<br>Fast Channel              | 0.014  | -                                               | 7.2                | IVIOFO             |
|                                  |                                                         | Resolution = 6 bits,<br>Fast Channel              | 0.0175 | -                                               | 9                  |                    |
| f <sub>TRIG</sub> <sup>(1)</sup> | External trigger frequency                              | f <sub>ADC</sub> = 72 MHz<br>Resolution = 12 bits | -      | -                                               | 5.14               | MHz                |
|                                  |                                                         | Resolution = 12 bits                              | -      | -                                               | 14                 | 1/f <sub>ADC</sub> |
| V <sub>AIN</sub>                 | Conversion voltage range <sup>(2)</sup>                 | -                                                 | 0      | -                                               | V <sub>REF+</sub>  | V                  |
| R <sub>AIN</sub> <sup>(1)</sup>  | External input impedance                                | -                                                 | -      | -                                               | 100                | kΩ                 |
| C <sub>ADC</sub> <sup>(1)</sup>  | Internal sample and hold capacitor                      | -                                                 | -      | 5                                               | -                  | pF                 |
| t <sub>STAB</sub> <sup>(1)</sup> | Power-up time                                           | -                                                 | 0      | 0                                               | 1                  | μs                 |
| + (1)                            | Calibration time                                        | f <sub>ADC</sub> = 72 MHz                         |        | 1.56                                            | •                  | μs                 |
| t <sub>CAL</sub> <sup>(1)</sup>  | Calibration time                                        | -                                                 | 112    |                                                 | 1/f <sub>ADC</sub> |                    |
|                                  | Trigger conversion latency                              | CKMODE = 00                                       | 1.5    | 2                                               | 2.5                | 1/f <sub>ADC</sub> |
| t <sub>latr</sub> (1)            | Regular and injected                                    | CKMODE = 01                                       | -      | -                                               | 2                  | 1/f <sub>ADC</sub> |
| latr                             | channels without conversion abort                       | CKMODE = 10                                       | -      | -                                               | 2.25               | 1/f <sub>ADC</sub> |
|                                  | abort                                                   | CKMODE = 11                                       | -      | -                                               | 2.125              | 1/f <sub>ADC</sub> |
|                                  |                                                         | CKMODE = 00                                       | 2.5    | 3                                               | 3.5                | 1/f <sub>ADC</sub> |
| t <sub>latrinj</sub> (1)         | Trigger conversion latency Injected channels aborting a | CKMODE = 01                                       | -      | -                                               | 3                  | 1/f <sub>ADC</sub> |
| 'latrinj                         | regular conversion                                      | CKMODE = 10                                       | -      | -                                               | 3.25               | 1/f <sub>ADC</sub> |
|                                  |                                                         | CKMODE = 11                                       | -      | -                                               | 3.125              | 1/f <sub>ADC</sub> |
| t <sub>S</sub> <sup>(1)</sup>    | Sampling time                                           | $f_{ADC} = 72 \text{ MHz}$                        | 0.021  | -                                               | 8.35               | μs                 |
| ÿ                                | Campling time                                           | -                                                 | 1.5    | -                                               | 601.5              | 1/f <sub>ADC</sub> |
| T <sub>ADCVREG</sub> _STUP       | ADC Voltage Regulator<br>Start-up time                  | -                                                 | -      | -                                               | 10                 | μs                 |
|                                  | Total conversion time                                   | f <sub>ADC</sub> = 72 MHz<br>Resolution = 12 bits | 0.19   | -                                               | 8.52               | μs                 |
| t <sub>CONV</sub> <sup>(1)</sup> | (including sampling time)                               | Resolution = 12 bits                              |        | (t <sub>S</sub> for samp<br>for<br>sive approxi | -                  | 1/f <sub>ADC</sub> |

<sup>1.</sup> Data guaranteed by design, not tested in Production.

47/

<sup>2.</sup> V<sub>REF+</sub> can be internally connected to V<sub>DDA</sub> and V<sub>REF-</sub> can be internally connected to V<sub>SSA</sub>, depending on the package. Refer to Section 4: Pinouts and pin description for further details.



Figure 41. ADC typical current consumption on VDDA pin





Table 74. Maximum ADC R<sub>AIN</sub> <sup>(1)</sup>

|            | Sampling          | Sampling              | IUM ADC R <sub>AIN</sub> (*) | $R_{AIN}$ max (k $\Omega$ ) |                                  |
|------------|-------------------|-----------------------|------------------------------|-----------------------------|----------------------------------|
| Resolution | cycle @<br>72 MHz | time [ns] @<br>72 MHz | Fast channels <sup>(2)</sup> | Slow<br>channels            | Other<br>channels <sup>(3)</sup> |
|            | 1.5               | 20.83                 | 0.018                        | NA                          | NA                               |
|            | 2.5               | 34.72                 | 0.150                        | NA                          | 0.022                            |
|            | 4.5               | 62.50                 | 0.470                        | 0.220                       | 0.180                            |
| 40 64-     | 7.5               | 104.17                | 0.820                        | 0.560                       | 0.470                            |
| 12 bits    | 19.5              | 270.83                | 2.70                         | 1.80                        | 1.50                             |
|            | 61.5              | 854.17                | 8.20                         | 6.80                        | 4.70                             |
|            | 181.5             | 2520.83               | 22.0                         | 18.0                        | 15.0                             |
|            | 601.5             | 8354.17               | 82.0                         | 68.0                        | 47.0                             |
|            | 1.5               | 20.83                 | 0.082                        | NA                          | NA                               |
|            | 2.5               | 34.72                 | 0.270                        | 0.082                       | 0.100                            |
| 10 bits    | 4.5               | 62.50                 | 0.560                        | 0.390                       | 0.330                            |
|            | 7.5               | 104.17                | 1.20                         | 0.82                        | 0.68                             |
|            | 19.5              | 270.83                | 3.30                         | 2.70                        | 2.20                             |
|            | 61.5              | 854.17                | 10.0                         | 8.2                         | 6.8                              |
|            | 181.5             | 2520.83               | 33.0                         | 27.0                        | 22.0                             |
|            | 601.5             | 8354.17               | 100.0                        | 82.0                        | 68.0                             |
|            | 1.5               | 20.83                 | 0.150                        | NA                          | 0.039                            |
|            | 2.5               | 34.72                 | 0.390                        | 0.180                       | 0.180                            |
|            | 4.5               | 62.50                 | 0.820                        | 0.560                       | 0.470                            |
| 0.1.%      | 7.5               | 104.17                | 1.50                         | 1.20                        | 1.00                             |
| 8 bits     | 19.5              | 270.83                | 3.90                         | 3.30                        | 2.70                             |
|            | 61.5              | 854.17                | 12.00                        | 12.00                       | 8.20                             |
|            | 181.5             | 2520.83               | 39.00                        | 33.00                       | 27.00                            |
|            | 601.5             | 8354.17               | 100.00                       | 100.00                      | 82.00                            |
|            | 1.5               | 20.83                 | 0.270                        | 0.100                       | 0.150                            |
|            | 2.5               | 34.72                 | 0.560                        | 0.390                       | 0.330                            |
|            | 4.5               | 62.50                 | 1.200                        | 0.820                       | 0.820                            |
| 0.1%       | 7.5               | 104.17                | 2.20                         | 1.80                        | 1.50                             |
| 6 bits     | 19.5              | 270.83                | 5.60                         | 4.70                        | 3.90                             |
|            | 61.5              | 854.17                | 18.0                         | 15.0                        | 12.0                             |
|            | 181.5             | 2520.83               | 56.0                         | 47.0                        | 39.0                             |
|            | 601.5             | 8354.17               | 100.00                       | 100.0                       | 100.0                            |

<sup>1.</sup> Data based on characterization results, not tested in production.

<sup>2.</sup> All fast channels, expect channels on PA2, PA6, PB1, PB12.



3. Fast channels available on PA2, PA6, PB1, PB12.

Table 75. ADC accuracy - limited test conditions, 100-pin packages <sup>(1)(2)</sup>

| Symbol               | Parameter                | C                                            | Conditions          |                     | Min<br>(3) | Тур  | Max<br>(3) | Unit |
|----------------------|--------------------------|----------------------------------------------|---------------------|---------------------|------------|------|------------|------|
|                      |                          |                                              | Cinalo ondod        | Fast channel 5.1 Ms | -          | ±3.5 | ±4.5       |      |
| ET                   | Total<br>unadjusted      |                                              | Single ended        | Slow channel 4.8 Ms | -          | ±4   | ±4.5       |      |
|                      | error                    |                                              | Differential        | Fast channel 5.1 Ms | -          | ±3   | ±3         |      |
|                      |                          |                                              | Dillerential        | Slow channel 4.8 Ms | -          | ±3   | ±3         |      |
|                      |                          |                                              | Single ended        | Fast channel 5.1 Ms | -          | ±1   | ±1.5       |      |
| EO                   | Offset error             |                                              | Single ended        | Slow channel 4.8 Ms | -          | ±1   | ±2.5       |      |
|                      | Oliset elloi             |                                              | Differential        | Fast channel 5.1 Ms | -          | ±1   | ±1.5       |      |
|                      |                          |                                              |                     | Slow channel 4.8 Ms | -          | ±1   | ±1.5       |      |
|                      |                          |                                              | Single ended –      | Fast channel 5.1 Ms | -          | ±3   | ±4         |      |
| EG                   | Gain error               |                                              |                     | Slow channel 4.8 Ms | -          | ±3.5 | ±4         | LSB  |
| LG                   | Gain enoi                |                                              | Differential        | Fast channel 5.1 Ms | -          | ±1.5 | ±2.5       |      |
|                      |                          |                                              | Dilleterillar       | Slow channel 4.8 Ms | -          | ±2   | ±2.5       |      |
|                      | ADC clock freq. ≤ 72 MHz | Single ended                                 | Fast channel 5.1 Ms | -                   | ±1         | ±1.5 |            |      |
| ED                   | Differential             | nearity $V_{DDA} = V_{REF+} = 3.3 \text{ V}$ | Single ended        | Slow channel 4.8 Ms | -          | ±1   | ±1.5       |      |
|                      | error                    |                                              | Differential        | Fast channel 5.1 Ms | -          | ±1   | ±1         |      |
|                      |                          |                                              | Dilicicitia         | Slow channel 4.8 Ms | -          | ±1   | ±1         |      |
|                      |                          |                                              | Single ended        | Fast channel 5.1 Ms | -          | ±1.5 | ±2         |      |
| EL                   | Integral<br>linearity    |                                              | Sirigle erided      | Slow channel 4.8 Ms | -          | ±1.5 | ±3         |      |
|                      | error                    |                                              | Differential        | Fast channel 5.1 Ms | -          | ±1   | ±1.5       |      |
|                      |                          |                                              | Dillerential        | Slow channel 4.8 Ms | -          | ±1   | ±1.5       |      |
|                      |                          |                                              | Single ended        | Fast channel 5.1 Ms | 10.7       | 10.8 | 1          |      |
| ENOB <sup>(4)</sup>  | Effective number of      |                                              | Single ended        | Slow channel 4.8 Ms | 10.7       | 10.8 | -          | bits |
| LINOB                | bits                     |                                              | Differential        | Fast channel 5.1 Ms | 11.2       | 11.3 | -          | טונס |
|                      |                          |                                              | Dillerential        | Slow channel 4.8 Ms | 11.1       | 11.3 | -          |      |
|                      | Cianal to                |                                              | Cinalo ondod        | Fast channel 5.1 Ms | 66         | 67   | -          |      |
| SINAD <sup>(4)</sup> | Signal-to-<br>noise and  |                                              | Single ended        | Slow channel 4.8 Ms | 66         | 67   | -          | dB   |
| SINAD                | distortion ratio         |                                              | D:# (' )            | Fast channel 5.1 Ms | 69         | 70   | -          | ub   |
|                      | ialio                    |                                              | Differential        | Slow channel 4.8 Ms | 69         | 70   | 1          |      |



Table 75. ADC accuracy - limited test conditions, 100-pin packages (1)(2) (continued)

| Symbol                                       | Parameter         | C                                                                       | Min<br>(3)    | Тур                 | Max<br>(3) | Unit |     |    |
|----------------------------------------------|-------------------|-------------------------------------------------------------------------|---------------|---------------------|------------|------|-----|----|
|                                              |                   |                                                                         | Single ended  | Fast channel 5.1 Ms | 66         | 67   | -   |    |
| SNR <sup>(4)</sup> Signal-to-<br>noise ratio | Signal-to-        |                                                                         |               | Slow channel 4.8 Ms | 66         | 67   | -   |    |
|                                              | noise ratio       | ADC clock freq. ≤ 72 MHz Sampling freq ≤ 5 Msps                         | Differential  | Fast channel 5.1 Ms | 69         | 70   | -   |    |
|                                              |                   |                                                                         |               | Slow channel 4.8 Ms | 69         | 70   | -   | dB |
|                                              |                   | V <sub>DDA</sub> = V <sub>REF+</sub> = 3.3 V<br>25°C<br>100-pin package | Single ended  | Fast channel 5.1 Ms | -          | -76  | -76 | ub |
| THD <sup>(4)</sup>                           | Total<br>harmonic |                                                                         |               | Slow channel 4.8 Ms | -          | -76  | -76 |    |
|                                              | distortion        |                                                                         | Differential  | Fast channel 5.1 Ms | -          | -80  | -80 |    |
|                                              |                   |                                                                         | Dilleterillar | Slow channel 4.8 Ms | -          | -80  | -80 |    |

<sup>1.</sup> ADC DC accuracy values are measured after internal calibration.

- 3. Data based on characterization results, not tested in production.
- 4. Value measured with a -0.5 dB full scale 50 kHz sine wave input signal.



<sup>2.</sup> ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.14 does not affect the ADC accuracy.

Table 76. ADC accuracy, 100-pin packages- limited test conditions (1)(2)(3)

| Symbol | Parameter           | Co                                                             | nditions        |                     | Min <sup>(4)</sup> | Max <sup>(4)</sup> | Unit |
|--------|---------------------|----------------------------------------------------------------|-----------------|---------------------|--------------------|--------------------|------|
|        |                     |                                                                | Single          | Fast channel 5.1 Ms | -                  | ±6.5               |      |
| ET     | Total               |                                                                | Ended           | Slow channel 4.8 Ms | -                  | ±6.5               |      |
| E1     | unadjusted error    |                                                                | Differential    | Fast channel 5.1 Ms | -                  | ±4                 |      |
|        |                     |                                                                | Differential    | Slow channel 4.8 Ms | -                  | ±4                 |      |
|        |                     |                                                                | Single          | Fast channel 5.1 Ms | -                  | ±3                 |      |
| EO     | Offset error        |                                                                | Ended           | Slow channel 4.8 Ms | -                  | ±3                 |      |
|        | Oliset ellor        | et error                                                       | Differential    | Fast channel 5.1 Ms | -                  | ±2                 |      |
|        |                     |                                                                | Dillerential    | Slow channel 4.8 Ms | -                  | ±2                 |      |
|        |                     |                                                                | Single<br>Ended | Fast channel 5.1 Ms | -                  | ±6                 |      |
| EG (   | Gain error          |                                                                |                 | Slow channel 4.8 Ms | -                  | ±6                 | LSB  |
|        |                     | ADC clock freq. ≤ 72 MHz,<br>Sampling freq. ≤ 5 Msps           | Differential    | Fast channel 5.1 Ms | -                  | ±3                 | LOD  |
|        |                     |                                                                | Dillerential    | Slow channel 4.8 Ms | -                  | ±3                 |      |
|        |                     | 1.8 V $\leq$ V <sub>DDA</sub> , V <sub>REF+</sub> $\leq$ 3.6 V | Single<br>Ended | Fast channel 5.1 Ms | -                  | ±1.5               |      |
| ED     | Differential        | 100-pin package                                                |                 | Slow channel 4.8 Ms | -                  | ±1.5               |      |
|        | error               | nearity<br>rror                                                | Differential    | Fast channel 5.1 Ms | -                  | ±1.5               |      |
|        |                     |                                                                | Dilleterillai   | Slow channel 4.8 Ms | -                  | ±1.5               |      |
|        |                     |                                                                | Single          | Fast channel 5.1 Ms | -                  | ±2                 |      |
| EL     | Integral linearity  |                                                                | Ended           | Slow channel 4.8 Ms | -                  | ±3                 |      |
|        | error               |                                                                | Differential    | Fast channel 5.1 Ms | -                  | ±2                 |      |
|        |                     |                                                                | Dillerential    | Slow channel 4.8 Ms | -                  | ±2                 |      |
|        |                     |                                                                | Single          | Fast channel 5.1 Ms | 10.4               | -                  |      |
| ENOB   | Effective number of |                                                                | Ended           | Slow channel 4.8 Ms | 10.2               | -                  | hito |
| (5)    | bits                |                                                                | Differential    | Fast channel 5.1 Ms | 10.8               | -                  | bits |
|        |                     |                                                                | Dilletetillal   | Slow channel 4.8 Ms | 10.8               | -                  |      |

Table 76. ADC accuracy, 100-pin packages- limited test conditions (1)(2)(3) (continued)

| Symbol             | Parameter                                      | Co                                                                  | Conditions     |                     |    |     |    |
|--------------------|------------------------------------------------|---------------------------------------------------------------------|----------------|---------------------|----|-----|----|
|                    | Signal-to-<br>noise and<br>distortion<br>ratio |                                                                     | Single         | Fast channel 5.1 Ms | 64 | -   |    |
| SINAD              |                                                |                                                                     | Ended          | Slow channel 4.8 Ms | 63 | -   |    |
| (5)                |                                                |                                                                     | Differential - | Fast channel 5.1 Ms | 67 | -   |    |
|                    |                                                |                                                                     |                | Slow channel 4.8 Ms | 67 | -   |    |
|                    |                                                | atio 1.8 V $\leq$ V <sub>DDA</sub> , V <sub>REF+</sub> $\leq$ 3.6 V | Endad          | Fast channel 5.1 Ms | 64 | -   |    |
| SNR <sup>(5)</sup> | Signal-to-<br>noise ratio                      |                                                                     |                | Slow channel 4.8 Ms | 64 | -   | dB |
| SINK               |                                                |                                                                     | Differential   | Fast channel 5.1 Ms | 67 | -   | uБ |
|                    |                                                | 100-pin package                                                     |                | Slow channel 4.8 Ms | 67 | -   |    |
|                    |                                                |                                                                     | Single         | Fast channel 5.1 Ms | -  | 74  |    |
| TUD(5)             | Total                                          |                                                                     | Ended          | Slow channel 4.8 Ms | -  | -74 |    |
|                    | harmonic distortion                            |                                                                     | D:##-1         | Fast channel 5.1 Ms | -  | -78 |    |
|                    |                                                |                                                                     | Differential   | Slow channel 4.8 Ms | -  | -76 |    |

- 1. ADC DC accuracy values are measured after internal calibration.
- ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.14 does not affect the ADC accuracy.
- 3. Better performance may be achieved in restricted  $V_{\mbox{\scriptsize DDA}}$ , frequency and temperature ranges.
- 4. Data based on characterization results, not tested in production.
- 5. Value measured with a -0.5 dB full scale 50 kHz sine wave input signal.

Table 77. ADC accuracy at 1MSPS<sup>(1)(2)</sup>

| Symbol  | Parameter                    | Test condition                                                                                                   | ıs           | Тур  | Max <sup>(3)</sup> | Unit |
|---------|------------------------------|------------------------------------------------------------------------------------------------------------------|--------------|------|--------------------|------|
| ET      | Total upadiusted arror       |                                                                                                                  | Fast channel | ±2.5 | ±5                 |      |
|         | Total unadjusted error       |                                                                                                                  | Slow channel | ±3.5 | ±5                 |      |
| E0      | EO Offset error              |                                                                                                                  | Fast channel | ±1   | ±2.5               |      |
|         |                              | ADC Freq $\leq$ 72 MHz Sampling Freq $\leq$ 1MSPS 2.4 V $\leq$ V <sub>DDA</sub> = V <sub>REF+</sub> $\leq$ 3.6 V | Slow channel | ±1.5 | ±2.5               |      |
| EG      | Coin orror                   |                                                                                                                  | Fast channel | ±2   | ±3                 | LSB  |
| LG      | Gain endi                    |                                                                                                                  | Slow channel | ±3   | ±4                 | LOB  |
| ED      | Differential linearity error | Single-ended mode                                                                                                | Fast channel | ±0.7 | ±2                 |      |
|         | Differential fifearity end   | Differential linearity error                                                                                     | Slow channel | ±0.7 | ±2                 |      |
| EL Inte | Integral linearity error     |                                                                                                                  | Fast channel | ±1   | ±3                 |      |
|         | Integral linearity error     |                                                                                                                  | Slow channel | ±1.2 | ±3                 |      |

<sup>1.</sup> ADC DC accuracy values are measured after internal calibration.

134/151 DocID027227 Rev 2



<sup>2.</sup> ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. Any positive injection current within the limits specified for IINJ(PIN) and ∑IINJ(PIN) in Section 6.3.14: I/O port characteristics does not affect the ADC accuracy.

3. Data based on characterization results, not tested in production.



Figure 43. ADC accuracy characteristics

Figure 44. Typical connection diagram using the ADC



- Refer to Table 73 for the values of RAIN.
- $C_{parasitic}$  represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high  $C_{parasitic}$  value will downgrade conversion accuracy. To remedy this,  $f_{ADC}$  should be reduced.

#### **General PCB design guidelines**

Power supply decoupling should be performed as shown in Figure 8. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip.

# 6.3.20 DAC electrical specifications

Table 78. DAC characteristics

| Symbol                               | Parameter                                                                                                                                           | Conditions                                                                                                                                                  | Min | Тур | Max                     | Unit |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------------------------|------|
| V <sub>DDA</sub>                     | Analog supply voltage                                                                                                                               | DAC output buffer ON                                                                                                                                        | 2.4 | -   | 3.6                     | V    |
| R <sub>LOAD</sub> <sup>(1)</sup>     | Resistive load                                                                                                                                      | DAC output buffer ON                                                                                                                                        | 5   | -   | -                       | kΩ   |
| R <sub>O</sub> <sup>(1)</sup>        | Output impedance                                                                                                                                    | DAC output buffer ON                                                                                                                                        | -   | -   | 15                      | kΩ   |
| C <sub>LOAD</sub> <sup>(1)</sup>     | Capacitive load                                                                                                                                     | DAC output buffer ON                                                                                                                                        | -   | -   | 50                      | pF   |
| V <sub>DAC_OUT</sub> <sup>(1)</sup>  | Voltage on DAC_OUT output                                                                                                                           | Corresponds to 12-bit input code (0x0E0) to (0xF1C) at $V_{DDA} = 3.6 \text{ V}$ and (0x155) and (0xEAB) at $V_{DDA} = 2.4 \text{ V DAC}$ output buffer ON. | 0.2 | -   | V <sub>DDA</sub> – 0.2  | V    |
|                                      |                                                                                                                                                     | DAC output buffer OFF                                                                                                                                       | -   | 0.5 | V <sub>DDA</sub> - 1LSB | mV   |
| I <sub>REF</sub>                     | DAC DC current consumption in quiescent mode                                                                                                        | With no load, worst code (0xF1C) on the input                                                                                                               | -   | -   | 220                     | μΑ   |
| I <sub>DDA</sub> <sup>(3)</sup>      | DAC DC current consumption in quiescent                                                                                                             | With no load, middle code (0x800) on the input.                                                                                                             | -   | -   | 380                     | μΑ   |
| IDDA                                 | mode <sup>(2)</sup>                                                                                                                                 | With no load, worst code (0xF1C) on the input.                                                                                                              | -   | -   | 480                     | μΑ   |
| DNL <sup>(3)</sup>                   | Differential non linearity                                                                                                                          | Given for a 10-bit input code                                                                                                                               | -   | -   | ±0.5                    | LSB  |
| DINL                                 | Difference between two consecutive code-1LSB)                                                                                                       | Given for a 12-bit input code                                                                                                                               | -   | -   | <del>+</del> 2          | LSB  |
|                                      | Integral non linearity                                                                                                                              | Given for a 10-bit input code                                                                                                                               | -   | -   | ±1                      | LSB  |
| INL <sup>(3)</sup>                   | (difference between<br>measured value at Code i<br>and the value at Code i on a<br>line drawn between Code 0<br>and last Code 4095)                 | Given for a 12-bit input code                                                                                                                               | -   | -   | ±4                      | LSB  |
|                                      |                                                                                                                                                     | -                                                                                                                                                           | -   | -   | ±10                     | mV   |
| Offset <sup>(3)</sup>                | Offset error (difference between measured value at Code (0x800) and the ideal                                                                       | Given for a 10-bit input code at V <sub>DDA</sub> = 3.6 V                                                                                                   | -   | -   | ±3                      | LSB  |
|                                      | value = V <sub>DDA</sub> /2)                                                                                                                        | Given for a 12-bit input code at V <sub>DDA</sub> = 3.6 V                                                                                                   | -   | -   | ±12                     | LSB  |
| Gain error <sup>(3)</sup>            | Gain error                                                                                                                                          | Given for a 12-bit input code                                                                                                                               | -   |     | ±0.5                    | %    |
| t <sub>SETTLING</sub> <sup>(3)</sup> | Settling time (full scale: for a 12-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value ±1LSB | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$                                                                                              | -   | 3   | 4                       | μs   |



| Symbol                     | Parameter                                                                  | Conditions                                                          | Min | Тур | Max | Unit |
|----------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|-----|------|
| Update rate <sup>(3)</sup> |                                                                            | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$      | -   | -   | 1   | MS/s |
| t <sub>WAKEUP</sub> (3)    | IDAO CONTIONIEGISTEN                                                       | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$      | 1   | 6.5 | 10  | μs   |
| PSRR+ (1)                  | Power supply rejection ratio (to V <sub>DDA</sub> ) (static DC measurement | $C_{LOAD} = 50 \text{ pF},$<br>No $R_{LOAD} \ge 5 \text{ k}\Omega,$ | -   | -67 | -40 | dB   |

Table 78. DAC characteristics (continued)

- 1. Guaranteed by design, not tested in production.
- Quiescent mode refers to the state of the DAC a keeping steady value on the output, so no dynamic consumption is involved.
- 3. Data based on characterization results, not tested in production.



Figure 45. 12-bit buffered /non-buffered DAC

 The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register.

# 6.3.21 Comparator characteristics

Table 79. Comparator characteristics<sup>(1)</sup>

| Symbol            | Parameter                           | Conditions | Min. | Тур.                 | Max.      | Unit |
|-------------------|-------------------------------------|------------|------|----------------------|-----------|------|
| $V_{DDA}$         | Analog supply voltage               | -          | 1.8  | -                    | 3.6       |      |
| V <sub>IN</sub>   | Comparator input voltage range      | -          | 0    | -                    | $V_{DDA}$ | V    |
| $V_{BG}$          | Scaler input voltage                | -          | -    | V <sub>REFINIT</sub> | -         |      |
| V <sub>SC</sub>   | Scaler offset voltage               | -          | -    | ±5                   | ±10       | mV   |
| t <sub>S_SC</sub> | Scaler startup time from power down | -          | -    | -                    | 0.2       | ms   |

Table 79. Comparator characteristics<sup>(1)</sup> (continued)

| Symbol               | Parameter                                                   | Conditions                  | Min. | Тур. | Max. | Unit |  |
|----------------------|-------------------------------------------------------------|-----------------------------|------|------|------|------|--|
| +.                   | Comparator startup time                                     | $V_{DDA} \ge 2.7 \text{ V}$ | -    | -    | 4    |      |  |
| t <sub>START</sub>   | Comparator startup time                                     | $V_{DDA} < 2.7 \text{ V}$   | -    | -    | 10   | μs   |  |
|                      | Propagation delay for 200 mV step with 100 mV               | $V_{DDA} \ge 2.7 \text{ V}$ | -    | 25   | 28   |      |  |
| +_                   | overdrive                                                   | V <sub>DDA</sub> < 2.7 V    | -    | 28   | 30   | ns   |  |
| ιD                   | Propagation delay for full range step with 100 mV overdrive | V <sub>DDA</sub> ≥ 2.7 V    | -    | 32   | 35   | 113  |  |
|                      |                                                             | V <sub>DDA</sub> < 2.7 V    | -    | 35   | 40   |      |  |
| V                    | Comparator offset error                                     | $V_{DDA} \ge 2.7 \text{ V}$ | -    | ±5   | ±10  | mV   |  |
| V <sub>OFFSET</sub>  | Comparator offset error                                     | V <sub>DDA</sub> < 2.7 V    | -    | -    | ±25  | IIIV |  |
| TV <sub>OFFSET</sub> | Total offset variation Full temperature range               |                             | -    | -    | 3    | mV   |  |
| I <sub>DDA</sub>     | COMP current consumption                                    | -                           | -    | 400  | 600  | μA   |  |

<sup>1.</sup> Guaranteed by design, not tested in production.

# 6.3.22 Operational amplifier characteristics

Table 80. Operational amplifier characteristics<sup>(1)</sup>

| Symbol                | Parameter                                                                                         |                   | Condition                                                                                                                                   | Min | Тур | Max       | Unit  |
|-----------------------|---------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----------|-------|
| $V_{DDA}$             | Analog supply volt                                                                                | age               | -                                                                                                                                           | 2.4 | -   | 3.6       | V     |
| CMIR                  | Common mode input range                                                                           |                   | -                                                                                                                                           | 0   | -   | $V_{DDA}$ | V     |
|                       | Maxim                                                                                             |                   | 25°C, No Load on output.                                                                                                                    | -   | -   | 4         |       |
| M                     | Input offset                                                                                      | calibration range | All voltage/Temp.                                                                                                                           | -   | -   | 6         | mV    |
| VI <sub>OFFSET</sub>  | voltage                                                                                           | After offset      | 25°C, No Load on output.                                                                                                                    | -   | -   | 1.6       | IIIV  |
|                       |                                                                                                   | calibration       | All voltage/Temp.                                                                                                                           | •   | 1   | 3         |       |
| ΔVI <sub>OFFSET</sub> | Input offset voltage                                                                              | e drift           | -                                                                                                                                           | -   | 5   | -         | μV/°C |
| I <sub>LOAD</sub>     | Drive current                                                                                     |                   | -                                                                                                                                           |     | -   | 500       | μΑ    |
| I <sub>DDA</sub>      | OPAMP consumpt                                                                                    | ion               | No load, quiescent mode                                                                                                                     | •   | 690 | 1450      | μΑ    |
| TS_OPAMP_VOUT         | ADC sampling time when reading the OPAMP output.                                                  |                   | -                                                                                                                                           | 400 | -   | -         | ns    |
| CMRR                  | Common mode rejection ratio                                                                       |                   | -                                                                                                                                           | -   | 90  | -         | dB    |
| PSRR                  | Power supply reject                                                                               | ction ratio       | DC                                                                                                                                          | 73  | 117 | -         | dB    |
| GBW                   | Bandwidth                                                                                         |                   | -                                                                                                                                           | -   | 8.2 | -         | MHz   |
| SR                    | Slew rate                                                                                         |                   | -                                                                                                                                           | -   | 4.7 | -         | V/µs  |
| R <sub>LOAD</sub>     | Resistive load                                                                                    |                   | -                                                                                                                                           | 4   | -   | -         | kΩ    |
| C <sub>LOAD</sub>     | Capacitive load                                                                                   |                   | -                                                                                                                                           | -   | -   | 50        | pF    |
| VOH <sub>SAT</sub>    | High saturation vo                                                                                | ltage             | $R_{load}$ = min,<br>Input at $V_{DDA}$ .                                                                                                   | •   | 1   | 100       |       |
| VOTISAT               | Trigit Saturation vo                                                                              | nage              | R <sub>load</sub> = 20K,<br>Input at V <sub>DDA</sub> .                                                                                     | ı   | 1   | 20        | mV    |
| VOL                   | Low octuration val                                                                                | togo              | Rload = min,<br>input at 0V                                                                                                                 | -   | -   | 100       | IIIV  |
| VOL <sub>SAT</sub>    | Low saturation vol                                                                                | lage              | Rload = 20K, input at 0V.                                                                                                                   |     | -   | 20        |       |
| φm                    | Phase margin                                                                                      |                   | -                                                                                                                                           | -   | 62  | -         | 0     |
| t <sub>OFFTRIM</sub>  | Offset trim time: during calibration, minimum time needed between two steps to have 1 mV accuracy |                   | -                                                                                                                                           | ı   | -   | 2         | ms    |
| <sup>t</sup> WAKEUP   | Wake up time from OFF state.                                                                      |                   | $\begin{split} &C_{LOAD} \leq 50 \text{ pf,} \\ &R_{LOAD} \geq 4 \text{ k}\Omega, \\ &\text{Follower} \\ &\text{configuration} \end{split}$ | -   | 2.8 | 5         | μs    |

Table 80. Operational amplifier characteristics<sup>(1)</sup> (continued)

| Symbol               | Parameter                                      | Condition                                               | Min | Тур      | Max                 | Unit                   |
|----------------------|------------------------------------------------|---------------------------------------------------------|-----|----------|---------------------|------------------------|
|                      |                                                |                                                         | -   | 2        | -                   | -                      |
| DCA goin             |                                                |                                                         | -   | 4        | -                   | -                      |
| PGA gain             | Non inverting gain value                       | -                                                       | -   | 8        | -                   | -                      |
|                      |                                                |                                                         | -   | 16       | -                   | -                      |
|                      |                                                | Gain=2                                                  | -   | 5.4/5.4  | -                   |                        |
| В                    | R2/R1 internal resistance values in            | Gain=4                                                  | -   | 16.2/5.4 | -                   | kO                     |
| R <sub>network</sub> | PGA mode <sup>(2)</sup>                        | Gain=8                                                  | -   | 37.8/5.4 | -                   | kΩ                     |
|                      |                                                | Gain=16                                                 | -   | 40.5/2.7 | -                   |                        |
| PGA gain error       | PGA gain error                                 | -                                                       | -1% | -        | 1%                  |                        |
| I <sub>bias</sub>    | OPAMP input bias current                       | -                                                       | -   | -        | ±0.2 <sup>(3)</sup> | μΑ                     |
|                      |                                                | PGA Gain = 2,<br>Cload = 50pF,<br>Rload = 4 K $\Omega$  | -   | 4        | -                   |                        |
| DOA DW               | PGA bandwidth for different non inverting gain | PGA Gain = 4,<br>Cload = 50pF,<br>Rload = 4 K $\Omega$  | -   | 2        | -                   | - MHz                  |
| PGA BW               |                                                | PGA Gain = 8,<br>Cload = 50pF,<br>Rload = 4 K $\Omega$  | -   | 1        | -                   |                        |
|                      |                                                | PGA Gain = 16,<br>Cload = 50pF,<br>Rload = 4 K $\Omega$ | -   | 0.5      | -                   |                        |
|                      |                                                | @ 1KHz, Output loaded with 4 KΩ                         | -   | 109      | -                   |                        |
| en                   | Voltage noise density                          | @ 10KHz,<br>Output loaded<br>with 4 KΩ                  | -   | 43       | -                   | $\frac{nV}{\sqrt{Hz}}$ |

<sup>1.</sup> Guaranteed by design, not tested in production.

R2 is the internal resistance between OPAMP output and OPAMP inverting input. R1 is the internal resistance between OPAMP inverting input and ground. The PGA gain =1+R2/R1

<sup>3.</sup> Mostly TTa I/O leakage, when used in analog mode.



Figure 46. OPAMP voltage noise versus frequency

# 6.3.23 Temperature sensor characteristics

Table 81. TS characteristics

| Symbol                                | Parameter                                      | Min  | Тур  | Max  | Unit  |
|---------------------------------------|------------------------------------------------|------|------|------|-------|
| T <sub>L</sub> <sup>(1)</sup>         | V <sub>SENSE</sub> linearity with temperature  | -    | ±1   | ±2   | °C    |
| Avg_Slope <sup>(1)</sup>              | Average slope                                  | 4.0  | 4.3  | 4.6  | mV/°C |
| V <sub>25</sub>                       | Voltage at 25 °C                               | 1.34 | 1.43 | 1.52 | V     |
| t <sub>START</sub> (1)                | Startup time                                   | 4    | -    | 10   | μs    |
| T <sub>S_temp</sub> <sup>(1)(2)</sup> | ADC sampling time when reading the temperature | 2.2  | 1    | 1    | μs    |

<sup>1.</sup> Guaranteed by design, not tested in production.

Table 82. Temperature sensor calibration values

| Calibration value name | Description                                                                | Memory address            |
|------------------------|----------------------------------------------------------------------------|---------------------------|
| TS_CAL1                | TS ADC raw data acquired at temperature of 30 °C, V <sub>DDA</sub> = 3.3 V | 0x1FFF F7B8 - 0x1FFF F7B9 |
| TS_CAL2                | TS ADC raw data acquired at temperature of 110 °C V <sub>DDA</sub> = 3.3 V | 0x1FFF F7C2 - 0x1FFF F7C3 |

# 6.3.24 V<sub>BAT</sub> monitoring characteristics

Table 83. V<sub>BAT</sub> monitoring characteristics

| Symbol                                | Parameter                                                        | Min | Тур | Max | Unit |
|---------------------------------------|------------------------------------------------------------------|-----|-----|-----|------|
| R                                     | Resistor bridge for V <sub>BAT</sub>                             |     | 50  | -   | ΚΩ   |
| Q                                     | Ratio on V <sub>BAT</sub> measurement                            | -   | 2   | -   |      |
| Er <sup>(1)</sup>                     | Error on Q                                                       | -1  | -   | +1  | %    |
| T <sub>S_vbat</sub> <sup>(1)(2)</sup> | ADC sampling time when reading the V <sub>BAT</sub> 1mV accuracy | 2.2 | -   | -   | μs   |

<sup>1.</sup> Guaranteed by design, not tested in production.

<sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations.

<sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations.

#### **Package information** 7

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

#### 7.1 LQFP100 package information



Figure 47. LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline

1. Drawing is not to scale.

Package information STM32F398VE

Table 84. LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data

| Compleal | millimeters |        |        | inches <sup>(1)</sup> |        |        |
|----------|-------------|--------|--------|-----------------------|--------|--------|
| Symbol   | Min         | Тур    | Max    | Min                   | Тур    | Max    |
| А        | -           | -      | 1.600  | -                     | -      | 0.0630 |
| A1       | 0.050       | -      | 0.150  | 0.0020                | -      | 0.0059 |
| A2       | 1.350       | 1.400  | 1.450  | 0.0531                | 0.0551 | 0.0571 |
| b        | 0.170       | 0.220  | 0.270  | 0.0067                | 0.0087 | 0.0106 |
| С        | 0.090       | -      | 0.200  | 0.0035                | -      | 0.0079 |
| D        | 15.800      | 16.000 | 16.200 | 0.6220                | 0.6299 | 0.6378 |
| D1       | 13.800      | 14.000 | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| D3       | -           | 12.000 | -      | -                     | 0.4724 | -      |
| E        | 15.800      | 16.000 | 16.200 | 0.6220                | 0.6299 | 0.6378 |
| E1       | 13.800      | 14.000 | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| E3       | -           | 12.000 | -      | -                     | 0.4724 | -      |
| е        | -           | 0.500  | -      | -                     | 0.0197 | -      |
| L        | 0.450       | 0.600  | 0.750  | 0.0177                | 0.0236 | 0.0295 |
| L1       | -           | 1.000  | -      | -                     | 0.0394 | -      |
| k        | 0.0°        | 3.5°   | 7.0°   | 0.0°                  | 3.5°   | 7.0°   |
| ccc      | -           | -      | 0.080  | -                     | -      | 0.0031 |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.



Figure 48. LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat recommended footprint

1. Dimensions are expressed in millimeters.

# **Device marking for LQFP100**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.



Figure 49. LQFP100 marking example (package top view)

1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.

Package information STM32F398VE

#### 7.2 Thermal characteristics

The maximum chip junction temperature (T\_imax) must never exceed the values given in Table 18: General operating conditions.

The maximum chip-junction temperature, T<sub>1</sub> max, in degrees Celsius, may be calculated using the following equation:

$$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$

#### Where:

- T<sub>A</sub> max is the maximum temperature in °C,
- Θ<sub>JA</sub> is the package junction-to- thermal resistance, in °C/W,
- $P_D$  max is the sum of  $P_{INT}$  max and  $P_{I/O}$  max ( $P_D$  max =  $P_{INT}$  max +  $P_{I/O}$ max),
- $P_{INT}$  max is the product of  $I_{DD}$  and  $V_{DD}$ , expressed in Watts. This is the maximum chip internal power.

P<sub>I/O</sub> max represents the maximum power dissipation on output pins where:

$$P_{I/O} \max = \Sigma (V_{OL} \times I_{OL}) + \Sigma ((V_{DD} - V_{OH}) \times I_{OH}),$$

taking into account the actual  $V_{OL}/I_{OL}$  and  $V_{OH}/I_{OH}$  of the I/Os at low and high level in the application.

Table 85. Package thermal characteristics

| Symbol        | Parameter                                            | Value | Unit |
|---------------|------------------------------------------------------|-------|------|
| $\Theta_{JA}$ | Thermal resistance junction-<br>LQFP100 - 14 x 14 mm | 42    | °C/W |

#### 7.2.1 Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org

#### 7.2.2 Selecting the product temperature range

When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in Section 8: Part numbering.

Each temperature range suffix corresponds to a specific guaranteed temperature at maximum dissipation and to a specific maximum junction temperature.

As applications do not commonly use the STM32F078x at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range is best suited to the application.

The following examples show how to calculate the temperature range needed for a given application.

146/151 DocID027227 Rev 2



STM32F398VE Package information

### **Example 1: High-performance application**

Assuming the following application conditions:

Maximum temperature T<sub>Amax</sub> = 82 °C (measured according to JESD51-2),

 $I_{DDmax}$  = 50 mA,  $V_{DD}$  = 3.5 V, maximum 20 I/Os used at the same time in output at low level with  $I_{OL}$  = 8 mA,  $V_{OL}$ = 0.4 V and maximum 8 I/Os used at the same time in output at low level with  $I_{OL}$  = 20 mA,  $V_{OL}$ = 1.3 V

 $P_{INTmax} = 50 \text{ mA} \times 3.5 \text{ V} = 175 \text{ mW}$ 

 $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ 

This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW:

 $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ 

Using the values obtained in *Table 85* T<sub>Jmax</sub> is calculated as follows:

For LQFP100, 42 °C/W

 $T_{\text{lmax}} = 82 \,^{\circ}\text{C} + (42 \,^{\circ}\text{C/W} \times 447 \,^{\circ}\text{mW}) = 82 \,^{\circ}\text{C} + 18.774 \,^{\circ}\text{C} = 100.774 \,^{\circ}\text{C}$ 

This is within the range of the suffix 6 version parts ( $-40 < T_J < 105$  °C).

In this case, parts must be ordered at least with the temperature range suffix 6 (see Section 8: Part numbering).

Note:

With this given  $P_{Dmax}$  we can find the  $T_{Amax}$  allowed for a given device temperature range (order code suffix 6 or 7).

Suffix 6: 
$$T_{Amax} = T_{Jmax}$$
 -  $(42 \,^{\circ}\text{C/W} \times 447 \, mW) = 105\text{-}18.774 = 86.226 \,^{\circ}\text{C}$   
Suffix 7:  $T_{Amax} = T_{Jmax}$  -  $(42 \,^{\circ}\text{C/W} \times 447 \, mW) = 125\text{-}18.774 = 106.226 \,^{\circ}\text{C}$ 

## **Example 2: High-temperature application**

Using the same rules, it is possible to address applications that run at high temperature with a low dissipation, as long as junction temperature  $T_{\rm J}$  remains within the specified range.

Assuming the following application conditions:

Maximum temperature T<sub>Amax</sub> = 100 °C (measured according to JESD51-2),

 $I_{DDmax}$  = 20 mA,  $V_{DD}$  = 3.5 V, maximum 20 I/Os used at the same time in output at low level with  $I_{OI}$  = 8 mA,  $V_{OI}$  = 0.4 V

 $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$ 

 $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ 

This gives: P<sub>INTmax</sub> = 70 mW and P<sub>IOmax</sub> = 64 mW:

 $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ 

Thus: P<sub>Dmax</sub> = 134 mW

Using the values obtained in *Table 85* T<sub>Jmax</sub> is calculated as follows:

For LQFP100, 42 °C/W

 $T_{Jmax} = 100 \, ^{\circ}\text{C} + (42 \, ^{\circ}\text{C/W} \times 134 \, \text{mW}) = 100 \, ^{\circ}\text{C} + 5.628 \, ^{\circ}\text{C} = 105.628 \, ^{\circ}\text{C}$ 

This is above the range of the suffix 6 version parts ( $-40 < T_J < 105$  °C).

In this case, parts must be ordered at least with the temperature range suffix 7 (see Section 8: Part numbering) unless we reduce the power dissipation in order to be able to use suffix 6 parts.

Refer to *Figure 50* to select the required temperature range (suffix 6 or 7) according to your temperature or power requirements.

57

Package information STM32F398VE



STM32F398VE Part numbering

# 8 Part numbering

xxx = programmed parts
TR = tape and reel

For a list of available options (memory, package, and so on) or for further information on any aspect of this device, please contact your nearest ST sales office.

Table 86. Ordering information scheme 398 Example: STM32 Е **Device family** STM32 = ARM-based 32-bit microcontroller **Product type** F = General-purpose **Sub-family** 398 = STM32F398xx Pin count V = 100 pinsCode size E = 512 Kbytes of Flash memory **Package** T = LQFP Temperature range  $6 = -40 \text{ to } 85 \,^{\circ}\text{C}$  $7 = -40 \text{ to } 105 \,^{\circ}\text{C}$ **Options** 

Revision history STM32F398VE

# 9 Revision history

Table 87. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27-Jan-2015 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 09-Jul-2015 | 2        | Renamed:  - FMC as FSMC,  - CCM RAM as CCM SRAM.  Updated:  - the document status to Datasheet - Production data,  - the number of channels and the number of I/Os in Features,  - Table 12: STM32F398VE pin definitions: removed the rows for which there is no pin in LQFP100 package,  - Table 23: Typical and maximum current consumption from the VDDA supply,  - the voltage range in On-chip peripheral current consumption,  - Table 57: EMS characteristics,  - Table 58: EMI characteristics,  - Table 60: Electrical sensitivities,  - the sentence introducing the device marking in Section: Device marking for LQFP100.  Removed:  - the Table: I2C timings specification and the Figure: |
|             |          | <ul> <li>the Table: I2C timings specification and the Figure:</li> <li>I2C bus AC waveforms and measurement circuit in<br/>Section: I2C interface characteristics.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved

