# INTEGRATED CIRCUITS

# DATA SHEET

**74LVC162245A**; **74LVCH162245A** 16-bit transceiver with direction pin; 30 Ω series termination resistors; 5 V tolerant input/output; 3-state

Product specification Supersedes data of 1998 Feb 17 2003 Dec 08





# 16-bit transceiver with direction pin; 30 $\Omega$ series 74LVC162245A; termination resistors; 5 V tolerant input/output; 3-state 74LVCH162245A

#### **FEATURES**

- 5 V tolerant inputs/outputs for interfacing with 5 V logic
- Wide supply voltage range from 1.2 to 3.6 V
- CMOS low power consumption
- MULTIBYTE<sup>TM</sup> flow-through standard pin-out architecture
- Low inductance multiple power and ground pins for minimum noise and ground bounce
- · Direct interface with TTL levels
- Inputs accept voltages up to 5.5 V
- Integrated 30 Ω termination resistors
- High-impedance when V<sub>CC</sub> = 0 V
- · All data inputs have bushold (74LVCH162245A only)
- Complies with JEDEC standard no. 8-1A
- ESD protection: HBM EIA/JESD22-A114-A exceeds 2000 V MM EIA/JESD22-A115-A exceeds 200 V.
- Specified from -40 to +85 °C and -40 to +125 °C.

#### DESCRIPTION

The 74LVC(H)162245A is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families.

Inputs can be driven from either 3.3 or 5 V devices. In 3-state operation, outputs can handle 5 V. These features allow the use of these devices as translators in a mixed 3.3 and 5 V environment.

The 74LVC(H)162245A is a 16-bit transceiver featuring non-inverting 3-state bus compatible outputs in both send and receive directions.

The 74LVC(H)162245A features two output enable ( $n\overline{OE}$ ) inputs for easy cascading and two send/receive (nDIR) inputs for direction control.  $n\overline{OE}$  controls the outputs so that the buses are effectively isolated. This device can be used as two 8-bit transceivers or one 16-bit transceiver.

The 74LVCH162245A bushold data inputs eliminates the need for external pull-up resistors to hold unused inputs.

The 74LVC(H)162245A is designed with 30  $\Omega$  series termination resistors in both HIGH and LOW output stages to reduce line noise.

#### QUICK REFERENCE DATA

GND = 0 V;  $T_{amb}$  = 25 °C;  $t_r$  =  $t_f \le 2.5$  ns.

| SYMBOL                             | PARAMETER                                | CONDITIONS                                    | TYPICAL | UNIT |
|------------------------------------|------------------------------------------|-----------------------------------------------|---------|------|
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay nAn to nBn; nBn to nAn | $C_L = 50 \text{ pF}; V_{CC} = 3.3 \text{ V}$ | 3.3     | ns   |
| C <sub>I</sub>                     | input capacitance                        |                                               | 5.0     | pF   |
| C <sub>I/O</sub>                   | input/output capacitance                 |                                               | 10      | pF   |
| C <sub>PD</sub>                    | power dissipation capacitance            | V <sub>CC</sub> = 3.3 V; notes 1 and 2        | 28      | pF   |

#### Note

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

$$P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$$
 where:

 $f_i$  = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz;

C<sub>L</sub> = output load capacitance in pF;

V<sub>CC</sub> = supply voltage in Volts;

N = total load switching outputs;

 $\Sigma(C_L \times V_{CC}^2 \times f_o)$  = sum of the outputs.

2. The condition is  $V_I = GND$  to  $V_{CC}$ .

16-bit transceiver with direction pin; 30  $\Omega$  series termination resistors; 5 V tolerant input/output; 3-state

74LVC162245A; 74LVCH162245A

# **FUNCTION TABLE**

See note 1.

| INPUT |      | ОИТРИТ |        |  |
|-------|------|--------|--------|--|
| nŌĒ   | nDIR | nAn    | nBn    |  |
| L     | L    | A = B  | inputs |  |
| L     | Н    | inputs | B = A  |  |
| Н     | X    | Z      | Z      |  |

### Note

1. H = HIGH voltage level;

L = LOW voltage level;

X = don't care;

Z = high-impedance OFF-state.

# **ORDERING INFORMATION**

| TYPE NUMBER      | PACKAGE           |      |         |          |          |  |  |
|------------------|-------------------|------|---------|----------|----------|--|--|
| I TPE NUMBER     | TEMPERATURE RANGE | PINS | PACKAGE | MATERIAL | CODE     |  |  |
| 74LVC162245ADL   | –40 to +125 °C    | 48   | SSOP48  | plastic  | SOT370-1 |  |  |
| 74LVCH162245ADL  | −40 to +125 °C    | 48   | SSOP48  | plastic  | SOT370-1 |  |  |
| 74LVC162245ADGG  | −40 to +125 °C    | 48   | TSSOP48 | plastic  | SOT362-1 |  |  |
| 74LVCH162245ADGG | −40 to +125 °C    | 48   | TSSOP48 | plastic  | SOT362-1 |  |  |

# 16-bit transceiver with direction pin; 30 $\Omega$ series termination resistors; 5 V tolerant input/output; 3-state

# 74LVC162245A; 74LVCH162245A

# **PINNING**

| SYMBOL          | PIN                           | DESCRIPTION                      |
|-----------------|-------------------------------|----------------------------------|
| 1DIR            | 1                             | direction control input          |
| n.c.            | _                             | not connected                    |
| 1B0             | 2                             | data input/output                |
| 1B1             | 3                             | data input/output                |
| GND             | 4, 10, 15, 21, 28, 34, 39, 45 | ground (0 V)                     |
| 1B2             | 5                             | data input/output                |
| 1B3             | 6                             | data input/output                |
| V <sub>CC</sub> | 7, 18, 31, 42                 | supply voltage                   |
| 1B4             | 8                             | data input/output                |
| 1B5             | 9                             | data input/output                |
| 1B6             | 11                            | data input/output                |
| 1B7             | 12                            | data input/output                |
| 2B0             | 13                            | data input/output                |
| 2B1             | 14                            | data input/output                |
| 2B2             | 16                            | data input/output                |
| 2B3             | 17                            | data input/output                |
| 2B4             | 19                            | data input/output                |
| 2B5             | 20                            | data input/output                |
| 2B6             | 22                            | data input/output                |
| 2B7             | 23                            | data input/output                |
| 2DIR            | 24                            | direction control input          |
| 2 <del>OE</del> | 25                            | output enable input (active LOW) |
| 2A7             | 26                            | data input/output                |
| 2A6             | 27                            | data input/output                |
| 2A5             | 29                            | data input/output                |
| 2A4             | 30                            | data input/output                |
| 2A3             | 32                            | data input/output                |
| 2A2             | 33                            | data input/output                |
| 2A1             | 35                            | data input/output                |
| 2A0             | 36                            | data input/output                |
| 1A7             | 37                            | data input/output                |
| 1A6             | 38                            | data input/output                |

| SYMBOL          | PIN | DESCRIPTION                      |
|-----------------|-----|----------------------------------|
| 1A5             | 40  | data input/output                |
| 1A4             | 41  | data input/output                |
| 1A3             | 43  | data input/output                |
| 1A2             | 44  | data input/output                |
| 1A1             | 46  | data input/output                |
| 1A0             | 47  | data input/output                |
| 1 <del>OE</del> | 48  | output enable input (active LOW) |



Fig.1 Pin configuration SSOP48 and TSSOP48.

16-bit transceiver with direction pin; 30  $\Omega$  series termination resistors; 5 V tolerant input/output; 3-state

74LVC162245A; 74LVCH162245A



16-bit transceiver with direction pin; 30  $\Omega$  series termination resistors; 5 V tolerant input/output; 3-state

74LVC162245A; 74LVCH162245A





16-bit transceiver with direction pin; 30  $\Omega$  series termination resistors; 5 V tolerant input/output; 3-state

74LVC162245A; 74LVCH162245A

### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL                          | PARAMETER                 | CONDITIONS                     | MIN. | MAX.            | UNIT |
|---------------------------------|---------------------------|--------------------------------|------|-----------------|------|
| V <sub>CC</sub>                 | supply voltage            | for maximum speed performance  | 2.7  | 3.6             | V    |
|                                 |                           | for low voltage applications   | 1.2  | 3.6             | V    |
| VI                              | input voltage             |                                | 0    | 5.5             | V    |
| Vo                              | output voltage            | output HIGH or LOW state       | 0    | V <sub>CC</sub> | V    |
|                                 |                           | output 3-state                 | 0    | 5.5             | V    |
| T <sub>amb</sub>                | ambient temperature       | in free air                    | -40  | +125            | °C   |
| t <sub>r</sub> , t <sub>f</sub> | input rise and fall times | V <sub>CC</sub> = 1.2 to 2.7 V | 0    | 20              | ns/V |
|                                 |                           | V <sub>CC</sub> = 2.7 to 3.6 V | 0    | 10              | ns/V |

# **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 60134); voltages are referenced to GND (ground = 0 V).

| SYMBOL                             | PARAMETER                      | CONDITIONS                                                         | MIN. | MAX.                  | UNIT |
|------------------------------------|--------------------------------|--------------------------------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>                    | supply voltage                 |                                                                    | -0.5 | +6.5                  | V    |
| I <sub>IK</sub>                    | input diode current            | V <sub>I</sub> < 0                                                 | _    | -50                   | mA   |
| VI                                 | input voltage                  | note 1                                                             | -0.5 | +6.5                  | V    |
| I <sub>OK</sub>                    | output diode current           | V <sub>O</sub> > V <sub>CC</sub> or V <sub>O</sub> < 0             | _    | ±50                   | mA   |
| Vo                                 | output voltage                 | output HIGH or LOW state; note 1                                   | -0.5 | V <sub>CC</sub> + 0.5 | V    |
|                                    |                                | output 3-state; note 1                                             | -0.5 | +6.5                  | V    |
| Io                                 | output source or sink current  | V <sub>O</sub> = 0 to V <sub>CC</sub>                              | _    | ±50                   | mA   |
| I <sub>CC</sub> , I <sub>GND</sub> | V <sub>CC</sub> or GND current |                                                                    | _    | ±100                  | mA   |
| T <sub>stg</sub>                   | storage temperature            |                                                                    | -65  | +150                  | °C   |
| P <sub>tot</sub>                   | power dissipation              | $T_{amb} = -40 \text{ to } +125 ^{\circ}\text{C}; \text{ note } 2$ | _    | 500                   | mW   |

### **Notes**

- 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
- 2. Above 60 °C the value of  $P_{tot}$  derates linearly with 5.5 mW/K.

16-bit transceiver with direction pin; 30  $\Omega$  series termination resistors; 5 V tolerant input/output; 3-state

74LVC162245A; 74LVCH162245A

# **DC CHARACTERISTICS**

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| SYMBOL                 | PARAMETER                                         | TEST CONDITIONS                                                        |                     | MIN.                  | TVD (1)             | BAAY. |      |
|------------------------|---------------------------------------------------|------------------------------------------------------------------------|---------------------|-----------------------|---------------------|-------|------|
|                        |                                                   | OTHER                                                                  | V <sub>CC</sub> (V) | IVIIIN.               | TYP. <sup>(1)</sup> | MAX.  | UNIT |
| T <sub>amb</sub> = -40 | ) to +85 °C                                       |                                                                        | 1                   |                       | •                   |       | •    |
| V <sub>IH</sub>        | HIGH-level input voltage                          |                                                                        | 1.2                 | V <sub>CC</sub>       | _                   | _     | V    |
|                        |                                                   |                                                                        | 2.7 to 3.6          | 2.0                   | -                   | _     | V    |
| V <sub>IL</sub>        | LOW-level input voltage                           |                                                                        | 1.2                 | _                     | _                   | GND   | V    |
|                        |                                                   |                                                                        | 2.7 to 3.6          | _                     | -                   | 0.8   | V    |
| V <sub>OH</sub>        | HIGH-level output voltage                         | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub>                    |                     |                       |                     |       |      |
|                        |                                                   | $I_{O} = -100  \mu A$                                                  | 2.7 to 3.6          | V <sub>CC</sub> - 0.2 | V <sub>CC</sub>     | _     | V    |
|                        |                                                   | $I_O = -6 \text{ mA}$                                                  | 2.7                 | V <sub>CC</sub> - 0.5 | _                   | _     | V    |
|                        |                                                   | $I_{O} = -12 \text{ mA}$                                               | 3.0                 | V <sub>CC</sub> – 0.8 | _                   | _     | V    |
| V <sub>OL</sub>        | LOW-level output voltage                          | $V_I = V_{IH}$ or $V_{IL}$                                             |                     |                       |                     |       |      |
|                        |                                                   | I <sub>O</sub> = 100 μA                                                | 2.7 to 3.6          | _                     | 0                   | 0.20  | V    |
|                        |                                                   | $I_O = 6 \text{ mA}$                                                   | 2.7                 | _                     | _                   | 0.40  | V    |
|                        |                                                   | I <sub>O</sub> = 12 mA                                                 | 3.0                 | _                     | _                   | 0.55  | V    |
| ILI                    | input leakage current                             | $V_1 = 5.5 \text{ V or GND};$<br>note 2                                | 3.6                 | _                     | ±0.1                | ±5    | μΑ   |
| I <sub>OZ</sub>        | 3-state output OFF-state current                  | $V_I = V_{IH}$ or $V_{IL}$ ;<br>$V_O = 5.5$ V or GND;<br>notes 2 and 3 | 3.6                 | _                     | ±0.1                | ±5    | μΑ   |
| I <sub>off</sub>       | power-off leakage supply current                  | $V_I$ or $V_O = 5.5 \text{ V}$                                         | 0.0                 | -                     | ±0.1                | ±10   | μА   |
| I <sub>CC</sub>        | quiescent supply current                          | $V_I = V_{CC}$ or GND;<br>$I_O = 0$                                    | 3.6                 | -                     | 0.1                 | 20    | μΑ   |
| Δl <sub>CC</sub>       | additional quiescent supply current per input pin | $V_{I} = V_{CC} - 0.6 \text{ V};$<br>$I_{O} = 0$                       | 2.7 to 3.6          | _                     | 5                   | 500   | μΑ   |
| I <sub>BHL</sub>       | bushold LOW sustaining current                    | V <sub>I</sub> = 0.8 V;<br>notes 4 and 5                               | 3.0                 | 75                    | _                   | _     | μΑ   |
| I <sub>BHH</sub>       | bushold HIGH sustaining current                   | V <sub>I</sub> = 2.0 V;<br>notes 4 and 5                               | 3.0                 | -75                   | -                   | _     | μΑ   |
| I <sub>BHLO</sub>      | bushold LOW overdrive current                     | notes 4 and 6                                                          | 3.6                 | 500                   | -                   | _     | μА   |
| I <sub>BHHO</sub>      | bushold HIGH overdrive current                    | notes 4 and 6                                                          | 3.6                 | -500                  | -                   | _     | μΑ   |

16-bit transceiver with direction pin; 30  $\Omega$  series termination resistors; 5 V tolerant input/output; 3-state

74LVC162245A; 74LVCH162245A

| SYMBOL                 | PARAMETER                                         | TEST CONDITIONS                                                        |                     | BAIL                   |                     |      |      |
|------------------------|---------------------------------------------------|------------------------------------------------------------------------|---------------------|------------------------|---------------------|------|------|
|                        |                                                   | OTHER                                                                  | V <sub>CC</sub> (V) | MIN.                   | TYP. <sup>(1)</sup> | MAX. | UNIT |
| T <sub>amb</sub> = -40 | ) to +125 °C                                      | 1                                                                      | 1                   | 1                      | 1                   |      |      |
| V <sub>IH</sub>        | HIGH-level input voltage                          |                                                                        | 1.2                 | V <sub>CC</sub>        | _                   | _    | V    |
|                        |                                                   |                                                                        | 2.7 to 3.6          | 2.0                    | _                   | _    | V    |
| V <sub>IL</sub>        | LOW-level input voltage                           |                                                                        | 1.2                 | _                      | _                   | GND  | V    |
|                        |                                                   |                                                                        | 2.7 to 3.6          | _                      | _                   | 0.8  | V    |
| V <sub>OH</sub>        | HIGH-level output voltage                         | $V_I = V_{IH}$ or $V_{IL}$                                             |                     |                        |                     |      |      |
|                        |                                                   | $I_{O} = -100  \mu A$                                                  | 2.7 to 3.6          | $V_{CC} - 0.3$         | _                   | _    | V    |
|                        |                                                   | $I_O = -6 \text{ mA}$                                                  | 2.7                 | V <sub>CC</sub> - 0.65 | _                   | _    | V    |
|                        |                                                   | $I_0 = -12 \text{ mA}$                                                 | 3.0                 | V <sub>CC</sub> – 1    | _                   | _    | V    |
| V <sub>OL</sub>        | LOW-level output voltage                          | $V_I = V_{IH}$ or $V_{IL}$                                             |                     |                        |                     |      | V    |
|                        |                                                   | I <sub>O</sub> = 100 μA                                                | 2.7 to 3.6          | _                      | _                   | 0.3  |      |
|                        |                                                   | $I_O = 6 \text{ mA}$                                                   | 2.7                 | _                      | _                   | 0.6  | V    |
|                        |                                                   | I <sub>O</sub> = 12 mA                                                 | 3.0                 | _                      | _                   | 0.8  | V    |
| lu                     | input leakage current                             | $V_I = 5.5 \text{ V or GND};$<br>note 2                                | 3.6                 | _                      | _                   | ±20  | μΑ   |
| I <sub>OZ</sub>        | 3-state output OFF-state current                  | $V_I = V_{IH}$ or $V_{IL}$ ;<br>$V_O = 5.5$ V or GND;<br>notes 2 and 3 | 3.6                 | _                      | -                   | ±20  | μА   |
| l <sub>off</sub>       | power-off leakage supply current                  | $V_I$ or $V_O = 5.5 \text{ V}$                                         | 0.0                 | _                      | _                   | ±20  | μΑ   |
| I <sub>CC</sub>        | quiescent supply current                          | $V_I = V_{CC}$ or GND;<br>$I_O = 0$                                    | 3.6                 | _                      | _                   | 80   | μΑ   |
| Δl <sub>CC</sub>       | additional quiescent supply current per input pin | $V_I = V_{CC} - 0.6 \text{ V};$<br>$I_O = 0$                           | 2.7 to 3.6          | _                      | _                   | 5000 | μΑ   |
| I <sub>BHL</sub>       | bushold LOW sustaining current                    | V <sub>I</sub> = 0.8 V;<br>notes 4 and 5                               | 3.0                 | 60                     | _                   | _    | μΑ   |
| I <sub>BHH</sub>       | bushold HIGH sustaining current                   | V <sub>I</sub> = 2.0 V;<br>notes 4 and 5                               | 3.0                 | -60                    | _                   | _    | μΑ   |
| I <sub>BHLO</sub>      | bushold LOW overdrive current                     | notes 4 and 6                                                          | 3.6                 | 500                    | _                   | _    | μΑ   |
| I <sub>внно</sub>      | bushold HIGH overdrive current                    | notes 4 and 6                                                          | 3.6                 | -500                   | _                   | _    | μΑ   |

### **Notes**

- 1. All typical values are measured at  $V_{CC}$  = 3.3 V and  $T_{amb}$  = 25 °C.
- 2. For bushold parts, the bushold circuit is switched off when  $V_I > V_{CC}$  allowing 5.5 V on the input terminal.
- 3. For I/O ports the parameter  $I_{OZ}$  includes the input leakage current.
- 4. Valid for data inputs of bushold parts (LVCH162245A) only. For data inputs only, control inputs do not have a bushold circuit.
- 5. The specified sustaining current at the data input holds the input below the specified V<sub>I</sub> level.
- 6. The specified overdrive current at the data input forces the data input to the opposite logic input state.

16-bit transceiver with direction pin; 30  $\Omega$  series termination resistors; 5 V tolerant input/output; 3-state

74LVC162245A; 74LVCH162245A

# **AC CHARACTERISTICS**

 $GND=0~V;~t_r=t_f\leq 2.5~ns.$ 

| SYMBOL                               | PARAMETER                              | TEST CONDITIONS  |                     |      |                            |      |      |
|--------------------------------------|----------------------------------------|------------------|---------------------|------|----------------------------|------|------|
|                                      |                                        | WAVEFORMS        | V <sub>CC</sub> (V) | MIN. | <b>TYP.</b> <sup>(1)</sup> | MAX. | UNIT |
| T <sub>amb</sub> = -40               | ) to +85 °C                            |                  |                     | •    | 1                          |      | 1    |
| t <sub>PHL</sub> /t <sub>PLH</sub>   | propagation delay nAn to nBn;          | see Figs 5 and 7 | 1.2                 | _    | 12                         | -    | ns   |
|                                      | nBn to nAn                             |                  | 2.7                 | 1.0  | 4.2                        | 6.7  | ns   |
|                                      |                                        |                  | 3.0 to 3.6          | 1.0  | 3.3(2)                     | 5.7  | ns   |
| t <sub>PZH</sub> /t <sub>PZL</sub>   | ZH/tPZL 3-state output enable time nOE | see Figs 6 and 7 | 1.2                 | _    | 18                         | _    | ns   |
|                                      | to nAn; nOE to nBn                     |                  | 2.7                 | 1.5  | 5.1                        | 8.5  | ns   |
|                                      |                                        |                  | 3.0 to 3.6          | 1.0  | 3.4(2)                     | 7.5  | ns   |
| t <sub>PHZ</sub> /t <sub>PLZ</sub>   | 3-state output disable time nOE        | see Figs 6 and 7 | 1.2                 | _    | 10                         | _    | ns   |
|                                      | to nAn; nOE to nBn                     |                  | 2.7                 | 1.5  | 3.5                        | 7.5  | ns   |
|                                      |                                        |                  | 3.0 to 3.6          | 1.5  | 3.3(2)                     | 6.5  | ns   |
| T <sub>amb</sub> = -40               | ) to +125 °C                           |                  | •                   | •    |                            | •    | •    |
| t <sub>PHL</sub> /t <sub>PLH</sub>   | propagation delay nAn to nBn;          | see Figs 5 and 7 | 1.2                 | _    | _                          | _    | ns   |
|                                      | nBn to nAn                             |                  | 2.7                 | 1.0  | _                          | 8.5  | ns   |
|                                      |                                        |                  | 3.0 to 3.6          | 1.0  | _                          | 9.5  | ns   |
| t <sub>PZH</sub> /t <sub>PZL</sub>   | 3-state output enable time nOE         | see Figs 6 and 7 | 1.2                 | _    | _                          | _    | ns   |
|                                      | to nAn; nOE to nBn                     |                  | 2.7                 | 1.5  | _                          | 7.5  | ns   |
|                                      |                                        |                  | 3.0 to 3.6          | 1.0  | _                          | 9.5  | ns   |
| t <sub>PHZ</sub> /t <sub>PLZ</sub> 3 | 3-state output disable time nOE        | see Figs 6 and 7 | 1.2                 | _    | -                          | _    | ns   |
|                                      | to nAn; nOE to nBn                     |                  | 2.7                 | 1.5  | -                          | 11.0 | ns   |
|                                      |                                        |                  | 3.0 to 3.6          | 1.5  | _                          | 8.5  | ns   |

# Notes

- 1. All typical values are measured at  $T_{amb}$  = 25 °C.
- 2. These typical values are measured at  $V_{CC}$  = 3.3 V and  $T_{amb}$  = 25  $^{\circ}C.$

16-bit transceiver with direction pin; 30  $\Omega$  series termination resistors; 5 V tolerant input/output; 3-state

74LVC162245A; 74LVCH162245A

# **AC WAVEFORMS**



| V               | V                   | INPUT           |             |  |  |
|-----------------|---------------------|-----------------|-------------|--|--|
| V <sub>CC</sub> | V <sub>M</sub>      | VI              | $t_r = t_f$ |  |  |
| 1.2 V           | $0.5 \times V_{CC}$ | V <sub>CC</sub> | ≤ 2.5 ns    |  |  |
| 2.7 V           | 1.5 V               | 2.7 V           | ≤ 2.5 ns    |  |  |
| 3.0 to 3.6 V    | 1.5 V               | 2.7 V           | ≤ 2.5 ns    |  |  |

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical output voltage drop that occur with the output load.

Fig.5 The input (nAn, nBn) to outputs (nBn, nAn) propagation delays.

# 16-bit transceiver with direction pin; 30 $\Omega$ series termination resistors; 5 V tolerant input/output; 3-state

74LVC162245A; 74LVCH162245A



| V               | V                   | INPUT           |             |  |  |
|-----------------|---------------------|-----------------|-------------|--|--|
| V <sub>CC</sub> | V <sub>M</sub>      | VI              | $t_r = t_f$ |  |  |
| 1.2 V           | $0.5 \times V_{CC}$ | V <sub>CC</sub> | ≤ 2.5 ns    |  |  |
| 2.7 V           | 1.5 V               | 2.7 V           | ≤ 2.5 ns    |  |  |
| 3.0 to 3.6 V    | 1.5 V               | 2.7 V           | ≤ 2.5 ns    |  |  |

$$\begin{split} &V_X = V_{OL} + 0.3 \text{ V at } V_{CC} \ge 2.7 \text{ V}; \\ &V_X = V_{OL} + 0.1 \text{ V at } V_{CC} < 2.7 \text{ V}; \\ &V_Y = V_{OH} - 0.3 \text{ V at } V_{CC} \ge 2.7 \text{ V}; \\ &V_Y = V_{OH} - 0.1 \text{ V at } V_{CC} < 2.7 \text{ V}. \end{split}$$

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical output voltage drop that occur with the output load.

Fig.6 3-state enable and disable times.

# 16-bit transceiver with direction pin; 30 $\Omega$ series termination resistors; 5 V tolerant input/output; 3-state

74LVC162245A; 74LVCH162245A



| V <sub>cc</sub> | Vı              | CL    | R <sub>L</sub>     | V <sub>EXT</sub>                   |                                    |                                    |
|-----------------|-----------------|-------|--------------------|------------------------------------|------------------------------------|------------------------------------|
|                 |                 |       |                    | t <sub>PLH</sub> /t <sub>PHL</sub> | t <sub>PZH</sub> /t <sub>PHZ</sub> | t <sub>PZL</sub> /t <sub>PLZ</sub> |
| 1.2 V           | V <sub>CC</sub> | 50 pF | $500~\Omega^{(1)}$ | open                               | GND                                | $2 \times V_{CC}$                  |
| 2.7 V           | 2.7 V           | 50 pF | 500 Ω              | open                               | GND                                | $2 \times V_{CC}$                  |
| 3.0 to 3.6 V    | 2.7 V           | 50 pF | 500 Ω              | open                               | GND                                | $2 \times V_{CC}$                  |

#### Note

1. The circuit performs better when  $R_L$  = 1000  $\Omega$ .

Definitions for test circuits:

R<sub>L</sub> = Load resistor.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to the output impedance  $Z_0$  of the pulse generator.

Fig.7 Load circuitry for switching times.

16-bit transceiver with direction pin; 30  $\Omega$  series termination resistors; 5 V tolerant input/output; 3-state

74LVC162245A; 74LVCH162245A

### **PACKAGE OUTLINES**

SSOP48: plastic shrink small outline package; 48 leads; body width 7.5 mm

SOT370-1



#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  | REFERENCES |        |       |  | EUROPEAN   | ICCUE DATE                      |
|----------|------------|--------|-------|--|------------|---------------------------------|
| VERSION  | IEC        | JEDEC  | JEITA |  | PROJECTION | ISSUE DATE                      |
| SOT370-1 |            | MO-118 |       |  |            | <del>99-12-27</del><br>03-02-19 |

16-bit transceiver with direction pin; 30  $\Omega$  series termination resistors; 5 V tolerant input/output; 3-state

74LVC162245A; 74LVCH162245A

TSSOP48: plastic thin shrink small outline package; 48 leads; body width 6.1 mm

SOT362-1



#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE REFERENCES |     |        |       |  | EUROPEAN   | IOOUE DATE                      |
|--------------------|-----|--------|-------|--|------------|---------------------------------|
| VERSION            | IEC | JEDEC  | JEITA |  | PROJECTION | ISSUE DATE                      |
| SOT362-1           |     | MO-153 |       |  |            | <del>99-12-27</del><br>03-02-19 |

16-bit transceiver with direction pin; 30  $\Omega$  series termination resistors; 5 V tolerant input/output; 3-state

74LVC162245A; 74LVCH162245A

#### **DATA SHEET STATUS**

| LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS(2)(3) | DEFINITION                                                                                                                                                                                                                                                                                     |
|-------|-------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                      | Development             | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                    |
| II    | Preliminary data                    | Qualification           | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                        | Production              | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

#### **Notes**

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### **DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **DISCLAIMERS**

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

# Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2003

SCA75

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

R20/05/pp17

Date of release: 2003 Dec 08

Document order number: 9397 750 12263

Let's make things better.

Philips Semiconductors



