# PIPELINED PROCESSOR

Group 1

#### Content

| 1.  | Introduction | 3      |    |
|-----|--------------|--------|----|
| 2.  | Design Over  | view 3 |    |
| 3.  | IF stage 4   |        |    |
| 4.  | ID stage 5   |        |    |
| 5.  | EXE stage    | 6      |    |
| 6.  | WB stage     | 6      |    |
| 7.  | Control 6    |        |    |
| 8.  | Forwarding   | 7      |    |
| 9.  | Testbench    | 8      |    |
| 10. | Acknowledge  | ement  | 10 |

#### Introduction

Central processing unit is one of the most important creations in the human's history. It carries out the instructions and the data from memory. It is the key element of computers. In the previous project, we have completed a single cycle processor, however, the efficiency is a big problem. In this experiment, we design a pipelined processor and achieve it using the VHDL.

#### **Group member**

You Li

Shichao Xu

Shuqi Zhang

#### **Contributions**

You: and basic element implementation as well as stall implementation

Shichao: forwarding implementation and pipelined data-path implementation

Shuqi: debugging all the codes and implementing the testing files.

In addition, this report is written by all the group members.

#### **Design overview**

Each instruction procedure is divided in to five stages and run in pipelined style, which is shown in the following picture.

| IF | ID | EXE | MEM | WB  |     | _   |     |    |
|----|----|-----|-----|-----|-----|-----|-----|----|
|    | IF | ID  | EXE | MEM | WB  |     |     |    |
|    |    | IF  | ID  | EXE | MEM | WB  |     |    |
|    |    |     | IF  | ID  | EXE | MEM | WB  |    |
|    |    |     |     | IF  | ID  | EXE | MEM | WB |

We followed the design of the pipelined processor in the lecture slide 12, and using the same basic components in the single-cycle processor.

We divide our processor into two rails: data rail and control rail. Each rail has its own stage modules and pipeline registers. The same stage of both rails are connected by wires, so that they can communicate.

#### IF stage

The ID stage consists of the Instruction Memory, an adder which adds a constant 4, and a MUX select from a feedback address or the next instruction. The feedback address

may come from ID stage by adding the immediate number in the case of forwarding, or come from the EX/MEM registers in regular cases. The result address will read corresponding instruction from the memory.

If the stall input is enabled, PC address will keep unchanged for the current clock cycle.

### **ID** stage

We put the control signal module in the control rail. An instruction decoder will decode the instruction provided by IF stage, and send it to the control signal module.



To support forwarding and stall, we add additional components in the data rail. Specifically, we add an Adder to compute the next instruction, thus the processor does not need to wait until the EX/MEM registers to settle down. We add a branch control module, and directly analyze beq, bne, bgtz control signals using a full ALU. The result of next instruction address will be sent back to IF stage.



## **EX** stage

For this stage, we have an extender controlled by ExtOp, a shifter and Adder to compute next instruction address, a MUX selects from immediate number and the second operand by AluSrc, a MUX controlled by RegDst for the write back data, and definitely the ALU and corresponding ALU control translator.



### Mem stage

Basically only the data memory is in this stage.

### **WB** stage

A MUX will select from data memory output and ALU output by MemtoReg, and send back to register file.

#### **Control Unit**

The instructions and the most of the corresponding control signals are shown in the following graph.

The main problem we faced is that the difference between the interface of each part of

the basic elements. So we designed special control unit of each components to solve the interface difference. Just like in the ALU component, it use four bits operation code, which is three bits in the ALU control. So we add a special control unit as the decoder to fit the difference.

| instr | aluop | regDst | aluSrc | memtoReg | regWr | memRd | memwr | extop | bne |
|-------|-------|--------|--------|----------|-------|-------|-------|-------|-----|
| Add   | 0000  | 1      | 0      | 0        | 1     | 0     | 0     | 0     | 0   |
| Addi  | 0000  | 0      | 1      | 0        | 1     | 0     | 0     | 0     | 0   |
| Addu  | 0000  | 1      | 0      | 0        | 1     | 0     | 0     | 0     | 0   |
| Sub   | 0001  | 1      | 0      | 0        | 1     | 0     | 0     | 0     | 0   |
| Subu  | 0001  | 1      | 0      | 0        | 1     | 0     | 0     | 0     | 0   |
| And   | 0100  | 1      | 0      | 0        | 1     | 0     | 0     | 0     | 0   |
| Or    | 0110  | 1      | 0      | 0        | 1     | 0     | 0     | 0     | 0   |
| Lw    | 0000  | 0      | 1      | 1        | 1     | 1     | 0     | 1     | 0   |
| Sw    | 0000  | 0      | 1      | 0        | 0     | 0     | 1     | 1     | 0   |
| SII   | 0111  | 1      | 0      | 0        | 1     | 0     | 0     | 0     | 0   |
| Slt   | 0010  | 0      | 0      | 0        | 0     | 0     | 0     | 0     | 0   |
| Sltu  | 0011  | 0      | 0      | 0        | 0     | 0     | 0     | 0     | 0   |
| bne   | 0001  | 0      | 0      | 0        | 0     | 0     | 0     | 0     | 1   |
| bgtz  | 0001  | 0      | 0      | 0        | 0     | 0     | 0     | 0     | 1   |
| beq   | 0001  | 0      | 0      | 0        | 0     | 0     | 0     | 0     | 0   |

Figure 1 Control Signals

The test wave is shown below:



Figure 2 Waveform for Control Unit

## **Forwarding**

The forwarding technique is shown in the following picture.



In the EXE stage, the ALU will also receive the data from EXE/MEM, MEM/WB register, which depends on the instruction dependency.

#### **Testbench**

In addition to building testbenches to correct each functional components independently, we focus on observing the synthesized function of our Pipeline Processor. Clock signal and reset signal are generated in cpu\_testbench, performing as inputs to Datapath. Clock Cycle Time is 20 ns. Reset signal is set to '1' for the first cycle to initiate the program counter. Below are our wave diagrams:

a. bills\_branch.dat



b. sort\_corrected\_branch.dat



#### c. unsigned\_sum.dat



# Acknowledgement

| T | hanl | ks 1 | for t | :he | hel | p c | of F | Pro1 | esso | ٦N | 1em | ik' | SS | slic | des | ! T | han | ks i | for | TΑ | ι'S | instruct | ions | on l | Mode | elSim | ļ |
|---|------|------|-------|-----|-----|-----|------|------|------|----|-----|-----|----|------|-----|-----|-----|------|-----|----|-----|----------|------|------|------|-------|---|
|   |      |      |       |     |     | '   |      |      |      |    |     |     |    |      |     |     |     |      |     |    |     |          |      |      |      |       |   |