

# BW1099EMB - Myriad X SoM Datasheet

## 1 Features

- Intel Movidius Myriad X VPU ma2485-C0
- 128MB QSPI NOR Flash
- 32Kb I2C EEPROM
- USB3.1, gen1 5gbps
- 1x 4-Lane MIPI CSI-2 D-PHY
- 2x 2-Lane MIPI CSI-2 D-PHY
- QSPI, SDIO, UART, I2C
- Boot Modes Supported: USB, NOR
- On-board power generation

# 2 Applications

- Industrial automation
- Robotics and autonomy
- Security systems
- Remote intelligence

# 3 Description

The Luxonis BW1099EMB is a system-on-module (SoM) designed for integration into a top-level system with a need for a low-power, 4 TOPS AI vision system. The BW1099EMB interfaces with the system through a single 10-gbps-rated 100-pin DF40C-100DP-0.4V(51) board-to-board mezzanine connector which carries all signal I/O as well as 5V input. The on-board SMPS system regulates the 5V input and provides all necessary digital and analog power. An auxiliary power port is offered to interface without connection to a baseboard.

Core digital electronics on the BW1099EMB include the Movidius Myriad X VPU (MA2485-C0), a 128MB QSPI NOR flash, and 32kb EEPROM.

USB 3.1 Gen1, QSPI, UART, I2C, and SDIO are all broken out from the SoM and routed through the mezzanine connector to the system. Additionally, the BW1099EMB SoM exposes two 2-lane MIPI CSI-2 D-PHY channels and one 4-lane MIPI CSI-2 D-PHY channel, allowing for multiple camera inputs.

Power-on Reset BOOT is selectable via an onboard DIP switch, and a 10-pin JTAG connector is also provided on-board to allow for debug without the need for a baseboard.

SoM power consumption is use-case dependent, but typical consumption is under 5W with thermal mitigation.

#### **Device Information**

| PART NUMBER | SIZE (W x L x H) <sup>1</sup> |
|-------------|-------------------------------|
| BW1099EMB   | 40mm x 30mm x 17.5mm          |

1) Including components and heatsink







Figure 1 – Bottom and Top of BW1099EMB PCBA



# **Table of Contents**

| 1             | FEAT       | TURES                                                                  | 1  |
|---------------|------------|------------------------------------------------------------------------|----|
| 2             | ДРР        | LICATIONS                                                              | 1  |
| 3             |            | CRIPTION                                                               |    |
| <b>3</b><br>4 |            | CK DIAGRAM                                                             |    |
|               |            |                                                                        |    |
| 5             | FLEC       | CTRICAL CHARACTERISTICS                                                | 5  |
|               | 5.1<br>5.2 | ABSOLUTE MAXIMUM RATINGS <sup>1</sup> RECOMMENDED OPERATING CONDITIONS |    |
| 6             |            | / CONNECTOR INTERFACE                                                  |    |
|               | 6.1        | PINOUT                                                                 | _  |
|               | 6.2        | I2C                                                                    |    |
|               | 6.2.1      |                                                                        |    |
|               | 6.2.2      | •                                                                      |    |
|               | 6.3        | MIPI                                                                   |    |
|               | 6.4        | PGOOD.                                                                 |    |
|               | 6.5        | WAKEUP                                                                 |    |
|               | 6.6        | RST                                                                    |    |
|               | 6.7        | CAMERA REFERENCE CLOCKS                                                |    |
|               | 6.8        | CAMERA RESET SIGNALS                                                   |    |
|               | 6.9        | 1.8V SHARED SPI0 (QSPI)                                                |    |
|               | 6.10       | 3.3V GPIO BANK                                                         |    |
|               | 6.10       |                                                                        |    |
|               | 6.10       | 0.2 3.3V GPIO Bank – QSPI (SPI2)                                       | 11 |
|               | 6.11       | 1.8V GPIO                                                              | 11 |
| 7             | вос        | OT MODES                                                               | 13 |
| 8             | MEC        | CHANICAL INFORMATION                                                   | 14 |
|               | 8.1        | BW1099EMB DIMENSIONS                                                   | 14 |
|               | 8.2        | RECOMMENDED MOUNTING CONFIGURATION                                     |    |
|               | 8.3        | BW1099EMB MOUNTING HOLES                                               | 15 |
|               | 8.4        | SoM Clearance                                                          | 15 |
| 9             | THE        | RMAL INFORMATION                                                       | 15 |
| 10            | ) REV      | ISION HISTORY                                                          | 16 |



Figure 2 - Schematic Block Diagram



# 5 Electrical Characteristics

# 5.1 Absolute Maximum Ratings<sup>1</sup>

| SYMBOL                      | RATINGS                                           | MIN  | MAX | UNIT |
|-----------------------------|---------------------------------------------------|------|-----|------|
| V <sub>IN</sub>             | External input supply voltage range. <sup>2</sup> | 3.6  | 5.5 | V    |
| <b>V</b> <sub>I/O_1V8</sub> | Input voltage SoM I/O for 1.8V logic              | -0.3 | 2.0 | V    |
| <b>V</b> <sub>I/O_3V3</sub> | Input voltage SoM I/O for 3.3V logic              | -0.3 | 3.6 | V    |
| I <sub>I/O</sub>            | IO output current drive strength                  | 2    | 12  | mA   |
| TJ                          | Junction temperature.                             |      | 105 | С    |
| <b>T</b> <sub>STG</sub>     | Storage temperature.                              | -30  | 150 | С    |

# 5.2 Recommended Operating Conditions

| SYMBOL                      | RATINGS                                           | MIN | TYP  | MAX  | UNIT |
|-----------------------------|---------------------------------------------------|-----|------|------|------|
| V <sub>IN</sub>             | External input supply voltage range. <sup>2</sup> | 4.5 | 5.0  | 5.25 | V    |
| <b>V</b> <sub>I/O_1V8</sub> | Input voltage SoM I/O for 1.8V logic              | 0   |      | 1.8  | V    |
| <b>V</b> <sub>I/O_3V3</sub> | Input voltage SoM I/O for 3.3V logic              | 0   |      | 3.3  | V    |
| P <sub>Q</sub>              | Quiescent power draw <sup>3</sup>                 |     | 0.3  |      | W    |
| P <sub>IDLE</sub>           | Idle power draw <sup>4</sup>                      |     | 0.7  |      | W    |
| P <sub>INFR</sub>           | Inference power draw <sup>5</sup>                 |     | 2.48 |      | W    |
| T <sub>A</sub>              | Ambient operating temperature <sup>6</sup>        |     | 25   | 50   | °C   |
| T <sub>J</sub>              | Junction temperature. <sup>6</sup>                |     |      | 105  | °C   |

- Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress
  ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under
  Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device
  reliability.
- 2) Applies to 5V input pins only
- 3) With SoM in reset
- 4) Myriad X booted to base mode via USB
- Mobilenet-SSDV2 detector, 30fps
- 6) With default Luxonis passive heatsink, running Mobilenet-SSDV2 30fps. Custom or active thermal solutions are recommended in ambient environments >50C, and/or for highly demanding inference operations >2.5W.



Mar. 2021





# **6** SoM Connector Interface

#### 6.1 Pinout

The following contains the pinout of 100-pin Hirose DF40HC(3.0)-100DS-0.4V receptacle for the BW1099EMB SoM. The schematic symbol, footprint, and full IO pinout table can be found at the Luxonis Github repository.



Figure 3 - Schematic Symbol for BW1099EMB Baseboard Receptacle Connector



#### 6.2 I2C

The BW1099EMB SoM offers two dedicated I2C interfaces, I2C1 (CAMA\_I2C), I2C2 (CAMB\_I2C), both with 2.2Kohm pull-up resistors (SDA & SCL) to the on-SoM 1.8V rail. For custom baseboard designs, each of the two I2C interfaces are available and are not in use for anything else on the SoM. On most Luxonis baseboards, such as the BW1098 family, the I2C1 interface is used for communication with the RGB color camera, the I2C2 interface is used to communicate with the pair of stereo cameras, and the I2C3 is typically unused but accessible through test points or connector pads.

## 6.2.1 RGB Camera I2C1 Address Usage

The IMX378 RGB camera on most Luxonis baseboards uses some specific addresses as seen in Figure 4. Use of the I2C1 interface on other components is possible, but with consideration of the existing usage of the RGB camera.

| MX378 M        | ODULE CONN           | VECTOR               |                      |
|----------------|----------------------|----------------------|----------------------|
|                | MODULE & SEN         | SOR INFORMATION      |                      |
| MODULE         | A12N02A-201          | I2C Clock Rate       | 1000 kHz Max         |
| SENSOR         | IMX378-AAQH5-C       | I2C Address (8 bits) | 0x34 (Sensor)        |
|                | 12.3 Mega pixel CMOS |                      | 0x18 (VCM driver)    |
|                | 1/2.3 inch           |                      | 0xA0 (EEPROM driver) |
| MAX RESOLUTION | 4056x3040            | Sensor Clock Input   | 6 - 27 MHz           |

Figure 4 - Baseboard I2C1 RGB Camera Module Usage

# 6.2.2 Stereo Camera I2C2 Address Usage

The pair of OV9282 sensors comprising the stereo pair some Luxonis baseboards uses specific addresses as seen in Figure 5. Use of the I2C2 interface on other components is possible, but with consideration of the existing usage of the stereo camera.

|           | MODULE & SENSOR INFORMATION                                 |                      |                          |  |  |  |  |  |  |  |
|-----------|-------------------------------------------------------------|----------------------|--------------------------|--|--|--|--|--|--|--|
| MODULE    | MODULE TG161B-201 OR AN01V32-0JG I2C Clock Rate 400 kHz Max |                      |                          |  |  |  |  |  |  |  |
| SENSOR    | OV09282-GA4A                                                | I2C Address (8 bits) | 0xC0(W) 0xC1(R)          |  |  |  |  |  |  |  |
|           | B&W 1 Mega pixel CMOS                                       |                      |                          |  |  |  |  |  |  |  |
|           | 1/4 inch                                                    |                      |                          |  |  |  |  |  |  |  |
| MAX RESOL | UTION 1280X800                                              | Sensor Clock Input   | 6 - 64 MHz (24 MHz typ.) |  |  |  |  |  |  |  |

Figure 5 - Baseboard I2C2 Stereo Camera Module Usage

## 6.3 MIPI

Three MIPI CSI-2 DPHYv1.2 interfaces are available as input to the SoM. One is a 4-lane interface, and the other two interfaces are 2-lane each, all allowing a maximum of 2.1Gbps per lane.

For each of the three camera interfaces, the inter-pair delay of that interface is matched to the clock pair within +/-1ps, and all pairs are routed with 100ohm differential impedance.



#### 6.4 PGOOD

PGOOD is a 1.8V open-drain output from the SoM PMIC and is pulled high when the PMIC evaluates power is good. PGOOD has a 10Kohm pull-up resistor to the on-SoM 1.8V rail.

This pin should be left floating if unused or tied to a high-impedance input to sense PGOOD. Do not pull or tie PGOOD to GND.

# 6.5 WAKEUP

WAKEUP is a 1.8V input to the SoM which is pulled to GND through a 10Kohm resistor. If driven high and sensed during the rising edge of \_RST power-on-reset, the on-chip e-fuse is used for boot selection. At present, this functionality is not used on any Luxonis SoM.

The WAKEUP pin was originally intended for waking the SoM from deep sleep mode, but this functionality is not supported on Luxonis SoMs. However, any GPIO can be used to trigger an interrupt and wake the SoM.

The WAKEUP should be left floating.

## 6.6 RST

\_RST is the active-low Myriad X reset input. \_RST has a 1.8V 10Kohm pull-up resistor on the SoM, and can be driven low from the baseboard to reset the Myriad X.

#### 6.7 Camera Reference Clocks

Two pins are used to provide a 24MHz reference clock to the image sensor ICs on the baseboard. These signals are on the CAMA\_CLK and CAMB\_CLK pins of the SoM interface connector. Each signal has a 121Kohm, pull down on the SoM. It is possible to create additional reference clocks for additional cameras by reconfiguring an GPIO pin.

#### 6.8 Camera Reset Signals

Three pins are used for individually resetting or powering down the RGB and stereo pair cameras. These signals are CAMA\_RST, CAM\_B\_D\_PWM, and CAM\_B\_PWDN\_N, for the RGB, LEFT, and RIGHT cameras respectively. Each of these signals is 1.8V and are active-low. No pull-up or pull-down resistors are on these signals on the SoM.

#### 6.9 1.8V Shared SPI0 (QSPI)

The signals with prefix "SPI0" are part of a QSPI bus which is shared with the optional on-SoM NOR flash. Note the signal configuration details in

| F | Pin# | Pin name /<br>Primary Function | SoM<br>GPIO | Alt. 1    | PU/PD<br>on SoM | Pin Type  | Description                                                                                                   |
|---|------|--------------------------------|-------------|-----------|-----------------|-----------|---------------------------------------------------------------------------------------------------------------|
|   | 60   | GPIO_8/SPI0_CS_1               | GPIO_8      | SPI0_CS_1 |                 | 1.8V GPIO | GPIO, or can be configured as second CS for SPI0, MX in Controller or Peripheral mode. / +/- 100ps inter-SPI0 |



| 70 | SPI0_CS_0 | GPIO_5 | PU:<br>1kR/1.8V | 1.8V GPIO | Hardwired to 1099 on-board NOR S# / +/-100ps inter-SPI0           |
|----|-----------|--------|-----------------|-----------|-------------------------------------------------------------------|
| 74 | SPI0_SCK  | GPIO_4 | 1.8V GPIO       |           | Hardwired to 1099 on-board NOR C / +/-100ps inter-SPI0            |
| 62 | SPI0_SIO0 | GPIO_0 |                 | 1.8V GPIO | Hardwired to 1099 on-board NOR DQ0 / +/-<br>100ps inter-SPI0      |
| 64 | SPI0_SIO1 | GPIO_1 |                 | 1.8V GPIO | Hardwired to 1099 on-board NOR DQ1 / +/-<br>100ps inter-SPI0      |
| 66 | SPI0_SIO2 | GPIO_2 | PU:<br>1kR/1.8V | 1.8V GPIO | Hardwired to 1099 on-board NOR W#/DQ2 / +/-<br>100ps inter-SPI0   |
| 68 | SPI0_SIO3 | GPIO_3 | PU:<br>1kR/1.8V | 1.8V GPIO | Hardwired to 1099 on-board NOR DQ3/HOLD# /<br>+/-100ps inter-SPI0 |

Table 1 (refer to the <u>BW1099EMB IO TABLE</u> for more details). All signals related to SPI0 are delay-matched on the SoM to +/-100ps to the connector interface.

| Pin# | Pin name /<br>Primary Function | SoM<br>GPIO | Alt. 1    | PU/PD<br>on SoM | Pin Type  | Description                                                                                                   |
|------|--------------------------------|-------------|-----------|-----------------|-----------|---------------------------------------------------------------------------------------------------------------|
| 60   | GPIO_8/SPI0_CS_1               | GPIO_8      | SPI0_CS_1 |                 | 1.8V GPIO | GPIO, or can be configured as second CS for SPI0, MX in Controller or Peripheral mode. / +/- 100ps inter-SPI0 |
| 70   | SPI0_CS_0                      | GPIO_5      |           | PU:<br>1kR/1.8V | 1.8V GPIO | Hardwired to 1099 on-board NOR S# / +/-100ps inter-SPI0                                                       |
| 74   | SPI0_SCK                       | GPIO_4      |           |                 | 1.8V GPIO | Hardwired to 1099 on-board NOR C / +/-100ps inter-SPI0                                                        |
| 62   | SPI0_SIO0                      | GPIO_0      |           |                 | 1.8V GPIO | Hardwired to 1099 on-board NOR DQ0 / +/-<br>100ps inter-SPI0                                                  |
| 64   | SPI0_SIO1                      | GPIO_1      |           |                 | 1.8V GPIO | Hardwired to 1099 on-board NOR DQ1 / +/-<br>100ps inter-SPI0                                                  |
| 66   | SPI0_SIO2                      | GPIO_2      |           | PU:<br>1kR/1.8V | 1.8V GPIO | Hardwired to 1099 on-board NOR W#/DQ2 / +/-<br>100ps inter-SPI0                                               |
| 68   | SPI0_SIO3                      | GPIO_3      |           | PU:<br>1kR/1.8V | 1.8V GPIO | Hardwired to 1099 on-board NOR DQ3/HOLD# /<br>+/-100ps inter-SPI0                                             |

Table 1 - SPIO Pin Configuration

With the NOR flash unpopulated the SPI0 bus can be used by the Myriad X in either controller or peripheral mode. With the Myriad X in controller mode, SPI0\_CS\_0 and SPI0\_CS\_1 can be used as chip selects for any baseboard peripherals, and additional baseboard chip selects can be configured by using GPIOs, if required. With the Myriad X in peripheral mode, either the SPI0\_CS\_0 or SPI0\_CS\_1 can be used by the baseboard controller to select the Myriad X as a peripheral. Unlike for controller mode, in peripheral mode, GPIOs cannot be configured as chip selects for the Myriad X, only SPI0\_CS\_0 and SPI0\_CS\_1 can be used for this purpose.

With the NOR flash populated, the SPI0 bus can still be used by the Myriad X in either controller or peripheral mode, but the NOR flash now occupies the SPI0\_CS\_0 location so some care must be taken to avoid contention. With the NOR flash populated, and the Myriad X is in controller mode, the SPI0\_CS\_0 selects the NOR flash. SPI0\_CS\_1 (or other reconfigured GPIO) can be used as a second chip select for baseboard peripherals. When in peripheral mode SPI0\_CS\_1 should be used as the chip select for the peripheral Myriad X to avoid contention when communicating with NOR flash using SPI0\_CS\_0.

Note that when an external controller is accessing the NOR flash on the SoM, the Myriad X must not be allowed to access at the same time. Asserting \_RST for the Myriad X is an option to prevent this contention.



## 6.10 3.3V GPIO Bank

The SoM offers six GPIO which are 3.3V signaling for easy interface to common peripherals and devices with 3.3V signaling. These GPIO offer several configurations including SDIO, QSPI, UART, PWM, and I2C, along with general purpose IO and are listed in

| Pin # | Pin name /<br>Primary<br>Function | SoM<br>GPIO | Alt. 1            | Alt. 2              | Alt. 3 | Alt. 4   | PU/PD<br>on SoM    | Pin<br>Type  | Description                                                                                                         |
|-------|-----------------------------------|-------------|-------------------|---------------------|--------|----------|--------------------|--------------|---------------------------------------------------------------------------------------------------------------------|
| 40    | GPIO_34_3V3                       | GPIO_34     | sd_hst0_dat_<br>0 | spi2_dio_2          | pwm_0  | I2C3_SDA | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |
| 61    | GPIO_32_3V3                       | GPIO_32     | sd_hst0_clk       | spi2_dio_0<br>_mosi |        |          | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |
| 63    | GPIO_33_3V3                       | GPIO_33     | sd_hst0_cmd       | spi2_dio_1<br>_miso |        | I2C3_SCL | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |
| 32    | GPIO_37_3V3                       | GPIO_37     | sd_hst0_dat_<br>3 | spi2_cs_0           | pwm_3  | UART3_TX | PD:<br>300kR/GND   | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |
| 36    | GPIO_36_3V3                       | GPIO_36     | sd_hst0_dat_<br>2 | spi2_sclk           |        |          | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |
| 38    | GPIO_35_3V3                       | GPIO_35     | sd_hst0_dat_<br>1 | spi2_dio_3          |        | UART3_RX | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |

Table 2 (refer to the <u>BW1099EMB IO TABLE</u> for more details).

| Pin# | Pin name /<br>Primary<br>Function | SoM<br>GPIO | Alt. 1            | Alt. 2              | Alt. 3 | Alt. 4   | PU/PD<br>on SoM    | Pin<br>Type  | Description                                                                                                         |
|------|-----------------------------------|-------------|-------------------|---------------------|--------|----------|--------------------|--------------|---------------------------------------------------------------------------------------------------------------------|
| 40   | GPIO_34_3V3                       | GPIO_34     | sd_hst0_dat_<br>0 | spi2_dio_2          | pwm_0  | I2C3_SDA | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |
| 61   | GPIO_32_3V3                       | GPIO_32     | sd_hst0_clk       | spi2_dio_0<br>_mosi |        |          | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |
| 63   | GPIO_33_3V3                       | GPIO_33     | sd_hst0_cmd       | spi2_dio_1<br>_miso |        | I2C3_SCL | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |
| 32   | GPIO_37_3V3                       | GPIO_37     | sd_hst0_dat_<br>3 | spi2_cs_0           | pwm_3  | UART3_TX | PD:<br>300kR/GND   | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but                                                   |



|    |             |         |                   |            |          |                    |              | also compatible with SPI. / +/-100ps inter-SD_HST                                                                   |
|----|-------------|---------|-------------------|------------|----------|--------------------|--------------|---------------------------------------------------------------------------------------------------------------------|
| 36 | GPIO_36_3V3 | GPIO_36 | sd_hst0_dat_<br>2 | spi2_sclk  |          | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |
| 38 | GPIO_35_3V3 | GPIO_35 | sd_hst0_dat_<br>1 | spi2_dio_3 | UART3_RX | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |

Table 2 - 3.3V GPIO Pin Configuration

## 6.10.1 3.3V GPIO Bank - SDIO

The 3.3V GPIO bank is nominally configured for use with SDIO, as appropriate pull-up and pull-down resistors exist on the SoM. CLK, CMD, and DAT[0:3] are available for use. Optional signals such as card detect can be implemented using the 1.8V GPIO.

# 6.10.2 3.3V GPIO Bank - QSPI (SPI2)

The 3.3V GPIO bank can be configured as a QSPI bus. The weak pull-up and pull-down resistors on the signal lines (for use as SDIO) are over driven when used as a QSPI interface, though maximum data rates are not guaranteed. Like the SPI0 bank, the 3.3V QSPI interface can operate as a controller or peripheral using the SPI2\_CS\_0 signal. Additional chip selects can be sent to baseboard peripherals with other 1.8V GPIO, though the need to level shift from 1.8V to 3.3V may be necessary.

**6.11 1.8V GPIO**The default IO voltage for all GPIO is 1.8V, with the exceptions of the 3.3V GPIO listed in

| Pin# | Pin name /<br>Primary<br>Function | SoM<br>GPIO | Alt. 1            | Alt. 2              | Alt. 3 | Alt. 4   | PU/PD<br>on SoM    | Pin<br>Type  | Description                                                                                                         |
|------|-----------------------------------|-------------|-------------------|---------------------|--------|----------|--------------------|--------------|---------------------------------------------------------------------------------------------------------------------|
| 40   | GPIO_34_3V3                       | GPIO_34     | sd_hst0_dat_<br>0 | spi2_dio_2          | pwm_0  | I2C3_SDA | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |
| 61   | GPIO_32_3V3                       | GPIO_32     | sd_hst0_clk       | spi2_dio_0<br>_mosi |        |          | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |
| 63   | GPIO_33_3V3                       | GPIO_33     | sd_hst0_cmd       | spi2_dio_1<br>_miso |        | 12C3_SCL | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |
| 32   | GPIO_37_3V3                       | GPIO_37     | sd_hst0_dat_<br>3 | spi2_cs_0           | pwm_3  | UART3_TX | PD:<br>300kR/GND   | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |
| 36   | GPIO_36_3V3                       | GPIO_36     | sd_hst0_dat_<br>2 | spi2_sclk           |        |          | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are configured for SDIO, but also compatible with SPI. / +/-100ps inter-SD_HST |
| 38   | GPIO_35_3V3                       | GPIO_35     | sd_hst0_dat_<br>1 | spi2_dio_3          |        | UART3_RX | PU:<br>40.2kR/1.8V | 3.3V<br>GPIO | 3.3V GPIO. Note PU/PD resistors that are                                                                            |



|  |  |  |  | configured for SDIO, but  |
|--|--|--|--|---------------------------|
|  |  |  |  |                           |
|  |  |  |  | also compatible with SPI. |
|  |  |  |  | / +/-100ps inter-SD_HST   |

Table 2. Each GPIO can be muxed to alternate functionality as described in

| Pin# | Pin name /<br>Primary<br>Function | SoM<br>GPIO | Alt. 1    | Alt. 2 | PU/PD<br>on SoM    | Pin<br>Type  | Description                                                                                                   |
|------|-----------------------------------|-------------|-----------|--------|--------------------|--------------|---------------------------------------------------------------------------------------------------------------|
| 4    | GPIO_46                           | GPIO_46     | UART_RX   | pwm3   |                    | 1.8V<br>GPIO | Typically labeled as UART_RX on Luxonis baseboards.                                                           |
| 28   | CAMA_CLK                          | GPIO_44     |           |        | PD:<br>121kR/GND   | 1.8V<br>GPIO | 24MHz reference clock for Camera A PLL                                                                        |
| 33   | CAMA_I2C_SDA                      | GPIO_21     | pwm5      |        | PU:<br>2.2kR/1.8V  | 1.8V<br>GPIO | I2C data for Camera A                                                                                         |
| 34   | CAMA_RST                          | GPIO_31     |           |        |                    | 1.8V<br>GPIO | Camera A reset/power down.                                                                                    |
| 35   | CAMA_I2C_SCL                      | GPIO_20     |           |        | PU:<br>2.2kR/1.8V  | 1.8V<br>GPIO | I2C clock for Camera A                                                                                        |
| 42   | COM_AUX_IO2                       | GPIO_41     |           |        |                    | 1.8V<br>GPIO | Auxiliary GPIO for cameras sync/trigger. Reserved for interrupt FSIN (Frame sync input) for the cameras used. |
| 59   | GPIO_7                            | GPIO_7      |           |        | PU:<br>40.2kR/1.8V | 1.8V<br>GPIO | Configured for SDIO card detect, or as regular GPIO.  Note 1.8V, 40.2k PU. / +/-100ps inter-SD_HST            |
| 60   | GPIO_8/SPI0_CS_<br>1              | GPIO_8      | SPI0_CS_1 |        |                    | 1.8V<br>GPIO | GPIO, or can be configured as second CS for SPI0, MX in Controller or Peripheral mode. / +/-100ps inter-SPI0  |
| 62   | SPI0_SIO0                         | GPIO_0      |           |        |                    | 1.8V<br>GPIO | Hardwired to 1099 on-board NOR DQ0 / +/-100ps inter-SPI0                                                      |
| 64   | SPI0_SIO1                         | GPIO_1      |           |        |                    | 1.8V<br>GPIO | Hardwired to 1099 on-board NOR DQ1 / +/-100ps inter-SPI0                                                      |
| 65   | CAM_B_D_PWM                       | GPIO_57     |           |        |                    | 1.8V<br>GPIO | Camera C reset/power down.                                                                                    |
| 66   | SPI0_SIO2                         | GPIO_2      |           |        | PU:<br>1kR/1.8V    | 1.8V<br>GPIO | Hardwired to 1099 on-board NOR W#/DQ2 / +/-100ps inter-SPI0                                                   |
| 67   | CAM_B_PWDN_N                      | GPIO_54     |           |        |                    | 1.8V<br>GPIO | Camera B reset/power down.                                                                                    |
| 68   | SPI0_SIO3                         | GPIO_3      |           |        | PU:<br>1kR/1.8V    | 1.8V<br>GPIO | Hardwired to 1099 on-board NOR DQ3/HOLD# / +/-<br>100ps inter-SPI0                                            |
| 70   | SPI0_CS_0                         | GPIO_5      |           |        | PU:<br>1kR/1.8V    | 1.8V<br>GPIO | Hardwired to 1099 on-board NOR S# / +/-100ps inter-<br>SPI0                                                   |
| 73   | CAMB_CLK                          | GPIO_47     |           |        | PD:<br>121kR/GND   | 1.8V<br>GPIO | 24MHz reference clock for Camera B PLL                                                                        |
| 74   | SPI0_SCK                          | GPIO_4      |           |        |                    | 1.8V<br>GPIO | Hardwired to 1099 on-board NOR C / +/-100ps inter-<br>SPI0                                                    |
| 77   | CAMB_I2C_SCL                      | GPIO_22     |           |        | PU:<br>2.2kR/1.8V  | 1.8V<br>GPIO | Camera B I2C SDA. Can be used as GPIO.                                                                        |
| 79   | CAMB_I2C_SDA                      | GPIO_23     |           |        | PU:<br>2.2kR/1.8V  | 1.8V<br>GPIO | Camera B I2C SCL. Can be used as GPIO.                                                                        |
| 6    | GPIO_2                            | GPIO_45     | UART_TX   | pwm2   |                    | 1.8V<br>GPIO | Typically labeled as UART_TX on Luxonis baseboards.                                                           |
| 69   | GPIO_22                           | GPIO_53     |           |        |                    | 1.8V<br>GPIO |                                                                                                               |
| 78   | GPIO_27                           | GPIO_24     | I2C3_SCL  |        | PU:<br>2.2kR/1.8V  | 1.8V<br>GPIO | Camera C I2C SCL (if applicable). Can be used as GPIO                                                         |
| 80   | GPIO_29                           | GPIO_25     | I2C3_SDA  |        | PU:<br>2.2kR/1.8V  | 1.8V<br>GPIO | Camera C I2C SDA (if applicable). Can be used as GPIO                                                         |

Table 3 (refer to the <a href="BW1099EMB">BW1099EMB</a> IO TABLE</a> for more details). In addition to muxed functionality, each GPIO is fully user-programmable with support or four output drive strengths (2mA, 4mA, 8mA, 12mA), selectable output slew-rate (slow/fast), open-drain output mode, LVCMOS/LVTTL compatible input modes with selectable hysteresis, programmable pull-up/pull-down input options, power-on-start capability, and no requirements for power sequencing. Additionally, 100MHz frequency can be achieved with less than 15pF external load, or up to 125MHz with less than 10pF external load.

| Pin# | Pin name /<br>Primary<br>Function | SoM<br>GPIO | Alt. 1  | Alt. 2 | PU/PD<br>on SoM | Pin<br>Type  | Description                                         |
|------|-----------------------------------|-------------|---------|--------|-----------------|--------------|-----------------------------------------------------|
| 4    | GPIO_46                           | GPIO_46     | UART_RX | pwm3   |                 | 1.8V<br>GPIO | Typically labeled as UART_RX on Luxonis baseboards. |





| 28 | CAMA_CLK             | GPIO_44 |           |      | PD:<br>121kR/GND   | 1.8V<br>GPIO | 24MHz reference clock for Camera A PLL                                                                        |
|----|----------------------|---------|-----------|------|--------------------|--------------|---------------------------------------------------------------------------------------------------------------|
| 33 | CAMA_I2C_SDA         | GPIO_21 | pwm5      |      | PU:<br>2.2kR/1.8V  | 1.8V<br>GPIO | I2C data for Camera A                                                                                         |
| 34 | CAMA_RST             | GPIO_31 |           |      |                    | 1.8V<br>GPIO | Camera A reset/power down.                                                                                    |
| 35 | CAMA_I2C_SCL         | GPIO_20 |           |      | PU:<br>2.2kR/1.8V  | 1.8V<br>GPIO | I2C clock for Camera A                                                                                        |
| 42 | COM_AUX_IO2          | GPIO_41 |           |      |                    | 1.8V<br>GPIO | Auxiliary GPIO for cameras sync/trigger. Reserved for interrupt FSIN (Frame sync input) for the cameras used. |
| 59 | GPIO_7               | GPIO_7  |           |      | PU:<br>40.2kR/1.8V | 1.8V<br>GPIO | Configured for SDIO card detect, or as regular GPIO.<br>Note 1.8V, 40.2k PU. / +/-100ps inter-SD_HST          |
| 60 | GPIO_8/SPI0_CS_<br>1 | GPIO_8  | SPI0_CS_1 |      |                    | 1.8V<br>GPIO | GPIO, or can be configured as second CS for SPI0, MX in Controller or Peripheral mode. / +/-100ps inter-SPI0  |
| 62 | SPI0_SIO0            | GPIO_0  |           |      |                    | 1.8V<br>GPIO | Hardwired to 1099 on-board NOR DQ0 / +/-100ps inter-SPI0                                                      |
| 64 | SPI0_SIO1            | GPIO_1  |           |      |                    | 1.8V<br>GPIO | Hardwired to 1099 on-board NOR DQ1 / +/-100ps inter-SPI0                                                      |
| 65 | CAM_B_D_PWM          | GPIO_57 |           |      |                    | 1.8V<br>GPIO | Camera C reset/power down.                                                                                    |
| 66 | SPI0_SIO2            | GPIO_2  |           |      | PU:<br>1kR/1.8V    | 1.8V<br>GPIO | Hardwired to 1099 on-board NOR W#/DQ2 / +/-100ps inter-SPI0                                                   |
| 67 | CAM_B_PWDN_N         | GPIO_54 |           |      |                    | 1.8V<br>GPIO | Camera B reset/power down.                                                                                    |
| 68 | SPI0_SIO3            | GPIO_3  |           |      | PU:<br>1kR/1.8V    | 1.8V<br>GPIO | Hardwired to 1099 on-board NOR DQ3/HOLD# / +/- 100ps inter-SPI0                                               |
| 70 | SPI0_CS_0            | GPIO_5  |           |      | PU:<br>1kR/1.8V    | 1.8V<br>GPIO | Hardwired to 1099 on-board NOR S# / +/-100ps inter-<br>SPI0                                                   |
| 73 | CAMB_CLK             | GPIO_47 |           |      | PD:<br>121kR/GND   | 1.8V<br>GPIO | 24MHz reference clock for Camera B PLL                                                                        |
| 74 | SPI0_SCK             | GPIO_4  |           |      |                    | 1.8V<br>GPIO | Hardwired to 1099 on-board NOR C / +/-100ps inter-<br>SPI0                                                    |
| 77 | CAMB_I2C_SCL         | GPIO_22 |           |      | PU:<br>2.2kR/1.8V  | 1.8V<br>GPIO | Camera B I2C SDA. Can be used as GPIO.                                                                        |
| 79 | CAMB_I2C_SDA         | GPIO_23 |           |      | PU:<br>2.2kR/1.8V  | 1.8V<br>GPIO | Camera B I2C SCL. Can be used as GPIO.                                                                        |
| 6  | GPIO_2               | GPIO_45 | UART_TX   | pwm2 |                    | 1.8V<br>GPIO | Typically labeled as UART_TX on Luxonis baseboards.                                                           |
| 69 | GPIO_22              | GPIO_53 |           |      |                    | 1.8V<br>GPIO |                                                                                                               |
| 78 | GPIO_27              | GPIO_24 | I2C3_SCL  |      | PU:<br>2.2kR/1.8V  | 1.8V<br>GPIO | Camera C I2C SCL (if applicable). Can be used as GPIO                                                         |
| 80 | GPIO_29              | GPIO_25 | I2C3_SDA  |      | PU:<br>2.2kR/1.8V  | 1.8V<br>GPIO | Camera C I2C SDA (if applicable). Can be used as GPIO                                                         |

| | 2.2kR/1.8V | GPIO Table 3 - 1.8V GPIO Pin Configuration



# 7 BOOT Modes

The DIP switch on the BW1099EMB offers the end user the option to easily configure the boot mode by setting the BOOT[4:0] bits. These bits are sampled on the rising edge of \_RST during power-on-reset, and allow for boot from USB and SPI NOR flash. The BOOT[4:0] bits are labeled on the PCB silk screen.

To configure the NOR flash boot mode, set the bits to 0x8 [0b01000]. In this configuration, the Myriad X acts as an SPI controller on SPI0 to boot from the NOR flash with SPI settings: 24-bit addr, Quad I/O, and at a rate of 50MHz. It is also possible to boot with the Myriad X configured as an SPI peripheral, but this feature is not yet fully supported.

To configure USB boot, set the bits to 0x16 [0b10110]. In this configuration, the Myriad X will boot using the USB 2 interface.



## 8 Mechanical Information

The following information is the most current data available for the designated device. This data is subject to change without notice and without revision of this document.

# 8.1 BW1099EMB Dimensions



Figure 6 – Top, Side, and Bottom dimensions



## 8.2 Recommended Mounting Configuration

The BW1099EMB SoM is designed to be used with a 3mm mated-height connector and accompanying 3mm standoffs. The B2B connector plug is on the BW1099EMB (Hirose DF40C-100DP-0.4V), while the receptacle, which determines mated height, is on the baseboard (Hirose DF40HC(3.0)-100DS-0.4V). Wurth Electronik 9774030243R SMT standoffs are recommended.

## 8.3 BW1099EMB Mounting Holes

The BW1099EMB has 4 M2.5 mounting holes for securing the SoM. These mounting holes use a 2.6mm ID, and a 5.5mm OD pad, which is tied to SoM GND. M2-0.40 screws can be used with these pads to secure the SoM to the recommended Wurth Electronik 9774030243R SMT standoffs, or a custom solution using M2-0.40 or M2.5-0.45 screws can be used. Note that when using M2.5-0.45 screws, there is reduced tolerance between the B2B connector clocking and the screws' hole alignment. This must be accounted for to ensure proper connector mating.

## 8.4 SoM Clearance

3mm is the board-to-board standoff height when using the recommended mounting configuration, however, components on the underside of the BW1099EMB reduce this clearance. For highest design reliability, it is recommended not to place components on the baseboard underneath the SoM, but components with max height <1mm will have clearance.

In previous designs many components have been successfully placed on the baseboard beneath the SoM making careful use of the 3D STEP file of the SoM, which is available upon request.

#### 9 Thermal Information

Power consumption can vary considerably depending on the application. A stereo vision application running Mobilenet-SSD V2 at 30fps typically consumes about 2.5W, but more aggressive applications can consume closer to 5W. Most of this power is consumed by the MA2485. While the VFBGA provides an excellent thermal path from the MA2485 to the SoM, the thermal sink is small, and the part temperature can quickly rise toward the 105C max die temperature.

Heatsinking of the MA2485 is required for most applications.

Table 4 details thermal parameters for the MA2485 simulated in a still air environment, an ambient temperature of 25C, 2W power dissipation, and under the test conditions described in JESD51-2A.

| Parameter     | Value (C/W) | Description                                           |
|---------------|-------------|-------------------------------------------------------|
| $\theta_{JB}$ | 5.8         | Junction-to-board thermal resistance (EIA/JESD51-8)   |
| $\theta_{JC}$ | 3.1         | Junction-to-case thermal resistance                   |
| $\theta_{JA}$ | 21.4        | Junction-to-ambient thermal resistance (EIA/JESD51-2) |

Table 4 - MA2485 Thermal Parameters



# 10 Revision History

- Initial Release November 2020
- Revision 0.1 March 2021
  - o Corrected I2C3 swapped SDA/SCL on pins 78/80 of 100pin connector.
- Revision 0.2 June 2021
  - o Renamed connector GPIO names with one used on MA2485-CO