## UCF 管脚说明

//设置 FSK 解调输出信号的管脚和电平 NET "FPGA LED" LOC=R19 | IOSTANDARD = LVCMOS33; //设置 AD\_DA 实验板 J2 端采样的差分信号数据(P端),7位,设置为差分电平 NET "AD\_DA\_P[0]" LOC = N15 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DA\_P[1]" LOC = L19 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD DA P[2]" LOC = M19 | IOSTANDARD = DIFF HSTL II 18; NET "AD\_DA\_P[3]" LOC = M17 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DA\_P[4]" LOC = L16 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DA\_P[5]" LOC = L14 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DA\_P[6]" LOC = K14 | IOSTANDARD = DIFF\_HSTL\_II\_18; //设置 AD DA 实验板 J2 端采样的差分信号数据(N端),7位,设置为差分电平 NET "AD\_DA\_N[0]" LOC = N16 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DA\_N[1]" LOC = L20 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DA\_N[2]" LOC = M20 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD DA N[3]" LOC = M18 | IOSTANDARD = DIFF HSTL II 18; NET "AD DA N[4]" LOC = L17 | IOSTANDARD = DIFF HSTL II 18; NET "AD\_DA\_N[5]" LOC = L15 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DA\_N[6]" LOC = J14 | IOSTANDARD = DIFF\_HSTL\_II\_18; //设置 AD DA 实验板 J1 端采样的差分信号数据(P端),7位,设置为差分电平 NET "AD\_DB\_P[0]" LOC = K19 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD DB P[1]" LOC = G19 | IOSTANDARD = DIFF HSTL II 18; NET "AD\_DB\_P[2]" LOC = F19 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DB\_P[3]" LOC = C20 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DB\_P[4]" LOC = B19 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DB\_P[5]" LOC = E18 IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD DB P[6]" LOC = E17 | IOSTANDARD = DIFF HSTL II 18; //设置 AD\_DA 实验板 J1 端采样的差分信号数据(N端),7位,设置为差分电平 NET "AD\_DB\_N[0]" LOC = J19 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DB\_N[1]" LOC = G20 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DB\_N[2]" LOC = F20 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DB\_N[3]" LOC = B20 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DB\_N[4]" LOC = A20 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DB\_N[5]" LOC = E19 IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD\_DB\_N[6]" LOC = D18 | IOSTANDARD = DIFF\_HSTL\_II\_18; //设置 AD 返回时钟对应的 FPGA 端口,同时设置端口为差分形式 LOC = H16 | IOSTANDARD = DIFF\_HSTL\_II\_18; NET "AD CLKOUTP" NET "AD\_CLKOUTM" LOC = H17 | IOSTANDARD = DIFF\_HSTL\_II\_18; //设置 FPGA 输出给 AD 时钟对应的 FPGA 端口,同时设置端口为差分形式 NET "FPGA\_AD\_CLK\_P" LOC = K17 | IOSTANDARD = DIFF\_HSTL\_II\_18;

## NET "FPGA\_AD\_CLK\_M" LOC = K18 | IOSTANDARD = DIFF\_HSTL\_II\_18;

//设置 FPGA 输出给 AD 控制信号对应的 FPGA 端口,设置信号为单端方式 NET "AD\_RESET" LOC = G17 | IOSTANDARD = LVCMOS18; NET "AD\_SEN" LOC = F16 | IOSTANDARD = LVCMOS18; NET "AD\_SCLK" LOC = D20 | IOSTANDARD = LVCMOS18; LOC = M14 | IOSTANDARD = LVCMOS18; NET "AD\_CTRL[0]" LOC = G18 | IOSTANDARD = LVCMOS18; NET "AD\_CTRL[1]" NET "AD\_CTRL[2]" LOC = H15 | IOSTANDARD = LVCMOS18; //设置 FPGA 输入时钟,设置信号为单端方式 NET "GCLK" LOC = Y7 | IOSTANDARD = LVCMOS33; //设置 FPGA 输入的复位信号,设置信号为单端方式

NET "FPGA\_RESET" LOC = W6 | IOSTANDARD = LVCMOS33;