## int<sub>e</sub>l.

# Intel® Platform Innovation Framework for EFI Pre-EFI Initialization Core Interface Specification (PEI CIS)

**A Foundation Specification** 

**Draft for Review** 

Version 0.9 September 16, 2003

## Pre-EFI Initialization Core Interface Specification (PEI CIS)

#### **Draft for Review**



THIS SPECIFICATION IS PROVIDED "AS IS" WITH NO WARRANTIES WHATSOEVER, INCLUDING ANY WARRANTY OF MERCHANTABILITY, NONINFRINGEMENT, FITNESS FOR ANY PARTICULAR PURPOSE, OR ANY WARRANTY OTHERWISE ARISING OUT OF ANY PROPOSAL, SPECIFICATION OR SAMPLE. Except for a limited copyright license to copy this specification for internal use only, no license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted herein.

Intel disclaims all liability, including liability for infringement of any proprietary rights, relating to implementation of information in this specification. Intel does not warrant or represent that such implementation(s) will not infringe such rights.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

This document is an intermediate draft for comment only and is subject to change without notice. Readers should not design products based on this document.

Intel, the Intel logo, Itanium, Pentium, MMX, and Intel XScale are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

\* Other names and brands may be claimed as the property of others.

Copyright © 1999–2003, Intel Corporation.



## **Revision History**

| Revision | Revision History                                                                                                               |         |
|----------|--------------------------------------------------------------------------------------------------------------------------------|---------|
| 0.9      | First public release. 9/1                                                                                                      |         |
|          | Added "A Foundation Specification" line to the title page. No other changes, so the revision number and date were not changed. | 6/30/04 |

Pre-EFI Initialization Core Interface Specification (PEI CIS)

**Draft for Review** 







## **Contents**

| 1 Introduction                         | 13 |
|----------------------------------------|----|
| Overview                               |    |
| Organization of the PEI CIS            |    |
| Conventions Used in This Document      |    |
| Data Structure Descriptions            |    |
| Procedure Descriptions                 |    |
| Instruction Descriptions               |    |
| PPI Descriptions                       |    |
| Pseudo-Code Conventions                | 16 |
| Typographic Conventions                | 17 |
| 2 Overview                             | 19 |
| Introduction                           | 19 |
| Design Goals                           |    |
| Pre-EFI Initialization (PEI) Phase     |    |
| PEI Services                           |    |
| PEI Foundation                         | 23 |
| PEI Dispatcher                         | 23 |
| Pre-EFI Initialization Modules (PEIMs) |    |
| PEIM-to-PEIM Interfaces (PPIs)         | 24 |
| Firmware Volumes                       | 24 |
| 3 PEI Services Table                   | 25 |
| Introduction                           | 25 |
| EFI Table Header                       | 26 |
| EFI_TABLE_HEADER                       | 26 |
| PEI Services Table                     | 27 |
| EFI_PEI_SERVICES                       | 27 |
| 4 Services - PEI                       | 31 |
| Introduction                           | 31 |
| PPI Services                           | 32 |
| PPI Services                           | 32 |
| InstallPpi()                           | 33 |
| ReinstallPpi()                         |    |
| LocatePpi()                            |    |
| NotifyPpi()                            |    |
| Boot Mode Services                     |    |
| GetBootMode()                          |    |
| SetBootMode()                          |    |
| HOB Services                           |    |
| GetHobList()                           |    |
| CreateHob()                            |    |
| Firmware Volume Services               |    |
| FfsFindNextVolume()                    | 47 |



#### Pre-EFI Initialization Core Interface Specification (PEI CIS)

#### **Draft for Review**

|                | FfsFindN     | lextFile()                                                            | 48  |
|----------------|--------------|-----------------------------------------------------------------------|-----|
|                |              | ectionData()                                                          |     |
| PEI Men        | nory Servi   | ces                                                                   | 51  |
|                |              | Memory()                                                              |     |
|                |              | Pages()                                                               |     |
|                |              | Pool()                                                                |     |
|                | CopyMer      | m()                                                                   | 56  |
|                |              | <u>'</u> )                                                            |     |
| Status C       |              | ce                                                                    |     |
|                |              | atusCode()                                                            |     |
|                |              | ervices                                                               |     |
|                | •            | stem()                                                                |     |
| 5 PEI Foundat  | ion          |                                                                       | 65  |
| Introduction   |              |                                                                       | 65  |
|                |              |                                                                       |     |
| Process        | or Executi   | on Mode                                                               | 66  |
|                |              | or Execution Mode in IA-32 Intel® Architecture                        |     |
|                | Processo     | or Execution Mode in Itanium® Processor Family                        | 66  |
|                |              | o the Boot Firmware Volume                                            |     |
|                | Access to    | o the Boot Firmware Volume in IA-32 Intel <sup>®</sup> Architecture   | 67  |
|                | Access to    | o the Boot Firmware Volume in Itanium $^{	exttt{@}}$ Processor Family | 67  |
| PEI Foundation | n Entry P    | oint                                                                  | 68  |
|                |              | ntry Point                                                            |     |
| EFI_PEI        | _STARTL      | JP_DESCRIPTOR                                                         | 69  |
| 6 PEI Dispatch | ner          |                                                                       | 71  |
| •              |              |                                                                       |     |
|                |              |                                                                       |     |
|                |              |                                                                       |     |
|                |              | esentation and Notation                                               |     |
| PEIM De        | ependency    | / Expressions                                                         | 72  |
| Types of       | Depende      | ncies                                                                 | 72  |
|                |              | าร                                                                    |     |
| Introduct      |              |                                                                       |     |
|                | -            | ncy Expression Instruction Set                                        | 73  |
|                | PUSH         | 75                                                                    |     |
|                | AND          | 76                                                                    |     |
|                | OR           | 77                                                                    |     |
|                | NOT          | 78                                                                    |     |
|                | TRUE         | 79                                                                    |     |
|                | FALSE<br>END | 80<br>81                                                              |     |
| Donanda        |              | ठ।<br>ession with No Dependencies                                     | Q n |
|                |              | cy Expressions                                                        |     |
|                |              | ession Reverse Polish Notation (RPN)                                  | 82  |



| Dispatch Algorithm                         | 83  |
|--------------------------------------------|-----|
| Overview                                   |     |
| Ordering Algorithm                         |     |
| Multiple Firmware Volume Support           | 83  |
| Recovery Dispatching                       |     |
| Requirements                               | 84  |
| Requirements of a Dispatching Algorithm    | 84  |
| Preserving Weak Ordering                   |     |
| Preventing Infinite Loops                  |     |
| Controlling Processor Register Resources   | 84  |
| Preserving Proper Dispatch Order           | 84  |
| Using Available Memory                     |     |
| Invoking the PEIM's Entry Point            |     |
| Knowing When Dispatcher Tasks Are Finished |     |
| Example Dispatch Algorithm                 | 86  |
| Dispatching When Memory Exists             |     |
| ·                                          |     |
| 7 PEIMs                                    |     |
| Introduction                               |     |
| PEIM Structure                             |     |
| PEIM Structure Overview                    |     |
| Relocation Information                     |     |
| Position-Dependent Code                    |     |
| Position-Independent Code                  |     |
| Relocation Information Format              |     |
| Authentication Information                 |     |
| PEIM Invocation Entry Point                | 93  |
| EFI_PEIM_ENTRY_POINT                       | 93  |
| PEIM Descriptors                           | 95  |
| PEIM Descriptors Overview                  | 95  |
| EFI_PEI_DESCRIPTOR                         |     |
| EFI_PEI_NOTIFY_DESCRIPTOR                  | 97  |
| EFI_PEI_PPI_DESCRIPTOR                     | 99  |
| PEIM-to-PEIM Communication                 |     |
| Overview                                   | 101 |
| Dynamic PPI Discovery                      | 101 |
| PPI Database                               | 101 |
| Invoking a PPI                             |     |
| Address Resolution                         |     |
| 8 Architectural PPIs                       | 102 |
|                                            |     |
| Introduction                               |     |
| Required Architectural PPIs                |     |
| Master Boot Mode PPI (Required)            |     |
| EFI_PEI_MASTER_BOOT_MODE_PPI (Required)    | 104 |



#### Pre-EFI Initialization Core Interface Specification (PEI CIS)

#### **Draft for Review**

| DXE IPL PPI (Required)                            | 105        |
|---------------------------------------------------|------------|
| EFI_DXE_IPL_PPI (Required)                        | 105        |
| EFI_DXE_IPL_PPI.Èntry()                           |            |
| Memory Discovered PPI (Required)                  | 107        |
| EFI_PEI_PERMANENT_MEMORY_INSTALLED_PPI (Required) | 107        |
| Optional Architectural PPIs                       |            |
| Boot in Recovery Mode PPI (Optional)              |            |
| EFI_PEI_BOOT_IN_RECOVERY_MODE_PPI (Optional)      |            |
| Section Extraction PPI (Optional)                 |            |
| EFI_PEI_SECTION_EXTRACTION_PPI (Optional)         | 100        |
| EFI_PEI_SECTION_EXTRACTION_PPI (Optional)         | 110        |
| EFI_PEI_SECTION_EXTRACTION_PPI.GetSection()       | 110        |
| End of PEI Phase PPI (Optional)                   | 114        |
| EFI_PEI_END_OF_PEI_PHASE_PPI (Optional)           | 114        |
| Find FV PPI (Optional)                            | 115        |
| EFI_PEI_FIND_FV_PPI (Optional)                    |            |
| EFI_PEI_FIND_FV_PPI.FindFv()                      |            |
| Load File PPI (Optional)                          | 118        |
| EFI_PEI_FV_FILE_LOADER_PPI (Optional)             |            |
| EFI_PEI_FV_FILE_LOADER_PPI.FvLoadFile()           |            |
| PEI Reset PPI                                     |            |
| EFI_PEI_RESET_PPI (Optional)                      |            |
| PEI Status Code PPI (Optional)                    | 122        |
| EFI_PEI_PROGRESS_CODE_PPI (Optional)              | 122        |
| Security PPI (Optional)                           |            |
| EFI_PEI_SECURITY_PPI (Optional)                   | 123        |
| EFI_PEI_SECURITY_PPI.AuthenticationState()        | 124        |
| O A dalitian at DDIa                              | 407        |
| 9 Additional PPIs                                 |            |
| Introduction                                      |            |
| Required Additional PPIs                          |            |
| PEI CPU I/O PPI (Required)                        |            |
| EFI_PEI_CPU_IO_PPI (Required)                     | 128        |
| EFI_PEI_CPU_IO_PPI.Mem()                          | 131        |
| EFI_PEI_CPU_IO_PPI.Io()                           | 133        |
| EFI_PEI_CPU_IO_PPI.IoRead8()                      | 134        |
| EFI_PEI_CPU_IO_PPI.loRead16()                     | 135        |
| EFI_PEI_CPU_IO_PPI.loRead16()                     |            |
| EFI_PEI_CPU_IO_PPI.loRead32()                     |            |
| EFI_PEI_CPU_IO_PPI.loRead64()                     |            |
| EFI_PEI_CPU_IO_PPI.loRead64()                     |            |
| EFI_PEI_CPU_IO_PPI.IoWrite8()                     |            |
| EFI_PEI_CPU_IO_PPI.IoWrite16()                    |            |
| EFI_PEI_CPU_IO_PPI.IoWrite16()                    |            |
| EFI_PEI_CPU_IO_PPI.loWrite32()                    |            |
|                                                   |            |
|                                                   | 1/11       |
| EFI_PEI_CPU_IO_PPI.IoWrite64()                    |            |
| EFI_PEI_CPU_IO_PPI.IoWrite64()                    | 141        |
| · ·                                               | 141<br>142 |



|     | EFI PEI CPU IO PPI.MemRead16()                                                                                                                     | 143                              |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
|     | EFI_PEI_CPU_IO_PPI.MemRead16()                                                                                                                     | 143                              |
|     | EFI_PEI_CPU_IO_PPI.MemRead32()                                                                                                                     |                                  |
|     | EFI_PEI_CPU_IO_PPI.MemRead64()                                                                                                                     |                                  |
|     | EFI_PEI_CPU_IO_PPI.MemWrite8()                                                                                                                     | 146                              |
|     | EFI_PEI_CPU_IO_PPI.MemWrite16()                                                                                                                    |                                  |
|     | EFI_PEI_CPU_IO_PPI.MemWrite32()                                                                                                                    |                                  |
|     | EFI_PEI_CPU_IO_PPI.MemWrite64()                                                                                                                    |                                  |
|     | PEI PCI Configuration PPI (Required)                                                                                                               | 150                              |
|     | EFI_PEI_PCI_CFG_PPI (Required)                                                                                                                     |                                  |
|     | EFI_PEI_PCI_CFG_PPI.Read()                                                                                                                         |                                  |
|     | EFI_PEI_PCI_CFG_PPI.Write()                                                                                                                        |                                  |
|     | EFI_PEI_PCI_CFG_PPI.Modify()                                                                                                                       |                                  |
|     | PEI Stall PPI (Required)                                                                                                                           | 155                              |
|     | EFI_PEI_STALL_PPI (Required)                                                                                                                       |                                  |
|     | EFI_PEI_STALL_PPI.Stall()                                                                                                                          |                                  |
|     | PEI Variable Services (Required)                                                                                                                   |                                  |
|     | EFI_PEI_READ_ONLY_VARIABLE_PPI (Required)                                                                                                          | 157                              |
|     | EFI_PEI_READ_ONLY_VARIABLE_PPI. GetVariable()EFI_PEI_READ_ONLY_VARIABLE_PPI. NextVariableName()                                                    | 100                              |
|     | Optional Additional PPIs                                                                                                                           |                                  |
|     | SEC Platform Information PPI (Optional)                                                                                                            |                                  |
|     | EFI_SEC_PLATFORM_INFORMATION_PPI (Optional)                                                                                                        |                                  |
|     | EFI_SEC_PLATFORM_INFORMATION_PPI. PlatformInformation()                                                                                            | 163                              |
|     |                                                                                                                                                    |                                  |
| 1(  | PEI to DXE Hand-Off                                                                                                                                | 165                              |
|     | Introduction                                                                                                                                       |                                  |
|     | Discovery and Dispatch of the DXE Foundation                                                                                                       |                                  |
|     | Passing the Hand-Off Block (HOB) List                                                                                                              | 165                              |
|     | Handoff Processor State to the DXE IPL PPI                                                                                                         | 166                              |
| 1 1 | l Boot Paths                                                                                                                                       | 167                              |
| • • |                                                                                                                                                    |                                  |
|     | Introduction                                                                                                                                       |                                  |
|     | Priority of Boot Paths                                                                                                                             | 167                              |
|     |                                                                                                                                                    |                                  |
|     | Architectural Boot Mode PPIs  Recovery                                                                                                             |                                  |
|     | ·                                                                                                                                                  | 103                              |
|     | Scone 160                                                                                                                                          |                                  |
|     | Scope 169 Discovery                                                                                                                                | 170                              |
|     | Discovery                                                                                                                                          |                                  |
|     | Discovery                                                                                                                                          | 170                              |
| 12  | Discovery                                                                                                                                          | 170                              |
| 12  | Discovery General Recovery Architecture  PEI Physical Memory Usage Introduction                                                                    | 170<br><b> 173</b><br>173        |
| 12  | Discovery  General Recovery Architecture  PEI Physical Memory Usage  Introduction  Before Permanent Memory Is Installed                            | 170<br><b> 173</b><br>173<br>173 |
| 12  | Discovery General Recovery Architecture  2 PEI Physical Memory Usage Introduction Before Permanent Memory Is Installed Discovering Physical Memory | 170<br>173<br>173<br>173         |
| 12  | Discovery  General Recovery Architecture  PEI Physical Memory Usage  Introduction  Before Permanent Memory Is Installed                            | 170<br>173<br>173<br>173         |



# Pre-EFI Initialization Core Interface Draft for Review Specification (PEI CIS)

| After Permanent Memory Is Installed                                  | 174 |
|----------------------------------------------------------------------|-----|
| Allocating Physical Memory                                           |     |
| Allocating Memory Using GUID Extension HOBs                          |     |
| Allocating Memory within PEI Memory                                  |     |
| Allocating Memory outside of PEI Memory                              |     |
| Allocating Memory Using PEI Service                                  | 175 |
| 13 Special Paths Unique to the Itanium $^\circledR$ Processor Family | 177 |
| Introduction                                                         |     |
| Unique Boot Paths for Itanium® Architecture                          |     |
| Min-State Save Area                                                  |     |
| EFI_PEI_MIN_STATE_DATA                                               |     |
| Dispatching Itanium <sup>®</sup> Processor Family PEIMs              | 182 |
| 14 Security (SEC) Phase Information                                  | 185 |
| Introduction                                                         | 185 |
| Responsibilities                                                     | 185 |
| Handling All Platform Restart Events                                 |     |
| Creating a Temporary Memory Store                                    |     |
| Serving As the Root of Trust in the System                           | 185 |
| Passing Handoff Information to the PEI Foundation                    |     |
| SEC Platform Information PPI                                         |     |
| Health Flag Bit Format                                               |     |
| Health Flag Bit Format                                               |     |
| Self-Test State Parameter                                            |     |
| Processor-Specific Details                                           |     |
| SEC Phase in IA-32 Intel® Architecture                               |     |
| SEC Phase in the Itanium® Processor Family                           |     |
| 15 Returned Status Codes                                             |     |
| Returned Status Codes                                                |     |
| EFI_STATUS Codes Ranges                                              |     |
| EFI_STATUS Success Codes (High Bit Clear)                            |     |
| EFI_STATUS Error Codes (High Bit Set)                                |     |
| EFI_STATUS Warning Codes (High Bit Clear)                            | 194 |
| 16 Dependency Expression Grammar                                     | 195 |
| Dependency Expression Grammar                                        |     |
| Example Dependency Expression BNF Grammar                            |     |
| Sample Dependency Expressions                                        | 195 |





| Figures                                                                 |     |
|-------------------------------------------------------------------------|-----|
| Figure 2-1. PEI Operations Diagram                                      | 21  |
| Figure 5-1. Handoff from SEC to PEI for IA-32/Itanium® Processor Family | 68  |
| Figure 7-1. PEIM Layout in a Firmware File                              | 90  |
| Figure 13-1. Itanium Processor Boot Path (INIT and MCHK)                | 178 |
| Figure 13-2. Min-State Buffer Organization                              | 179 |
| Figure 13-3. Boot Path in Itanium Processors                            | 183 |
| Health Flag Bit Format                                                  |     |
| Figure 14-1. PEI Initialization Steps in IA-32                          |     |
| Figure 14-2. Security (SEC) Phase in the Itanium Processor Family       | 190 |
| Tables                                                                  |     |
| Organization of the PEI CIS                                             | 13  |
| Table 4-1. Boot Mode Register                                           | 40  |
| Table 6-1. Dependency Expression Opcode Summary                         | 74  |
| Table 6-2. PUSH Instruction Encoding                                    | 75  |
| Table 6-3. AND Instruction Encoding                                     | 76  |
| Table 6-4. OR Instruction Encoding                                      |     |
| Table 6-5. NOT Instruction Encoding                                     |     |
| Table 6-6. TRUE Instruction Encoding                                    |     |
| Table 6-7. FALSE Instruction Encoding                                   |     |
| Table 6-8. END Instruction Encoding                                     |     |
| Table 6-9. Example Dispatch Map                                         |     |
| Table 8-1. AuthenticationStatus Bit Definitions                         |     |
| Table 10-1. Required HOB Types in the HOB List                          |     |
| Table 10-2. Handoff Processor State to the DXE IPL PPI                  |     |
| Table 11-1. Boot Path Assumptions                                       |     |
| Table 11-2. Architectural Boot Mode PPIs                                |     |
| Table 14-1. Health Flag Bit Description                                 |     |
| Table 14-2. Self-Test State Bit Values                                  |     |
| Table 15-1. EFI_STATUS Codes Ranges                                     |     |
| Table 15-2. EFI_STATUS Success Codes (High Bit Clear)                   |     |
| Table 15-3. EFI_STATUS Error Codes (High Bit Set)                       |     |
| Table 15-4. EFI_STATUS Warning Codes (High Bit Clear)                   | 194 |

Pre-EFI Initialization Core Interface Specification (PEI CIS)

**Draft for Review** 





## 1 Introduction

#### **Overview**

This specification defines the core code and services that are required for an implementation of the Pre-EFI Initialization (PEI) phase of the Intel<sup>®</sup> Platform Innovation Framework for EFI (hereafter referred to as the "Framework"). This PEI Core Interface Specification (CIS) does the following:

- Describes the basic components of the PEI phase
- Provides code definitions for services and functions that are architecturally required by the Intel® Platform Innovation Framework for EFI Architecture Specification
- Describes the machine preparation that is required for subsequent phases of firmware execution
- Discusses state variables that describe the system restart type

See Organization of the PEI CIS for more information.

#### Organization of the PEI CIS

This PEI Core Interface Specification (CIS) is organized as listed below. Because the PEI Foundation is just one component of a Framework-based firmware solution, there are a number of additional specifications that are referred to throughout this document:

- For references to other Framework specifications, click on the hyperlink in the page or navigate through the table of contents (TOC) in the left navigation pane to view the referenced specification.
- For references to non-Framework specifications, see References in the Interoperability and Component Specifications help system.

Table 1-1. Organization of the PEI CIS

| Book               | Description                                                                                              |
|--------------------|----------------------------------------------------------------------------------------------------------|
| <u>Overview</u>    | Describes the major components of PEI, including the PEI Services, boot mode, PEI Dispatcher, and PEIMs. |
| PEI Services Table | Describes the data structure that maintains the PEI Services.                                            |
| Services - PEI     | Details each of the functions that comprise the PEI Services.                                            |
| PEI Foundation     | Describes the PEI Foundation and its methods of operation.                                               |
| PEI Dispatcher     | Describes the PEI Dispatcher and its associated dependency expression grammar.                           |
| <u>PEIMs</u>       | Describes the format and use of the Pre-EFI Initialization Module (PEIM).                                |
| Architectural PPIs | Contains PEIM-to-PEIM Interfaces (PPIs) that are used by the PEI Foundation.                             |
| Additional PPIs    | Contains PPIs that can exist on a platform.                                                              |



| Book                                                  | Description                                                                                                                                                           |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PEI to DXE handoff                                    | Describes the state of the machine and memory when the PEI phase invokes the DXE phase.                                                                               |
| Boot Paths                                            | Describes the restart modalities and behavior supported in the PEI phase.                                                                                             |
| PEI Physical Memory Usage                             | Describes the memory map and memory usage during the PEI phase.                                                                                                       |
| Special Paths Unique to the Itanium® Processor Family | Contains flow during PEI that is unique to the Itanium® processor family.                                                                                             |
| Security (SEC) Phase Information                      | Contains an overview of the phase of execution that occurs prior to PEI.                                                                                              |
| Returned Status Codes                                 | Lists success, error, and warning codes returned by PEI and EFI interfaces.                                                                                           |
| Dependency Expression Grammar                         | Describes the BNF grammar for a tool that can convert a text file containing a dependency expression into a dependency section of a PEIM stored in a firmware volume. |

#### **Conventions Used in This Document**

This document uses the typographic and illustrative conventions described below.

#### **Data Structure Descriptions**

Intel<sup>®</sup> processors based on 32-bit Intel<sup>®</sup> architecture (IA-32) are "little endian" machines. This distinction means that the low-order byte of a multibyte data item in memory is at the lowest address, while the high-order byte is at the highest address. Processors of the Intel<sup>®</sup> Itanium<sup>®</sup> processor family may be configured for both "little endian" and "big endian" operation. All implementations designed to conform to this specification will use "little endian" operation.

In some memory layout descriptions, certain fields are marked *reserved*. Software must initialize such fields to zero and ignore them when read. On an update operation, software must preserve any reserved field.

The data structures described in this document generally have the following format:

**STRUCTURE NAME:** The formal name of the data structure.

**Summary:** A brief description of the data structure.

**Prototype:** A "C-style" type declaration for the data structure.

**Parameters:** A brief description of each field in the data structure prototype.

**Description:** A description of the functionality provided by the data structure, including any limitations and caveats of which the caller should

be aware.

**Related Definitions:** The type declarations and constants that are used only by

this data structure.



Oraft for Review Introduction

#### **Procedure Descriptions**

The procedures described in this document generally have the following format:

ProcedureName(): The formal name of the procedure.

**Summary:** A brief description of the procedure.

**Prototype:** A "C-style" procedure header defining the calling sequence.

**Parameters:** A brief description of each field in the procedure prototype.

**Description:** A description of the functionality provided by the interface,

including any limitations and caveats of which the caller should

be aware.

**Related Definitions:** The type declarations and constants that are used only by

this procedure.

Status Codes Returned: A description of any codes returned by the interface. The

procedure is required to implement any status codes listed in this table. Additional error codes may be returned, but they will not be tested by standard compliance tests, and any software that uses the procedure cannot depend on any of the extended error

codes that an implementation may provide.

#### **Instruction Descriptions**

A dependency expression instruction description generally has the following format:

InstructionName The formal name of the instruction.

**SYNTAX:** A brief description of the instruction.

**DESCRIPTION:** A description of the functionality provided by the

instruction accompanied by a table that details the

instruction encoding.

**OPERATION:** Details the operations performed on operands.

**BEHAVIORS AND RESTRICTIONS:** 

An item-by-item description of the behavior of each operand involved in the instruction and any restrictions

that apply to the operands or the instruction.



#### **PPI Descriptions**

A PEIM-to-PEIM Interface (PPI) description generally has the following format:

**PPI Name:** The formal name of the PPI.

**Summary:** A brief description of the PPI.

**GUID:** The 128-bit Globally Unique Identifier (GUID) for the PPI.

**PPI Interface Structure:** A "C-style" procedure template defining the PPI calling

structure.

**Parameters:** A brief description of each field in the PPI structure.

**Description:** A description of the functionality provided by the interface,

including any limitations and caveats of which the caller

should be aware.

**Related Definitions:** The type declarations and constants that are used only by

this interface.

Status Codes Returned: A description of any codes returned by the interface. The PPI

is required to implement any status codes listed in this table. Additional error codes may be returned, but they will not be tested by standard compliance tests, and any software that uses the procedure cannot depend on any of the extended error codes

that an implementation may provide.

#### **Pseudo-Code Conventions**

Pseudo code is presented to describe algorithms in a more concise form. None of the algorithms in this document are intended to be compiled directly. The code is presented at a level corresponding to the surrounding text.

In describing variables, a *list* is an unordered collection of homogeneous objects. A *queue* is an ordered list of homogeneous objects. Unless otherwise noted, the ordering is assumed to be First In First Out (FIFO).

Pseudo code is presented in a C-like format, using C conventions where appropriate. The coding style, particularly the indentation style, is used for readability and does not necessarily comply with an implementation of the *Extensible Firmware Interface Specification*.



Draft for Review Introduction

#### **Typographic Conventions**

This document uses the typographic and illustrative conventions described below:

Plain text The normal text typeface is used for the vast majority of the descriptive

text in a specification.

Plain text (blue) In the online help version of this specification, any plain text that is

underlined and in blue indicates an active link to the cross-reference. Click on the word to follow the hyperlink. Note that these links are *not* 

active in the PDF of the specification.

Bold In text, a Bold typeface identifies a processor register name. In other

instances, a Bold typeface can be used as a running head within a

paragraph.

In text, an *Italic* typeface can be used as emphasis to introduce a new

term or to indicate a manual or specification name.

BOLD Monospace Computer code, example code segments, and all prototype code

segments use a **BOLD Monospace** typeface with a dark red color. These code listings normally appear in one or more separate paragraphs, though words or segments can also be embedded in a normal text

paragraph.

Bold Monospace In the online help version of this specification, words in a

**Bold Monospace** typeface that is underlined and in blue indicate an active hyperlink to the code definition for that function or type definition. Click on the word to follow the hyperlink. Note that these links are *not* active in the PDF of the specification. Also, these inactive links in the PDF may instead have a **Bold Monospace** appearance that is

underlined but in dark red. Again, these links are not active in the PDF of

the specification.

Italic Monospace In code or in text, words in Italic Monospace indicate placeholder

names for variable information that must be supplied (i.e., arguments).

Plain Monospace In code, words in a Plain Monospace typeface that is a dark red

color but is not bold or italicized indicate pseudo code or example code.

These code segments typically occur in one or more separate paragraphs.

See the master Framework glossary in the Framework Interoperability and Component Specifications help system for definitions of terms and abbreviations that are used in this document or that might be useful in understanding the descriptions presented in this document.

See the master Framework references in the Interoperability and Component Specifications help system for a complete list of the additional documents and specifications that are required or suggested for interpreting the information presented in this document.

The Framework Interoperability and Component Specifications help system is available at the following URL:

http://www.intel.com/technology/framework/spec.htm

Pre-EFI Initialization Core Interface Specification (PEI CIS)

**Draft for Review** 



# Overview

#### Introduction

The Pre-EFI Initialization (PEI) phase of the Intel® Platform Innovation Framework for EFI (hereafter referred to as the "Framework") is invoked quite early in the boot flow. Specifically, after some preliminary processing in the <u>Security (SEC) phase</u>, any machine restart event will invoke the PEI phase.

The PEI phase will initially operate with the platform in a nascent state, leveraging only onprocessor resources, such as the processor cache as a call stack, to dispatch Pre-EFI Initialization Modules (PEIMs). These PEIMs are responsible for the following:

- Initializing some permanent memory complement
- Describing the memory in Hand-Off Blocks (HOBs)
- Describing the firmware volume locations in HOBs
- Passing control into the Driver Execution Environment (DXE) phase

Philosophically, the PEI phase is intended to be the thinnest amount of code to achieve the ends listed above. As such, any more sophisticated algorithms or processing should be deferred to the DXE phase of execution.

The PEI phase is also responsible for crisis recovery and resuming from the S3 sleep state. For crisis recovery, the PEI phase should reside in some small, fault-tolerant block of the firmware store. As a result, it is imperative to keep the footprint of the PEI phase as small as possible. In addition, for a successful S3 resume, the speed of the resume is of utmost importance, so the code path through the firmware should be minimized. These two boot flows also speak to the need to keep the processing and code paths in the PEI phase to a minimum.

The implementation of the PEI phase is more dependent on the processor architecture than any other phase. In particular, the more resources the processor provides at its initial or near initial state, the richer the interface between the PEI Foundation and PEIMs. As such, there are several parts of the following discussion that note requirements on the architecture but are otherwise left architecturally dependent.



#### **Design Goals**

The Framework requires the PEI phase to configure a system to meet the minimum prerequisites for the Driver Execution Environment (DXE) phase of the Framework architecture. In general, the PEI phase is required to initialize a linear array of RAM large enough for the successful execution of the DXE phase elements.

The PEI phase provides a framework to allow vendors to supply separate initialization modules for each functionally distinct piece of system hardware that must be initialized prior to the DXE phase of execution in the Framework. The PEI phase provides a common framework through which the separate initialization modules can be independently designed, developed, and updated. The PEI phase was developed to meet the following goals in the Framework architecture:

- Enable maintenance of the "chain of trust." This includes protection against unauthorized updates to the PEI phase or its modules, as well as a form of authentication of the PEI Foundation and its modules during the PEI phase.
- Provide a core PEI module (the <u>PEI Foundation</u>) that will remain more or less constant for a particular processor architecture but that will support add-in modules from various vendors, particular for processors, chipsets, RAM initialization, and so on.
- Allow independent development of early initialization modules.

#### **Pre-EFI Initialization (PEI) Phase**

The design for the Pre-EFI Initialization (PEI) phase of a Framework boot is as an essentially miniature version of the DXE phase of the Framework and addresses many of the same issues. The PEI phase is designed to be developed in several parts. The PEI phase consists of the following:

- Some core code known as the <u>PEI Foundation</u>
- Specialized plug-ins known as <u>Pre-EFI Initialization Modules (PEIMs)</u>

Unlike DXE, the PEI phase cannot assume the availability of reasonable amounts of RAM, so the richness of the features in DXE does not exist in PEI. The PEI phase limits its support to the following actions:

- Locating, validating, and dispatching PEIMs
- Facilitating communication between PEIMs
- Providing handoff data to subsequent phases

The figure below shows a diagram of the process completed during the PEI phase.



Figure 2-1. PEI Operations Diagram



#### **PEI Services**

Services:

The <u>PEI Foundation</u> establishes a system table named the <u>PEI Services Table</u> that is visible to all <u>Pre-EFI Initialization Modules (PEIMs)</u> in the system. A PEI Service is defined as a function, command, or other capability manifested by the PEI Foundation when that service's initialization requirements are met. Because the PEI phase has no permanent memory available until nearly the end of the phase, the range of services created during the PEI phase cannot be as rich as those created during later phases. Because the location of the PEI Foundation and its temporary RAM is not known at build time, a pointer to the PEI Services Table is passed into each <u>PEIM's entry point</u> and also to part of each <u>PEIM-to-PEIM Interface (PPI)</u>.

The PEI Foundation provides the following classes of services.

**PPI Services:** Manages PPIs to facilitate intermodule calls between PEIMs.

Interfaces are installed and tracked on a database maintained

in temporary RAM.

**Boot Mode Services:** Manages the boot mode (S3, S5, normal boot, diagnostics,

etc.) of the system.

**HOB Services:** Creates data structures called Hand-Off Blocks (HOBs) that

are used to pass information to the next phase of the

Framework.

Firmware Volume Walks the Firmware File System (FFS) in firmware volumes

to find PEIMs and other firmware files in the flash device.

**PEI Memory Services:** Provides a collection of memory management services for use

both before and after permanent memory has been discovered.

Status Code Services: Provides common progress and error code reporting services

(for example, port 080h or a serial port for simple text output

for debug).

**Reset Services:** Provides a common means by which to initiate a warm or cold

restart of the system.



Draft for Review Overview

#### **PEI Foundation**

The <u>PEI Foundation</u> is the entity that is responsible for the following:

- Successfully dispatching <u>Pre-EFI Initialization Modules (PEIMs)</u>
- Maintaining the boot mode
- Initializing permanent memory
- Invoking the Driver Execution Environment (DXE) loader

The PEI Foundation is written to be portable across all platforms of a given instruction-set architecture. As such, a binary for 32-bit Intel® architecture (IA-32) should work across all Pentium® processors, from the Pentium II processor with MMX<sup>TM</sup> technology through the latest Pentium 4 processors. Similarly, the PEI Foundation binary for the Itanium® processor family should work across all Itanium processors.

Regardless of the processor microarchitecture, the set of services exposed by the PEI Foundation should be the same. This uniform surface area around the PEI Foundation allows PEIMs to be written in the C programming language and compiled across any microarchitecture.

#### **PEI Dispatcher**

The <u>PEI Dispatcher</u> is essentially a state machine that is implemented in the <u>PEI Foundation</u>. The PEI Dispatcher evaluates the dependency expressions in <u>Pre-EFI Initialization Modules (PEIMs)</u> that are in the firmware volume(s) being examined.

The dependency expressions are logical combinations of <u>PEIM-to-PEIM Interfaces (PPIs)</u>. These expressions describe the PPIs that must be available before a given PEIM can be invoked. To evaluate the dependency expression for the PEIM, the PEI Dispatcher references the PPI database in the PEI Foundation to determine which PPIs have been installed. If the PPI has been installed, the dependency expression will evaluate to <u>TRUE</u>, which tells the PEI Dispatcher it can run the PEIM. At this point, the PEI Foundation passes control to the PEIM with a true dependency expression.

Once the PEI Dispatcher has evaluated all of the PEIMs in all of the exposed firmware volumes and no more PEIMs can be dispatched (i.e., the dependency expressions do not evaluate from **FALSE** to **TRUE**), the PEI Dispatcher will exit. It is at this point that the PEI Dispatcher cannot invoke any additional PEIMs. The PEI Foundation then reassumes control from the PEI Dispatcher and invokes the **DXE IPL PPI** to pass control to the DXE phase of execution.

### **Pre-EFI Initialization Modules (PEIMs)**

<u>Pre-EFI Initialization Modules (PEIMs)</u> are specialized drivers that personalize the <u>PEI Foundation</u> to the platform. They are analogous to DXE drivers and generally correspond to the components being initialized. It is the responsibility of the PEI Foundation code to dispatch the PEIMs in a sequenced order and provide basic services. The PEIMs are intended to mirror the components being initialized.

Communication between PEIMs is not easy in a "memory poor" environment. Nonetheless, PEIMs cannot be coded without some interaction between one another and, even if they could, it would be inefficient to do so. The PEI phase provides mechanisms for PEIMs to locate and invoke interfaces from other PEIMs.



Because the PEI phase exists in an environment where minimal hardware resources are available and execution is performed from the boot firmware device, it is strongly recommended that PEIMs do the minimum necessary work to initialize the system to a state that meets the prerequisites of the DXE phase.

It is expected that, in the future, common practice will be that the vendor of a software or hardware component will provide the PEIM (possibly in source form) so the customer can debug integration problems quickly.

#### PEIM-to-PEIM Interfaces (PPIs)

PEIMs communicate with each other using a structure called a PEIM-to-PEIM Interface (PPI). PPIs are contained in a **EFI PEI PPI DESCRIPTOR** data structure, which is composed of a GUID/pointer pair. The GUID "names" the interface and the associated pointer provides the associated data structure and/or service set for that PPI. A consumer of a PPI must use the PEI Service **LocatePpi()** to discover the PPI of interest. The producer of a PPI publishes the available PPIs in its PEIM using the PEI Services **InstallPpi()** or **ReinstallPpi()**.

All PEIMs are registered and located in the same fashion, namely through the PEI Services listed above. Within this name space of PPIs, there are two classes of PPIs:

- Architectural PPIs
- Additional PPIs

An *architectural PPI* is a PPI whose GUID is described in the PEI CIS and is a GUID known to the PEI Foundation. These architectural PPIs typically provide a common interface to the PEI Foundation of a service that has a platform-specific implementation, such as the PEI Service ReportStatusCode().

Additional PPIs are PPIs that are important for interoperability but are not depended upon by the PEI Foundation. They can be classified as <u>mandatory</u> or <u>optional</u>. Specifically, to have a large class of interoperable PEIMs, it would be good to signal that the final boot mode was installed in some standard fashion so that PEIMs could use this PPI in their dependency expressions. The alternative to defining these additional PPIs in the PEI CIS would be to have a proliferation of similar services under different names.

#### **Firmware Volumes**

<u>Pre-EFI Initialization Modules (PEIMs)</u> reside in firmware volumes (FVs). The <u>PEI Foundation</u>, defined here, must reside in the Boot Firmware Volume (BFV). While it is expected that, in most applications, all PEIMs will reside in the BFV, the PEI phase supports the ability for PEIMs to reside in multiple FVs as long as the PEI Foundation is provided with a standard mechanism for locating these other FVs.

# PEI Services Table

#### Introduction

The PEI Foundation establishes a system table named the <u>PEI Services Table</u> that is visible to all <u>Pre-EFI Initialization Modules (PEIMs)</u> in the system. A PEI Service is defined as a function, command, or other capability manifested by the PEI Foundation when that service's initialization requirements are met. Because the PEI phase has no permanent memory available until nearly the end of the phase, the range of services created during the PEI phase cannot be as rich as those created during later phases. Because the location of the PEI Foundation and its temporary RAM is not known at build time, a pointer to the PEI Services Table is passed into each <u>PEIM's entry point</u> and also to part of each <u>PEIM-to-PEIM Interface (PPI)</u>.



#### **EFI Table Header**

#### EFI\_TABLE\_HEADER

#### Summary

Data structure that precedes all of the PEI Services.

#### **Prototype**

```
typedef struct {
  UINT64    Signature;
  UINT32    Revision;
  UINT32    HeaderSize;
  UINT32    CRC32;
  UINT32    Reserved;
} EFI TABLE HEADER;
```

#### **Parameters**

#### Signature

A 64-bit signature that identifies the type of table that follows.

#### Revision

The revision of the PEI Specification to which this table conforms. The upper 16 bits of this field contain the major revision value, and the lower 16 bits contain the minor revision value. The minor revision values are limited to the range of 00..99. Note that these revision fields are not encoded in Binary Coded Decimal (BCD) format but instead are stored in normal binary format

#### HeaderSize

The size in bytes of the entire table including the **EFI TABLE HEADER**.

#### CRC32

The 32-bit CRC for the entire table. This value is computed by setting this field to 0, and computing the 32 bit CRC for *HeaderSize* bytes. This value is ignorable for PEI and should be set to zero.

#### Reserved

Reserved field that must be set to 0.

#### **Description**

The data type **EFI\_TABLE\_HEADER** is the data structure that precedes all of the standard EFI table types. It includes a signature that is unique for each table type, a revision of the table that may be updated as extensions are added to the EFI table types, and a 32-bit CRC so a consumer of an EFI table type can validate the contents of the EFI table.



#### **PEI Services Table**

#### EFI\_PEI\_SERVICES

#### Summary

The PEI Services Table includes a list of function pointers in a table. The table is located in the ROM or memory, depending upon the capabilities and phase of execution of PEI. The functions in this table are defined in Services - PEI.

#### **Related Definitions**

```
// PEI Specification Revision information
#define PEI SPECIFICATION MAJOR REVISION 0
#define PEI SPECIFICATION MINOR REVISION 9
// EFI PEI Services Table
#define PEI SERVICES SIGNATURE 0x5652455320494550
#define PEI SERVICES REVISION
     (PEI SPECIFICATION MAJOR REVISION<<16)
(PEI SPECIFICATION MINOR REVISION)
typedef struct EFI PEI SERVICES {
 EFI TABLE HEADER
                                        Hdr;
 //
 // PPI Functions
 EFI PEI INSTALL PPI
                                        InstallPpi;
  EFI PEI REINSTALL PPI
                                        ReInstallPpi;
  EFI PEI LOCATE PPI
                                        LocatePpi;
 EFI PEI NOTIFY PPI
                                        NotifyPpi;
  //
  // Boot Mode Functions
  //
 EFI PEI GET BOOT MODE
                                        GetBootMode;
 EFI PEI SET BOOT MODE
                                        SetBootMode;
  // HOB Functions
  //
 EFI PEI GET HOB LIST
                                        GetHobList;
  EFI PEI CREATE HOB
                                        CreateHob;
```



```
//
 // Firmware Volume Functions
 EFI PEI FFS FIND NEXT VOLUME
                                      FfsFindNextVolume;
 EFI PEI FFS FIND NEXT FILE
                                       FfsFindNextFile;
 EFI PEI FFS FIND SECTION DATA
                                        FfsFindSectionData;
 //
  // PEI Memory Functions
 EFI PEI INSTALL PEI MEMORY
                                        InstallPeiMemory;
 EFI PEI ALLOCATE PAGES
                                        AllocatePages;
 EFI PEI ALLOCATE POOL
                                        AllocatePool;
 EFI PEI COPY MEM
                                        CopyMem;
 EFI PEI SET MEM
                                        SetMem;
 // Status Code
 //
 EFI PEI REPORT STATUS CODE
                                        ReportStatusCode;
 //
 // Reset
 //
 EFI PEI RESET SYSTEM
                                        ResetSystem;
} EFI PEI SERVICES;
```

#### **Parameters**

Hdr

The <u>table header</u> for the PEI Services Table. This header contains the <u>PEI SERVICES SIGNATURE</u> and <u>PEI SERVICES REVISION</u> values along with the size of the <u>EFI\_PEI\_SERVICES</u> structure and a 32-bit CRC to verify that the contents of the PEI Foundation Services Table are valid.

#### InstallPpi

Installs an interface in the PEI PEIM-to-PEIM Interface (PPI) database by GUID. See the **InstallPpi()** function description in this document.

#### *ReInstallPpi*

Reinstalls an interface in the PEI PPI database by GUID. See the ReinstallPpi () function description in this document.

#### LocatePpi

Locates an interface in the PEI PPI database by GUID. See the **LocatePpi()** function description in this document.



#### Draft for Review PEI Services Table

#### NotifyPpi

Installs the notification service to be called back upon the installation or reinstallation of a given interface. See the **NotifyPpi()** function description in this document.

#### *GetBootMode*

Returns the present value of the boot mode. See the <u>GetBootMode()</u> function description in this document.

#### SetBootMode

Sets the value of the boot mode. See the **SetBootMode()** function description in this document.

#### GetHobList

Returns the pointer to the list of Hand-Off Blocks (HOBs) in memory. See the **GetHobList()** function description in this document.

#### CreateHob

Abstracts the creation of HOB headers. See the **CreateHob()** function description in this document.

#### FfsFindNextVolume

Discovers instances of firmware volumes in the system. See the **FfsFindNextVolume()** function description in this document.

#### *FfsFindNextFile*

Discovers instances of firmware files in the system. See the **FfsFindNextFile()** function description in this document.

#### FfsFindSectionData

Searches for the next matching file in the Firmware File System (FFS) volume. See the **FfsFindSectionData**() function description in this document.

#### *InstallPeiMemory*

Registers the found memory configuration with the PEI Foundation. See the **InstallPeiMemory()** function description in this document.

#### AllocatePages

Allocates memory ranges that are managed by the PEI Foundation. See the **AllocatePages** () function description in this document.

#### AllocatePool

Frees memory ranges that are managed by the PEI Foundation. See the **AllocatePool()** function description in this document.

#### CopyMem

Copies the contents of one buffer to another buffer. See the **CopyMem()** function description in this document.



#### SetMem

Fills a buffer with a specified value. See the **SetMem()** function description in this document.

#### *ReportStatusCode*

Provides an interface that a PEIM can call to report a status code. See the **ReportStatusCode**() function description in this document.

#### ResetSystem

Resets the entire platform. See the **ResetSystem()** function description in this document.

#### Description

**EFI\_PEI\_SERVICES** is a collection of functions whose implementation is provided by the PEI Foundation. These services fall into various classes, including the following:

- Managing the boot mode
- Allocating both early and permanent memory
- Supporting the Firmware File System (FFS)
- Abstracting the PPI database abstraction
- Creating Hand-Off Blocks (HOBs)

A pointer to the **EFI\_PEI\_SERVICES** table is passed into each PEIM when the PEIM is invoked by the PEI Foundation. As such, every PEIM has access to these services. Unlike the EFI Boot Services (see the *EFI 1.10 Specification*), the PEI Services have no calling restrictions, such as the EFI 1.10 Task Priority Level (TPL) limitations. Specifically, a service can be called from a PEIM or notification service.

Some of the services are also a proxy to platform-provided services, such as the <u>Reset Services</u> and <u>Status Code Services</u>. This partitioning has been designed to provide a consistent interface to all PEIMs without encumbering a PEI Foundation implementation with platform-specific knowledge. Any callable services beyond the set in this table should be invoked using a PPI.



## 4 Services - PEI

#### Introduction

Services:

A PEI Service is defined as a function, command, or other capability created by the PEI Foundation during a phase that remains available after the phase is complete. Because the PEI phase has no permanent memory available until nearly the end of the phase, the range of PEI Foundation Services created during the PEI phase cannot be as rich as those created during later phases.

The following are PEI Services, which are described in this section:

**PPI Services:** Manages PEIM-to-PEIM Interface (PPIs) to facilitate

intermodule calls between PEIMs. Interfaces are installed and

tracked on a database maintained in temporary RAM.

**Boot Mode Services:** Manages the boot mode (S3, S5, normal boot, diagnostics,

etc.) of the system.

**HOB Services:** Creates data structures called Hand-Off Blocks (HOBs) that

are used to pass information to the next phase of the

Framework.

Firmware Volume Walks the Firmware File System (FFS) in firmware volumes

to find PEIMs and other firmware files in the flash device.

**PEI Memory Services:** Provides a collection of memory management services for use

both before and after permanent memory has been discovered.

**Status Code Services:** Provides common progress and error code reporting services

(for example, port 080h or a serial port for simple text output

for debug).

**Reset Services:** Provides a common means by which to initiate a warm or cold

restart of the system.

The calling convention for PEI Services is similar to PPIs. See <u>PEIM-to-PEIM Communication</u> for more details on PPIs.

The means by which to bind a service call into a service involves a dispatch table, **EFI PEI SERVICES**. A pointer to the table is passed into the <u>PEIM entry point</u>.



#### **PPI Services**

#### **PPI Services**

The following services provide the interface set for abstracting the **PPI** database:

- InstallPpi()
- ReinstallPpi()
- LocatePpi()
- NotifyPpi()



#### InstallPpi()

#### Summary

This service is the first one provided by the PEI Foundation. This function installs an interface in the PEI PPI database by GUID. The purpose of the service is to publish an interface that other parties can use to call additional PEIMs.

#### **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the **EFI PEI SERVICES** table published by the PEI Foundation.

```
PpiList
```

A pointer to the list of interfaces that the caller shall install. Type **EFI PEI PPI DESCRIPTOR** is defined in <u>PEIM Descriptors</u>.

#### **Description**

This service enables a given PEIM to register an interface into the PEI Foundation. The interface takes a pointer to a list of records that adhere to the format of a **EFI PEI PPI DESCRIPTOR**. The list is embedded into the image of a PEIM. The length of the list of described by the **EFI PPI DESCRIPTOR** that has the

**EFI PEI PPI DESCRIPTOR TERMINATE LIST** flag set in its *Flags* field. There shall be at least one **EFI PPI DESCRIPTOR** in the list.

There are two types of EFI\_PEI\_PPI\_DESCRIPTORs that can be installed, including the EFI PEI PPI DESCRIPTOR NOTIFY DISPATCH and EFI PEI PPI DESCRIPTOR NOTIFY CALLBACK.

#### Status Codes Returned

| EFI_SUCCESS           | The interface was successfully installed.                                                                                       |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------|
| EFI_INVALID_PARAMETER | The <i>PpiList</i> pointer is <b>NULL</b> .                                                                                     |
| EFI_INVALID_PARAMETER | Any of the PEI PPI descriptors in the list do not have the <b>EFI PEI PPI DESCRIPTOR PPI</b> bit set in the <i>Flags</i> field. |
| EFI_OUT_OF_RESOURCES  | There is no additional space in the PPI database.                                                                               |



#### ReinstallPpi()

#### Summary

This function reinstalls an interface in the PEI PPI database by GUID. The purpose of the service is to publish an interface that other parties can use to replace a same-named interface in the protocol database with a different interface.

#### **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the **EFI PEI SERVICES** table published by the PEI Foundation.

```
OldPpi
```

A pointer to the former PPI in the database. Type **EFI PPI DESCRIPTOR** is defined in **PEIM Descriptors**.

NewPpi

A pointer to the new interfaces that the caller shall install.

#### **Description**

This service enables PEIMs to replace an entry in the PPI database with an alternate entry. This service is similar to the EFI 1.0 Boot Service ReinstallProtocolInterface(). The use of this service is similar inasmuch as a PEIM might wish to multiplex several services that are already installed, such as a console splitter.

ReinstallPpi () will only reinstall a single PPI instance. **EFI PEI PPI DESCRIPTOR**s can be concatenated to install a series of PPIs.

#### Status Codes Returned

| EFI_SUCCESS           | The interface was successfully installed.                                                                                       |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------|
| EFI_INVALID_PARAMETER | The <i>PpiList</i> pointer is <b>NULL</b> .                                                                                     |
| EFI_INVALID_PARAMETER | Any of the PEI PPI descriptors in the list do not have the <b>EFI PEI PPI DESCRIPTOR PPI</b> bit set in the <i>Flags</i> field. |
| EFI_OUT_OF_RESOURCES  | There is no additional space in the PPI database.                                                                               |
| EFI_NOT_FOUND         | The PPI for which the reinstallation was requested has not been installed.                                                      |

# LocatePpi()

#### **Summary**

This function locates an interface in the PEI PPI database by GUID.

#### **Prototype**

#### **Parameters**

```
PeiServices
```

An indirect pointer to the **EFI PEI SERVICES** published by the PEI Foundation.

Guid

A pointer to the GUID whose corresponding interface needs to be found.

Instance

The N-th instance of the interface that is required.

PpiDescriptor

A pointer to instance of the EFI PEI PPI DESCRIPTOR.

Ppi

A pointer to the instance of the interface.

#### **Description**

This service enables PEIMs to discover a given instance of an interface. This interface differs from the interface discovery mechanism in the *EFI 1.0 Specification*, namely **HandleProtocol()**, in that the PEI PPI database does not expose the handle's name space. Instead, PEI manages the interface set by maintaining a partial order on the interfaces such that the *Instance* of the interface, among others, can be traversed.

LocatePpi () provides the ability to traverse all of the installed instances of a given GUID-named PPI. For example, there can be multiple instances of a PPI named Foo in the PPI database. An Instance value of 0 will provide the first instance of the PPI that is installed. Correspondingly, an Instance value of 2 will provide the second, 3 the third, and so on. The Instance value designates when a PPI was installed. For an implementation that must reference all possible manifestations of a given GUID-named PPI, the code should invoke LocatePpi() with a monotonically increasing Instance number until EFI NOT FOUND is returned.

Pre-EFI Initialization Core Interface Specification (PEI CIS)

#### **Draft for Review**



#### **Status Codes Returned**

| EFI_SUCCESS   | The interface was successfully returned.         |
|---------------|--------------------------------------------------|
| EFI_NOT_FOUND | The PPI descriptor is not found in the database. |



## NotifyPpi()

## Summary

This function installs a notification service to be called back when a given interface is installed or reinstalled. The purpose of the service is to publish an interface that other parties can use to call additional PPIs that may materialize later.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the **EFI PEI SERVICES** table published by the PEI Foundation.

```
NotifyList
```

A pointer to the list of notification interfaces that the caller shall install. Type **EFI PEI NOTIFY DESCRIPTOR** is defined in <u>PEIM Descriptors</u>.

## **Description**

This service enables PEIMs to register a given service to be invoked when another service is installed or reinstalled. This service is similar to the EFI 1.0 RegisterProtocolNotify(). The semantics of this event are slightly different than that of EFI 1.0 in that the callback is only invoked one time per installation of the notify service. **EFI PEI NOTIFY DESCRIPTOR** is defined in <u>PEIM Descriptors</u>.

In addition, the PPI pointer is passed back to the agent that registered for the notification so that it can deference private data, if so needed.

| EFI_SUCCESS           | The interface was successfully installed.                                                                                                   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| EFI_INVALID_PARAMETER | The <i>NotifyList</i> pointer is <b>NULL</b> .                                                                                              |
| EFI_INVALID_PARAMETER | Any of the PEI notify descriptors in the list do not have the <b>EFI PEI PPI DESCRIPTOR NOTIFY TYPES</b> bit set in the <i>Flags</i> field. |
| EFI_OUT_OF_RESOURCES  | There is no additional space in the PPI database.                                                                                           |



## **Boot Mode Services**

These services provide abstraction for ascertaining and updating the boot mode:

- GetBootMode()
- <u>SetBootMode()</u>

See **Boot Paths** for additional information on the boot mode.



## GetBootMode()

## Summary

This function returns the present value of the boot mode.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the **EFI PEI SERVICES** table published by the PEI Foundation.

#### Boot Mode

A pointer to contain the value of the boot mode. Type **EFI BOOT MODE** is defined in "Related Definitions" below.

## Description

This service enables PEIMs to ascertain the present value of the boot mode. The list of possible boot modes is described in "Related Definitions" below.

#### Related Definitions

```
// EFI BOOT MODE
//**********************************
typedef UINT32 EFI BOOT MODE;
#define BOOT WITH FULL CONFIGURATION
                                                           0 \times 00
#define BOOT WITH MINIMAL CONFIGURATION
                                                           0 \times 01
#define BOOT ASSUMING NO CONFIGURATION CHANGES
                                                           0 \times 02
#define BOOT WITH FULL CONFIGURATION PLUS DIAGNOSTICS
                                                           0 \times 03
#define BOOT WITH DEFAULT SETTINGS
                                                           0 \times 04
#define BOOT_ON_S4_RESUME
                                                           0 \times 05
#define BOOT ON S5 RESUME
                                                           0x06
#define BOOT ON S2 RESUME
                                                           0x10
#define BOOT ON S3 RESUME
                                                           0x11
#define BOOT ON FLASH UPDATE
                                                           0x12
#define BOOT IN RECOVERY MODE
                                                           0x20
0x21 - 0xF..F Reserved Encodings
```



The following table describes the bit values in the Boot Mode Register.

Table 4-1. Boot Mode Register

| REGISTER BIT(S) | VALUES          | DESCRIPTIONS                                          |
|-----------------|-----------------|-------------------------------------------------------|
| MSBit-0         | 000000b         | Boot with full configuration                          |
|                 | 000001b         | Boot with minimal configuration                       |
|                 | 000010b         | Boot assuming no configuration changes from last boot |
|                 | 000011b         | Boot with full configuration plus diagnostics         |
|                 | 000100b         | Boot with default settings                            |
|                 | 000101b         | Boot on S4 resume                                     |
|                 | 000110b         | Boot in S5 resume                                     |
|                 | 000111b-001111b | Reserved for boot paths that configure memory         |
|                 | 010000b         | Boot on S2 resume                                     |
|                 | 010001b         | Boot on S3 resume                                     |
|                 | 010010b         | Boot on flash update restart                          |
|                 | 010011b-011111b | Reserved for boot paths that preserve memory context  |
|                 | 100000b         | Boot in recovery mode                                 |
|                 | 100001b-111111b | Reserved for special boots                            |

| EF | _SUCCESS | The boot mode was returned successfully. |
|----|----------|------------------------------------------|



## SetBootMode()

## Summary

This function sets the value of the boot mode.

## **Prototype**

```
typedef
EFI STATUS
(EFIAPI *EFI PEI SET BOOT MODE) (
  IN struct EFI PEI SERVICES
                                  **PeiServices,
  IN EFI BOOT MODE
                                 BootMode
 );
```

#### **Parameters**

#### PeiServices

An indirect pointer to the EFI PEI SERVICES table published by the PEI Foundation.

#### BootMode

The value of the boot mode to set. Type **EFI BOOT MODE** is defined in GetBootMode().

## **Description**

This service enables PEIMs to update the boot mode variable. This would be used by either the boot mode PPIs described in Architectural PPIs or by a PEIM that needs to engender a recovery condition.

| EFI_SUCCESS The value was successfully updated. |
|-------------------------------------------------|
|-------------------------------------------------|



#### **HOB Services**

The following services describe the capabilities in the PEI Foundation for providing Hand-Off Block (HOB) manipulation:

- GetHobList()
- CreateHob()

The purpose of the abstraction is to automate the common case of HOB creation and manipulation. See the *Intel*® *Platform Innovation Framework for EFI Hand-Off Block (HOB) Specification* for details on HOBs and their type definitions.

## GetHobList()

## Summary

This function returns the pointer to the list of Hand-Off Blocks (HOBs) in memory.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the **EFI PEI SERVICES** table published by the PEI Foundation.

HobList

A pointer to the list of HOBs that the PEI Foundation will initialize.

## **Description**

This service enables a PEIM to ascertain the address of the list of HOBs in memory. This service should not be required by many modules in that the creation of HOBs is provided by the PEI Service CreateHob().

| EFI_SUCCESS           | The list was successfully returned. |
|-----------------------|-------------------------------------|
| EFI_NOT_AVAILABLE_YET | The HOB list is not yet published.  |



## CreateHob()

## Summary

This service published by the PEI Foundation abstracts the creation of a Hand-Off Block's (HOB's) headers.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the **EFI PEI SERVICES** table published by the PEI Foundation.

Type

The type of HOB to be installed. See the *Intel*® *Platform Innovation Framework for EFI Hand-Off Block (HOB) Specification* for a definition of this type.

Length

The length of the HOB to be added. See the *Intel*® *Platform Innovation Framework* for *EFI Hand-Off Block (HOB) Specification* for a definition of this type.

Hob

The address of a pointer that will contain the HOB header.

## **Description**

This service enables PEIMs to create various types of HOBs. This service handles the common work of allocating memory on the HOB list, filling in the type and length fields, and building the end of the HOB list. The final aspect of this service is to return a pointer to the newly allocated HOB. At this point, the caller can fill in the type-specific data. This service is always available because the HOBs can also be created on temporary memory.

There will be no error checking on the <code>Length</code> input argument. Instead, the Framework implementation of this service will round up the allocation size that is specified in the <code>Length</code> field to be a multiple of 8 bytes in length. This rounding is consistent with the requirement that all of the HOBs, including the PHIT HOB, begin on an 8-byte boundary. See the PHIT HOB definition in the <code>Intel® Platform Innovation Framework for EFI Hand-Off Block (HOB) Specification</code> for more information.



Draft for Review Services - PEI

| EFI_SUCCESS          | The HOB was successfully created.              |
|----------------------|------------------------------------------------|
| EFI_OUT_OF_RESOURCES | There is no additional space for HOB creation. |



## **Firmware Volume Services**

The following services abstract traversing the Firmware File System (FFS):

- FfsFindNextVolume()
- FfsFindNextFile()
- FfsFindSectionData()

The description of the FFS can be found in the  $Intel^{\$}$   $Platform\ Innovation\ Framework\ for\ EFI$   $Firmware\ Volume\ Specification\ and\ Intel^{\$}$   $Platform\ Innovation\ Framework\ for\ EFI\ Firmware\ File\ System\ Specification.$ 



## FfsFindNextVolume()

## Summary

The purpose of the service is to abstract the capability of the PEI Foundation to discover instances of firmware volumes in the system. Given the input file pointer, this service searches for the next matching file in the Firmware File System (FFS) volume.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the **EFI PEI SERVICES** table published by the PEI Foundation.

#### Instance

This instance of the firmware volume to find. The value 0 is the Boot Firmware Volume (BFV).

#### *FwVolHeader*

Pointer to the firmware volume header of the volume to return. Type **EFI\_FIRMWARE\_VOLUME\_HEADER** is defined in the *Intel® Platform Innovation* Framework for EFI Firmware Volume Block Specification.

## Description

This service enables PEIMs to discover additional firmware volumes. This capability might be employed by the <u>DXE IPL PPI</u> to discover the DXE Foundation FFS file, for example, or for a PEIM to inspect all available volumes.

The PEI Foundation publishes this service to abstract the location of various firmware volumes. These volumes can include the boot firmware volume and any additional volumes exposed by the **EFI FIND FV PPI** instances, if the latter are available.

| EFI_SUCCESS           | The volume was found.      |
|-----------------------|----------------------------|
| EFI_NOT_FOUND         | The volume was not found.  |
| EFI_INVALID_PARAMETER | FwVolHeader is <b>NULL</b> |



## FfsFindNextFile()

## Summary

The purpose of the service is to abstract the capability of the PEI Foundation to discover instances of firmware files in the system. Given the input file pointer, this service searches for the next matching file in the Firmware File System (FFS) volume.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the **EFI PEI SERVICES** table published by the PEI Foundation.

#### SearchType

A filter to find files only of this type. Type **EFI\_FV\_FILETYPE** is defined in the *Intel® Platform Innovation Framework for EFI Firmware Volume Specification*. Type **EFI\_FV\_FILETYPE\_ALL** causes no filtering to be done.

#### FwVolHeader

Pointer to the firmware volume header of the volume to search. This parameter must point to a valid FFS volume. Type **EFI\_FIRMWARE\_VOLUME\_HEADER** is defined in the *Intel® Platform Innovation Framework for EFI Firmware Volume Block Specification*.

#### FileHeader

Pointer to the current file from which to begin searching. This pointer will be updated upon return to reflect the file found. Type **EFI\_FFS\_FILE\_HEADER** is defined in the *Intel*® *Platform Innovation Framework for EFI Firmware File System Specification*.

## **Description**

This service enables PEIMs to discover additional firmware files. This capability might be employed by the <u>DXE IPL PPI</u> to discover the DXE Foundation FFS file, for example. To find the first instance of a firmware file, pass a *FileHeader* value of **NULL** into the service.

For integrity checking of the file, only the header checksum is calculated. No other FFS integrity values are checked by this service.



Draft for Review Services - PEI

| EFI_SUCCESS   | The file was found.               |
|---------------|-----------------------------------|
| EFI_NOT_FOUND | The file was not found.           |
| EFI_NOT_FOUND | The header checksum was not zero. |



## FfsFindSectionData()

## Summary

Given the input file pointer, this service searches for the next matching file in the Firmware File System (FFS) volume.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the **EFI PEI SERVICES** table published by the PEI Foundation.

#### SectionType

The value of the section type to find. Type **EFI\_SECTION\_TYPE** is defined in the *Intel® Platform Innovation Framework for EFI Firmware Volume Specification*.

#### FfsFileHeader

A pointer to the file header that contains the set of sections to be searched. Type **EFI\_FFS\_FILE\_HEADER** is defined in the *Intel® Platform Innovation Framework* for EFI Firmware File System Specification.

#### SectionData

A pointer to the discovered section, if successful.

## Description

This service enables PEIMs to discover sections of a given type within a valid FFS file. The semantics of this interface are precise in that there can be only one instance of a given section type within a file, versus **FfsFindNextFile()**, which needs to be iteratively invoked.

| EFI_SUCCESS   | The section was found.     |
|---------------|----------------------------|
| EFI_NOT_FOUND | The section was not found. |



## **PEI Memory Services**

The following services are a collection of memory management services for use both before and after permanent memory has been discovered:

**Services - PEI** 

- <u>InstallPeiMemory()</u>
- AllocatePages()
- AllocatePool()
- CopyMem()
- <u>SetMem()</u>



## InstallPeiMemory()

## Summary

This function registers the found memory configuration with the PEI Foundation.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the **EFI PEI SERVICES** table published by the PEI Foundation.

MemoryBegin

The value of a region of installed memory.

MemoryLength

The corresponding length of a region of installed memory.

## **Description**

This service enables PEIMs to register the permanent memory configuration that has been initialized with the PEI Foundation. The result of this call-set is the creation of the appropriate Hand-Off Block (HOB) describing the physical memory.

The usage model is that the PEIM that discovers the permanent memory shall invoke this service. The memory reported is a single contiguous run. It should be enough to allocate a PEI stack and some HOB list. The full memory map will be reported using the appropriate memory HOBs. The PEI Foundation will follow up with an installation of

EFI PEI PERMANENT MEMORY INSTALLED PPI.

| EFI_SUCCESS           | The region was successfully installed in a HOB.           |
|-----------------------|-----------------------------------------------------------|
| EFI_INVALID_PARAMETER | MemoryBegin and MemoryLength are illegal for this system. |
| EFI_OUT_OF_RESOURCES  | There is no additional space for HOB creation.            |



## AllocatePages()

## Summary

The purpose of the service is to publish an interface that allows PEIMs to allocate memory ranges that are managed by the PEI Foundation.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the **EFI PEI SERVICES** table published by the PEI Foundation.

#### Type

The type of allocation to perform. Type **EFI\_ALLOCATE\_TYPE** is defined in **AllocatePages** () in the *EFI 1.10 Specification*.

#### MemoryType

The type of memory to allocate. The only types allowed are EfiLoaderCode, EfiLoaderData, EfiRuntimeServicesCode, EfiRuntimeServicesData, EfiBootServicesCode, EfiBootServicesData, EfiACPIReclaimMemory, and EfiACPIMemoryNVS. Normal allocations (that is, allocations by any EFI application) are of type EfiLoaderData. Type EFI\_MEMORY\_TYPE is defined in the EFI 1.10 Specification.

#### Pages

The number of contiguous 4 KB pages to allocate. Type **EFI\_PHYSICAL\_ADDRESS** is defined in **AllocatePages()** in the *EFI 1.10* Specification.

#### Memory

Pointer to a physical address. On output, the address is set to the base of the page range that was allocated.



## **Description**

This service enables PEIMs to allocate memory after the permanent memory has been installed by a PEIM. The purpose of this service is to allow more stateful, later PEIMs to have a single set of memory allocation services upon which to rely. This is especially of interest for services like the recovery PEIMs that might have to allocate large buffers for disk transactions and file system metadata. The memory regions that the memory allocation primitives manage will be described in the appropriate HOB type from the *Intel*® *Platform Innovation Framework for EFI Hand-Off Block (HOB) Specification*.

This service is not usable prior to the installation of main memory. There is no free memory.

The expectation is that the implementation of this service will automate the creation of the Memory Allocation HOB types. As such, this is in the same spirit as the PEI Services to create the FV HOB, for example.

The service also supports the creation of Memory Allocation HOBs that describe the stack, bootstrap processor (BSP) BSPStore ("Backing Store Pointer Store"), and the DXE Foundation allocation. This additional information is conveyed through the final two arguments in this API and the description of the appropriate HOB types can be founding the *Intel® Platform Innovation Framework for EFI Hand-Off Block (HOB) Specification*.

| EFI_SUCCESS           | The memory range was successfully allocated. |
|-----------------------|----------------------------------------------|
| EFI_OUT_OF_RESOURCES  | The pages could not be allocated.            |
| EFI_INVALID_PARAMETER | Type is not equal to AllocateAnyPages.       |



## AllocatePool()

## Summary

The purpose of this service is to publish an interface that allows PEIMs to allocate memory ranges that are managed by the PEI Foundation.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the **EFI PEI SERVICES** table published by the PEI Foundation.

Size

The number of bytes to allocate from the pool.

Buffer

If the call succeeds, a pointer to a pointer to the allocated buffer; undefined otherwise.

## Description

This service allocates memory from the Hand-Off Block (HOB) heap. Because HOBs can be allocated from either temporary or permanent memory, this service is available throughout the entire PEI phase.

This service allocates memory in multiples of eight bytes to maintain the required HOB alignment. The early allocations from temporary memory will be migrated to permanent memory when permanent main memory is installed; this migration shall occur when the HOB list is migrated to permanent memory.

| EFI_SUCCESS          | The allocation was successful.                           |
|----------------------|----------------------------------------------------------|
| EFI_OUT_OF_RESOURCES | There is not enough heap to allocate the requested size. |



## CopyMem()

## Summary

This service copies the contents of one buffer to another buffer.

## **Prototype**

#### **Parameters**

```
Destination
```

Pointer to the destination buffer of the memory copy.

Source

Pointer to the source buffer of the memory copy.

Length

Number of bytes to copy from Source to Destination.

## **Description**

This function copies *Length* bytes from the buffer *Source* to the buffer *Destination*.

#### **Status Codes Returned**

None.

# SetMem()

## **Summary**

The service fills a buffer with a specified value.

## **Prototype**

#### **Parameters**

```
Buffer
Pointer to the buffer to fill.

Size
Number of bytes in Buffer to fill.

Value
Value to fill Buffer with.
```

## **Description**

This function fills Size bytes of Buffer with Value.

#### **Status Codes Returned**

None.



## **Status Code Service**

The PEI Foundation publishes the following status code service:

• ReportStatusCode()

This service will report **EFI\_NOT\_AVAILABLE\_YET** until a PEIM publishes the services for other modules. For the GUID of the PPI, see **EFI PEI PROGRESS CODE PPI**.



## ReportStatusCode()

## Summary

This service publishes an interface that allows PEIMs to report status codes.

## **Prototype**

```
typedef
EFI STATUS
(EFIAPI *EFI PEI REPORT STATUS CODE) (
  IN struct EFI PEI SERVICES **PeiServices,
  IN EFI STATUS CODE TYPE
                               Type,
  IN EFI STATUS CODE VALUE
                               Value,
  IN UINT32
                               Instance,
  IN EFI GUID
                               *CallerId OPTIONAL,
  IN EFI STATUS CODE DATA
                               *Data
                                          OPTIONAL
  );
```

#### **Parameters**

#### PeiServices

An indirect pointer to the **EFI PEI SERVICES** table published by the PEI Foundation.

#### Type

Indicates the type of status code being reported. The type **EFI STATUS CODE TYPE** is defined in "Related Definitions" below.

#### Value

Describes the current status of a hardware or software entity. This includes information about the class and subclass that is used to classify the entity as well as an operation. For progress codes, the operation is the current activity. For error codes, it is the exception. For debug codes, it is not defined at this time. Type **EFI STATUS CODE VALUE** is defined in "Related Definitions" below. Specific values are discussed in the *Intel® Platform Innovation Framework for EFI Status Code Specification*.

#### Instance

The enumeration of a hardware or software entity within the system. A system may contain multiple entities that match a class/subclass pairing. The instance differentiates between them. An instance of 0 indicates that instance information is unavailable, not meaningful, or not relevant. Valid instance numbers start with 1.

#### CallerId

This optional parameter may be used to identify the caller. This parameter allows the status code driver to apply different rules to different callers.



Data

This optional parameter may be used to pass additional data. Type **EFI STATUS CODE DATA** is defined in "Related Definitions" below. The contents of this data type may have additional GUID-specific data. The standard GUIDs and their associated data structures are defined in the *Intel® Platform Innovation Framework for EFI Status Codes Specification*.

#### Description

**ReportStatusCode** () is called by PEIMs that wish to report status information on their progress. The principal use model is for a PEIM to emit one of the standard 32-bit error codes that are defined in the *Intel® Platform Innovation Framework for EFI Status Code Specification*. This will allow a platform owner to ascertain the state of the system, especially under conditions where the full consoles might not have been installed.

This is the entry point that PEIMs shall use. This service can use all platform PEI Services, and when main memory is available, it can even construct a GUIDed HOB that conveys the pre-DXE data as an input to the data hub. This service can also publish an interface that is usable only from the DXE phase. This entry point should not be the same as that published to the PEIMs, and the implementation of this code path should <u>not</u> do the following:

- Use any PEI Services or PPIs from other modules.
- Make any presumptions about global memory allocation.

It can only operate on its local stack activation frame and must be careful about using I/O and memory-mapped I/O resources. These concerns, including the latter warning, arise because this service could be used during the "blackout" period between the termination of PEI and the beginning of DXE, prior to the loading of the DXE progress code driver. As such, the ownership of the memory map and platform resource allocation is indeterminate at this point in the platform evolution.

#### Related Definitions

```
// Status Code Type Definition
//
typedef UINT32 EFI STATUS CODE TYPE;
//
// A Status Code Type is made up of the code type and severity
// All values masked by EFI STATUS CODE RESERVED MASK are
// reserved for use by this specification.
//
#define EFI STATUS CODE TYPE MASK
                                        0x00000FF
#define EFI STATUS CODE SEVERITY MASK
                                        0xFF000000
#define EFI STATUS CODE RESERVED MASK
                                        0x00FFFF00
//
// Definition of code types, all other values masked by
// EFI STATUS CODE TYPE MASK are reserved for use by
```



```
// this specification.
//
#define EFI_PROGRESS_CODE 0x00000001
#define EFI ERROR CODE
                                        0x00000002
0x00000003
#define EFI DEBUG CODE
//
// Definitions of severities, all other values masked by
// EFI STATUS CODE SEVERITY MASK are reserved for use by
// this specification.
// Uncontained errors are major errors that could not contained
// to the specific component that is reporting the error
// For example, if a memory error was not detected early enough,
// the bad data could be consumed by other drivers.
#define EFI ERROR MINOR
                                          0x40000000
#define EFI_ERROR_MAJOR 0x80000000
#define EFI_ERROR_UNRECOVERED 0x90000000
#define EFI_ERROR_UNCONTAINED 0xa0000000
//
// Status Code Value Definition
typedef UINT32 EFI STATUS CODE VALUE;
//
// A Status Code Value is made up of the class, subclass, and
// an operation.
//
#define EFI STATUS CODE CLASS MASK 0xFF000000
#define EFI STATUS CODE SUBCLASS MASK 0x00FF0000
#define EFI STATUS CODE OPERATION MASK 0x0000FFFF
//
// Definition of Status Code extended data header.
// The data will follow HeaderSize bytes from the beginning of
// the structure and is Size bytes long.
//
typedef struct {
 UINT16      HeaderSize;
  UINT16 Size;
  EFI GUID Type;
} EFI STATUS CODE DATA;
```

# Pre-EFI Initialization Core Interface Specification (PEI CIS)

#### **Draft for Review**



#### HeaderSize

The size of the structure. This is specified to enable future expansion.

Size

The size of the data in bytes. This does not include the size of the header structure.

Type

The GUID defining the type of the data. The standard GUIDs and their associated data structures are defined in the *Intel® Platform Innovation Framework for EFI Status Codes Specification*.

| EFI_SUCCESS           | The function completed successfully.                                |
|-----------------------|---------------------------------------------------------------------|
| EFI_NOT_AVAILABLE_YET | No progress code provider has installed an interface in the system. |

## **Reset Services**

The PEI Foundation publishes the following reset service:

• ResetSystem()



## ResetSystem()

## Summary

Resets the entire platform.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the **EFI PEI SERVICES** table published by the PEI Foundation.

## **Description**

This service resets the entire platform, including all processors and devices, and reboots the system. It is important to have a standard variant of this function for cases such as the following:

- Resetting the processor to change frequency settings
- Restarting hardware to complete chipset initialization
- Responding to exceptions from a catastrophic error

#### **Returned Status Codes**

| EFI_SUCCESS | The function completed successfully. |
|-------------|--------------------------------------|
|-------------|--------------------------------------|



# PEI Foundation

#### Introduction

The PEI Foundation centers around the <u>PEI Dispatcher</u>. The dispatcher's job is to hand control to the PEIMs in an orderly manner. The PEI Foundation also assists in <u>PEIM-to-PEIM communication</u>. The central resource for the module-to-module communication involves the PPI. The marshalling of references to PPIs can occur using the installable or notification interface.

The PEI Foundation is constructed as an autonomous binary image that is of file type **EFI\_FV\_FILETYPE\_PEI\_CORE** and is composed of the following:

- An authentication section
- A code image that is possibly PE32+

See the *Intel*<sup>®</sup> *Platform Innovation Framework for EFI Firmware Volume Specification* for information on section and file types. If the code that comprises the PEI Foundation is not a PE32+ image, then it is a raw binary whose lowest address is the <u>entry point to the PEI Foundation</u>. The PEI Foundation is discovered and authenticated by the <u>Security (SEC) phase</u>.

## **Prerequisites**

The PEI phase is handed control from the <u>Security (SEC) phase</u> of the Framework boot process. The PEI phase must satisfy the following minimum prerequisites before it can begin execution:

- Processor execution mode
- Access to the Boot Firmware Volume (BFV) that contains the PEI Foundation

It is expected that the SEC infrastructure code and PEI Foundation are not linked together as a single ROMable executable image. The entry point from SEC into PEI is not architecturally fixed but is instead dependent on the PEI Foundation location within FV0, or the Boot Firmware Volume.



#### **Processor Execution Mode**

#### Processor Execution Mode in IA-32 Intel® Architecture

In IA-32 Intel® architecture, the Security (SEC) phase of the Framework is responsible for placing the processor in a native linear address mode by which the full address range of the processor is accessible for code, data, and stack. For example, "flat 32" is the IA-32 processor generation mode in which the PEI phase will execute. The processor must be in its most privileged "ring 0" mode, or equivalent, and be able to access all memory and I/O space.

This prerequisite is strictly dependent on the processor generation architecture.

## **Processor Execution Mode in Itanium® Processor Family**

The PEI Foundation will begin executing after the Security (SEC) phase has completed. The SEC phase subsumed the System Abstraction Layer entry point (SALE\_ENTRY) in Itanium® architecture. In addition, the SEC phase makes the appropriate Processor Abstraction Layer (PAL) calls or platform services to enable the temporary memory store. The SEC passes its handoff state to the PEI Foundation in physical mode with some configured memory stack, such as the processor cache configured as memory.

#### Access to the Boot Firmware Volume

The program that the Security (SEC) phase hands control to is known as the PEI Foundation. The firmware volume (FV) in which the PEI Foundation resides is known as the Boot Firmware Volume (BFV). PEIMs may reside in the BFV or other FVs. A "special" PEIM must be resident in the BFV to provide information about the location of the other FVs.

Each file contained in the BFV that is required to boot must be able to be discovered and validated by the PEI phase. This allows the PEI phase to determine if the FV has been corrupted.

The PEI Foundation and the PEIMs are expected to be stored in some reasonably tamper-proof (albeit not necessarily in the strict security-based definition of the term) nonvolatile storage (NVS). The storage is expected to be fairly analogous to a flat file system with the unique IDs substituting for names. Rules for using the particular NVS might affect certain storage considerations, but a standard data-only mechanism for locating PEIMs by ID is required. Framework architecture uses the EFI firmware volume and firmware file system, with the GUID convention of naming files in NVS. These standards are architectural for PEI inasmuch as the PEI phase needs to directly support this file system.

The PEI Foundation and some PEIMs required for recovery must be either locked into a nonupdateable BFV or must be able to be updated via a "fault-tolerant" mechanism. The fault-tolerant mechanism is designed such that, if the system halts at any point, either the old (preupdate) PEIM or the newly updated PEIM is entirely valid and that the PEI phase can determine which is valid.

## Access to the Boot Firmware Volume in IA-32 Intel® Architecture

In IA-32 Intel® architecture, the Security (SEC) file is at the top of the Boot Firmware Volume (BFV). This SEC file will have the 16-byte entry point for IA-32 and restarts at address 0xFFFFFFF0.

## Access to the Boot Firmware Volume in Itanium® Processor Family

In the Itanium® processor family, the microcode starts up the Processor Abstraction Layer A (PAL-A) code, which is the first layer of PAL code and is provided by the processor vendor, that resides in the Boot Firmware Volume (BFV). This code minimally initializes the processor and then finds and authenticates the second layer of PAL code, called PAL-B. The location of both PAL-A and PAL-B can be found by consulting either of the following:

- The architected pointers in the ROM (near the 4 GB region)
- The Firmware Interface Table (FIT) pointer in the ROM

The PAL layer communicates with the OEM boot firmware using a single entry point called the System Abstraction Layer entry point (SALE\_ENTRY). The PEI Foundation will be located at the SALE\_ENTRY point on the boot firmware device for an Itanium®-based system. The Itanium processor family PEIMs, like other PEIMs, may reside in the BFV or other firmware volumes. A "special" PEIM must be resident in the BFV to provide information about the location of the other firmware volumes; this will be described in the context of the **EFI PEI FIND FV PPI** description. It must also be noted that in an Itanium-based system, all the processors in each node start up and execute the PAL code and subsequently enter the PEI Foundation. The BFV of a particular node must be accessible by all the processors running in that node. This also means that some of the PEIMs in the Itanium® architecture boot path will be multiprocessor (MP) aware.

In an Itanium-based system, it is also imperative that the organization of firmware modules in the BFV must be such that at least the PAL-A is contained in the fault-tolerant regions. This processor-specific PAL-A code authenticates the PAL-B code, which is usually contained in the non-fault-tolerant regions of the firmware system. The PAL-A and PAL-B binary components are always visible to all the processors in a node at the time of power-on; the system fabric should not need to be initialized.



## **PEI Foundation Entry Point**

## **PEI Foundation Entry Point**

The Security (SEC) phase must hand the following key data to the PEI Foundation:

- A set of PPIs
- Information on the Boot Firmware Volume (BFV)
- Size of the cache-as-RAM

The SEC phase hands this data to the PEI Foundation using the structure **EFI PEI STARTUP DESCRIPTOR**.

This PPI list is a collection of data structures that contain PPIs that abstract several things. The most important data is the base of the BFV and other state information known by the SEC phase. Another PPI can include the service used to corroborate the integrity of the PEI Foundation, if the foundation is wrapped in a GUIDed section type. This latter function allows for root-of-trust maintenance from the SEC component into the PEI phase. The <u>SEC Platform Information PPI</u> is the mandatory component.

The figure below depicts the data that is passed to the PEI Foundation from the SEC phase.



Figure 5-1. Handoff from SEC to PEI for IA-32/Itanium® Processor Family



## EFI\_PEI\_STARTUP\_DESCRIPTOR

## Summary

Provides the minimum amount of information from the Security (SEC) phase that is required to initialize the PEI Foundation and PEI operational environment.

## **Prototype**

#### **Parameters**

#### **BootFirmwareVolume**

Informs the PEI Foundation where to find the Boot Firmware Volume (BFV) and to commence discovery and dispatch of PEIMs.

#### SizeOfCacheAsRam

Describes the extent of unoccupied cache-as-RAM. The PEI Foundation will apportion this region for use as private data, stack, and heap.

```
DispatchTable
```

A pointer to a possibly **NULL** list of PEI PPI descriptors. These descriptors describe services that are resident in SEC but can be used by either the PEI Foundation or other PEIMs. Type **EFI PPI DESCRIPTOR** is defined in **PEIM Descriptors**.

## **Description**

**EFI\_PEI\_STARTUP\_DESCRIPTOR** is a **mandatory** data structure that is placed on the stack by the SEC phase to invoke the PEI Foundation.

The SEC phase provides the required processor and/or platform initialization such that there is a temporary RAM region available to the PEI phase. This temporary RAM could be a particular configuration of the processor cache, SRAM, or other source. What is important with respect to this handoff is that the PEI ascertain the available amount of cache as RAM from this data structure. <code>SizeOfCacheAsRam</code> does not describe total temporary memory, just the available amount of temporary memory. The stack pointer value upon entry to the PEI Foundation minus the <code>SizeOfCacheAsRam</code> field describes the lowest usable address for the PEI Foundation.

Similarly, the PEI Foundation needs to receive *a priori* information about where to commence the dispatch of PEIMs. A platform can have various size BFVs. As such, the <code>BootFirmwareVolume</code> value tells the PEI Foundation where it can expect to discover a firmware volume header data structure, <code>EFI\_FIRMWARE\_VOLUME\_HEADER</code>, and it is this firmware volume that contains the PEIMs necessary to perform the basic system initialization. Type <code>EFI\_FIRMWARE\_VOLUME\_HEADER</code> is defined in the <code>Intel® Platform Innovation Framework for EFI Firmware Volume Block Specification</code>.

# Pre-EFI Initialization Core Interface Specification (PEI CIS)

#### **Draft for Review**



Finally, later phases of platform evolution might need many of the features and data that the SEC phase might possibly have. <u>Health Flag Bit Format</u> describes the health and self-test information for certain processors. To support this, the SEC phase can construct a

EFI PEI PPI DESCRIPTOR and pass its address into the PEI Foundation as the final argument. The SEC can also pass an optional PPI, SEC PLATFORM INFORMATION PPI, as part of the PPI list that is included as the final argument of EFI\_PEI\_STARTUP\_DESCRIPTOR. This PPI abstracts platform-specific information that the PEI Foundation needs to discover where to begin dispatching PEIMs. Other possible values to pass into the PEI Foundation would include any security or verification services, such as the Trusted Computing Group (TCG) access services, because the SEC would constitute the Core Root-of-Trust Module (CRTM) in a TCG-conformant system.

There is no limit to the number of additional PPIs that can be passed from SEC into the PEI Foundation. As part of its initialization phase, the PEI Foundation will add these SEC-hosted PPIs to its PPI database such that both the PEI Foundation and any modules can leverage the associated service calls and/or code in these early PPIs.



# PEI Dispatcher

#### Introduction

The PEI Dispatcher's job is to hand control to the PEIMs in an orderly manner. The PEI Dispatcher consists of a single phase. It is during this phase that the PEI Foundation will examine each file in the firmware volumes that contain files of type EFI\_FV\_FILETYPE\_PEIM (see the Intel® Platform Innovation Framework for EFI Firmware Volume Specification for file type definitions). It will examine the dependency expression (depex) within each firmware file to decide when a PEIM is eligible to be dispatched. The binary encoding of the depex will be the same as that of a depex associated with a PEIM.

## **Ordering**

## Requirements

It is not reasonable to expect PEIMs to be executed in any order. A chipset initialization PEIM usually requires processor initialization and a memory initialization PEIM usually requires chipset initialization. On the other hand, the PEIMs that satisfy these requirements might have been authored by different organizations and might reside in different FVs. The requirement is thus to, without memory, create a mechanism to allow for the definition of ordering among the different PEIMs so that, by the time a PEIM executes, all of the requirements for it to execute have been met.

Although the update and build processes assist in resolving ordering issues, they cannot be relied upon completely. Consider a system with a removable processor card containing a processor and firmware volume that plugs into a main system board. If the processor card is upgraded, it is entirely reasonable that the user should expect the system to work even though no update program was executed.

## Requirement Representation and Notation

Requirements are represented by GUIDs, with each GUID representing a particular requirement. The requirements are represented by two sets of data structures:

- The dependency expression (depex) of a given PEIM
- The installed set of PPIs maintained by the PEI Foundation in the PPI database

This mechanism provides for a "weak ordering" among PEIMs. If PEIMs A and B consume X (written AcX and BcX), once a PEIM (C) that produces X (CpX) is executed, A and B can be executed. There is no definition about the order in which A and B are executed.



## **PEIM Dependency Expressions**

The sequencing of PEIMs is determined by evaluating a *dependency expression* associated with each PEIM. This expression describes the requirements necessary for that PEIM to run, which imposes a weak ordering on the PEIMs. Within this weak ordering, the PEIMs may be initialized in any order.

## Types of Dependencies

The base unit of the dependency expression is a dependency. A representative syntax (used in this document for descriptive purposes) for each dependency is shown in the following section. The syntax is case-insensitive and mnemonics are used in place of non-human-readable data such as GUIDs. White space is optional.

The operands are GUIDs of PPIs. The operand becomes "true" when a PPI with the GUID is registered.

## **Dependency Expressions**

#### Introduction

A PEIM is stored in a firmware volume as a file with one or more sections. One of the sections must be a PE32+ image. If a PEIM has a dependency expression, then it is stored in a dependency section. A PEIM may contain additional sections for compression and security wrappers. The PEI Dispatcher can identify the PEIMs by their file type. In addition, the PEI Dispatcher can look up the dependency expression for a PEIM by looking for a dependency section in a PEIM file. The dependency section contains a section header followed by the actual dependency expression that is composed of a packed byte stream of opcodes and operands.

Dependency expressions stored in dependency sections are designed to meet the following goals:

- Be small to conserve space.
- Be simple and quick to evaluate to reduce execution overhead.

These two goals are met by designing a small, stack-based <u>instruction set</u> to encode the dependency expressions. The PEI Dispatcher must implement an interpreter for this instruction set to evaluate dependency expressions. The instruction set is defined in the following topics.

See <u>Dependency Expression Grammar</u> for an example BNF grammar for a dependency expression compiler. There are many possible methods of specifying the dependency expression for a PEIM. This example grammar demonstrates one possible design for a tool that can be used to help build PEIM images.



Draft for Review PEI Dispatcher

## **Dependency Expression Instruction Set**

The following topics describe each of the dependency expression (depex) opcodes in detail. Information includes a description of the instruction functionality, binary encoding, and any limitations or unique behaviors of the instruction.

Several of the opcodes require a GUID operand. The GUID operand is a 16-byte value that matches the type **EFI\_GUID** that is described in Chapter 2 of the *EFI 1.10 Specification*. These GUIDs represent PPIs that are produced by PEIMs and the file names of PEIMs stored in firmware volumes. A dependency expression is a packed byte stream of opcodes and operands. As a result, some of the GUID operands will not be aligned on natural boundaries. Care must be taken on processor architectures that do allow unaligned accesses.

The dependency expression is stored in a packed byte stream using postfix notation. As a dependency expression is evaluated, the operands are pushed onto a stack. Operands are popped off the stack to perform an operation. After the last operation is performed, the value on the top of the stack represents the evaluation of the entire dependency expression. If a push operation causes a stack overflow, then the entire dependency expression evaluates to **FALSE**. If a pop operation causes a stack underflow, then the entire dependency expression evaluates to **FALSE**. Reasonable implementations of a dependency expression evaluator should not make arbitrary assumptions about the maximum stack size it will support. Instead, it should be designed to grow the dependency expression stack as required. In addition, PEIMs that contain dependency expressions should make an effort to keep their dependency expressions as small as possible to help reduce the size of the PEIM.

All opcodes are 8-bit values, and if an invalid opcode is encountered, then the entire dependency expression evaluates to **FALSE**.

If an <u>END</u> opcode is not present in a dependency expression, then the entire dependency expression evaluates to **FALSE**.

If an instruction encoding extends beyond the end of the dependency section, then the entire dependency expression evaluates to **FALSE**.

The final evaluation of the dependency expression results in either a **TRUE** or **FALSE** result.



The PEI Foundation will only support the evaluation of dependency expressions that are less than or equal to 256 terms.

#### **Draft for Review**



The table below is a summary of the opcodes that are used to build dependency expressions. The following sections describe each of these instructions in detail.

Table 6-1. Dependency Expression Opcode Summary

| Opcode | Description              |
|--------|--------------------------|
| 0x02   | PUSH <ppi guid=""></ppi> |
| 0x03   | AND                      |
| 0x04   | <u>OR</u>                |
| 0x05   | NOT                      |
| 0x06   | TRUE                     |
| 0x07   | FALSE                    |
| 0x08   | END                      |



#### **PUSH**

#### **SYNTAX:**

PUSH < PPI GUID>

#### **DESCRIPTION:**

Pushes a Boolean value onto the stack. If the GUID is present in the handle database, then a **TRUE** is pushed onto the stack. If the GUID is not present in the handle database, then a **FALSE** is pushed onto the stack. The test for the GUID in the handle database may be performed with the Boot Service **LocatePpi**().

#### **OPERATION:**

```
Status = (*PeiServices)->LocatePpi (PeiServices, GUID, 0, NULL,
&Interface);
if (EFI_ERROR (Status)) {
   PUSH FALSE;
} Else {
   PUSH TRUE;
}
```

The following table defines the PUSH instruction encoding.

Table 6-2. PUSH Instruction Encoding

| ВУТЕ | DESCRIPTION                                                                                                                      |
|------|----------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0x02                                                                                                                             |
| 116  | A 16-byte GUID that represents a protocol that is produced by a different PEIM. The format is the same at type <b>EFI_GUID</b> . |

#### **BEHAVIORS AND RESTRICTIONS:**

#### **Draft for Review**



#### **AND**

#### **SYNTAX:**

**AND** 

#### **DESCRIPTION:**

Pops two Boolean operands off the stack, performs a Boolean AND operation between the two operands, and pushes the result back onto the stack.

#### **OPERATION:**

Operand1 <= POP Boolean stack element

Operand2 <= POP Boolean stack element

Result <= Operand1 AND Operand2

**PUSH** Result

The following table defines the AND instruction encoding.

Table 6-3. AND Instruction Encoding

| ВУТЕ | DESCRIPTION |
|------|-------------|
| 0    | 0x03        |

#### **BEHAVIORS AND RESTRICTIONS:**

Draft for Review PEI Dispatcher

OR

## **SYNTAX:**

OR

## **DESCRIPTION:**

Pops two Boolean operands off the stack, performs a Boolean OR operation between the two operands, and pushes the result back onto the stack.

#### **OPERATION:**

Operand1 <= POP Boolean stack element

Operand2 <= POP Boolean stack element

Result <= Operand1 OR Operand2

**PUSH** Result

The following table defines the OR instruction encoding.

#### Table 6-4. OR Instruction Encoding

| ВУТЕ | DESCRIPTION |
|------|-------------|
| 0    | 0x04        |

## **BEHAVIORS AND RESTRICTIONS:**

#### **Draft for Review**



## **NOT**

## **SYNTAX:**

NOT

## **DESCRIPTION:**

Pops a Boolean operands off the stack, performs a Boolean NOT operation on the operand, and pushes the result back onto the stack.

#### **OPERATION:**

Operand <= POP Boolean stack element

Result <= NOT Operand

**PUSH** Result

The following table defines the NOT instruction encoding.

#### **Table 6-5. NOT Instruction Encoding**

| ВҮТЕ | DESCRIPTION |
|------|-------------|
| 0    | 0x05        |

#### **BEHAVIORS AND RESTRICTIONS:**



Draft for Review PEI Dispatcher

## **TRUE**

## **SYNTAX:**

**TRUE** 

#### **DESCRIPTION:**

Pushes a Boolean **TRUE** onto the stack.

#### **OPERATION:**

**PUSH** TRUE

The following table defines the TRUE instruction encoding.

Table 6-6. TRUE Instruction Encoding

| ВУТЕ | DESCRIPTION |
|------|-------------|
| 0    | 0x06        |

## **BEHAVIORS AND RESTRICTIONS:**

#### **Draft for Review**



#### **FALSE**

## **SYNTAX:**

**FALSE** 

#### **DESCRIPTION:**

Pushes a Boolean **FALSE** onto the stack.

#### **OPERATION:**

**PUSH FALSE** 

The following table defines the FALSE instruction encoding.

Table 6-7. FALSE Instruction Encoding

| ВУТЕ | DESCRIPTION |
|------|-------------|
| 0    | 0x07        |

## **BEHAVIORS AND RESTRICTIONS:**



Draft for Review PEI Dispatcher

## **END**

## **SYNTAX:**

**END** 

#### **DESCRIPTION:**

Pops the final result of the dependency expression evaluation off the stack and exits the dependency expression evaluator.

#### **OPERATION:**

**POP** Result

**RETURN Result** 

The following table defines the END instruction encoding.

Table 6-8. END Instruction Encoding

| ВУТЕ | DESCRIPTION |
|------|-------------|
| 0    | 0x08        |

## **BEHAVIORS AND RESTRICTIONS:**

This opcode must be the last one in a dependency expression.



## **Dependency Expression with No Dependencies**

A PEIM that does not have any dependencies will have a dependency expression that evaluates to **TRUE** with no dependencies on any PPI GUIDs.

## **Empty Dependency Expressions**

If a PEIM file does not contain a dependency section, then the PEIM has an empty dependency expression.

## **Dependency Expression Reverse Polish Notation (RPN)**

The actual equations will be presented by the PEIM in a simple-to-evaluate form, namely postfix.

The following is a BNF encoding of this grammar. See <u>Dependency Expression Instruction Set</u> for definitions of the dependency expressions.



Draft for Review PEI Dispatcher

## **Dispatch Algorithm**

#### Overview

## **Ordering Algorithm**

The dispatch algorithm repeatedly scans through the PEIMs to find those that have not been dispatched. For each PEIM that is found, it scans through the PPI database of PPIs that have been published, searching for elements in the yet-to-be-dispatched PEIM's depex. If all of the elements in the depex are in the PEI Foundation's PPI database, the PEIM is dispatched. The phase terminates when all PEIMs are scanned and none dispatched.



The PEIM may be dispatched without a search if its depex is NULL.

## **Multiple Firmware Volume Support**

The scanning process is complicated by the requirement that multiple firmware volumes (FVs) be supported. A special PPI, **EFI FIND FV PPI**, is defined. This interface's role is to describe to the PEI Foundation where other FVs are located so that they can be searched for PEIMs. **EFI FIND FV PPI** may be published by several possible PEIMs.

## **Recovery Dispatching**

Any PEIM or the PEI Foundation can engender a crisis recovery. This transition could occur because of either of the following:

- A PEIM sets the boot mode to **BOOT IN RECOVERY MODE** using the PEI Service **SetBootMode()**.
- The PEI Foundation detects that a PEIM failed to validate.

The PEI Dispatcher will attempt to dispatch all PEIMs again. The platform PEIM will install the **EFI PEI BOOT IN RECOVERY MODE PEIM PPI** so that modules that wish to be dispatched only during a crisis recovery will be invoked.

The initial state of the boot mode variable is the key distinction from a dispatch that starts from a cold reset and one engendered by a forced recovery. For a cold reset, the boot mode will not be defined until the <u>Master Boot Mode PPI</u> has been installed, with the corresponding requirement that the module that published this PPI also used the PEI Service <u>SetBootMode()</u> to initialize the boot mode. For the recovery condition, the boot mode will have been received by a PEIM as being updated to "Need to Recover" or reset to Recovery by the PEI Foundation based on same failure condition (failure to authenticate a subsequent firmware volume, for example). In either of the latter cases, the dispatch will restart with the boot mode set to <u>BOOT IN RECOVERY MODE</u>.



## Requirements

## Requirements of a Dispatching Algorithm

The dispatching algorithm must meet the following requirements:

- 1. Preserve the dispatch weak ordering.
- 2. Prevent an infinite loop.
- 3. Control processor resources.
- 4. Preserve proper dispatch order.
- 5. Make use of available memory.
- 6. Invoke each PEIM's entry point.
- 7. Know when the PEI Dispatcher tasks are finished.

## **Preserving Weak Ordering**

The algorithm must preserve the weak ordering implied by the depex.

## **Preventing Infinite Loops**

It is illegal for AcXpY (A consumes X and produces Y) and BcYpX. This is known as a cycle and is unresolvable even if memory is available. At a minimum, the dispatching algorithm must not end up in an infinite loop in such a scenario. With the algorithm described above, neither PEIM would be executed.

## **Controlling Processor Register Resources**

The algorithm must require that a minimum of the processor's register resources be preserved while PEIMs are dispatched.

## **Preserving Proper Dispatch Order**

The algorithm must preserve proper dispatch order in cases such as the following:

AcQpZ BcLpR CpL DcRpQ

The issue with the above scenario is that A and B are not obviously related until D is processed. If A and B were in one firmware volume and C and D were in another, the ordering could not be resolved until execution. The proper dispatch order in this case is CBDA. The algorithm must resolve this type of case.

## **Using Available Memory**

The PEI Foundation begins operation using a temporary memory store that contains the initial call stack from the Security (SEC) phase. Upon this stack is information about the size of the initial memory store. Based on the size of the initial memory handoff from SEC, the PEI Foundation will divide this region into the following:

- PEI stack
- PEI heap

The PEI stack will be available for subsequent PEIM invocations, and the PEI heap will be used for PEIM memory allocations and Hand-Off Block (HOB) creation.



Draft for Review PEI Dispatcher

There can be no memory writes to the address space beyond this initial temporary memory until a PEIM registers a permanent memory range using the PEI Service **InstallPeiMemory()**. When permanent memory is installed, the PEI Foundation will copy the call stack that is located in temporary memory into a segment of permanent memory. If necessary, the size of the call stack can be expanded to 128 KB to support the subsequent transition into DXE.

In addition to the call stack, the PEI Foundation will copy the following from temporary to permanent memory:

- PEI Foundation private data
- PEI Foundation heap
- HOR list

Any permanent memory consumed in this fashion by the PEI Foundation will be described in a HOB, which the PEI Foundation will create.

In addition, if there were any **EFI PEI PPI DESCRIPTOR**s created in the temporary memory heap, their respective locations have been translated by an offset equal to the difference between the original heap location in temporary memory and the destination location in permanent memory. In addition to this heap copy, the PEI Foundation will traverse the PEI PPI database. Any references to **EFI\_PEI\_PPI\_DESCRIPTOR**s that are in temporary memory will be fixed up by the PEI Foundation to reflect the location of the **EFI\_PEI\_PPI\_DESCRIPTOR**s destination in permanent memory.

The PEI Foundation will invoke the <u>DXE IPL PPI</u> after dispatching all candidate PEIMs. The DXE IPL PPI may have to allocate additional regions from permanent memory to be able to load and relocate the DXE Foundation from its firmware store. The DXE IPL PPI will describe these memory allocations in the appropriate HOB such that when control is passed to DXE, an accurate record of the memory usage will be known to the DXE Foundation.

## **Invoking the PEIM's Entry Point**

PEIMs are written using Microsoft\* CDECL conventions, which detail how parameters are passed on the stack. After assessing a PEIM's dependency expression to see if it can be invoked, the PEI Foundation will pass control to the PEIM's entry point. This entry point is a value described in the PEIM's image header. This header could be either of the following:

- Microsoft\* PE/COFF image
- Terse Executable (TE) image format

The PEI Foundation will push an indirect pointer to the <u>PEI Services Table</u> and the address of the firmware file onto the stack before it invokes the PEIM.

In the entry point of the PEIM, or what can be called its constructor, the PEIM has the opportunity do the following:

- Locate other PPIs
- Install PPIs that reference services within the body of this PEIM
- Register for a notification

Once the PEIM has completed its constructor processing, it returns back to the PEI Foundation.

#### **Draft for Review**



See the *Microsoft Portable Executable and Common Object File Format Specification* for information on PE/COFF images; see the *Intel® Platform Innovation Framework for EFI Architecture Specification* for information on TE images.

## **Knowing When Dispatcher Tasks Are Finished**

The PEI Dispatcher is finished with a pass when it has finished dispatching all the PEIMs that it can. During a pass, some PEIMs might not have been dispatched if they had requirements that no other PEIM has met.

However, with the weak ordering defined in previous requirements, system RAM could possibly be initialized before all PEIMs are given a chance to run. This situation can occur because the system RAM initialization PEIM is not required to consume all resources provided by all other PEIMs. The PEI Dispatcher must recognize that its tasks are not complete until all PEIMs have been given an opportunity to run.

## **Example Dispatch Algorithm**

The following pseudo code is an example of an algorithm that uses few registers and implements the <u>requirements</u> listed in the previous section. The pseudo code uses simple C-like statements but more assembly-like flow-of-control primitives. Some error recovery paths, such as verification failure, have been left out for clarity. PEIMs may designate themselves as "for recovery" and "for nonrecovery." This check has also been omitted for clarity.

The dispatch algorithm's main data structure is the DispatchedBitMap as described in the following table.

Table 6-9. Example Dispatch Map

| PEIM# | Item                                    | PEIM# | Item                |
|-------|-----------------------------------------|-------|---------------------|
|       | FV0                                     | 4     | FV1                 |
|       | PEI Foundation                          |       | <non peim=""></non> |
|       | <non peim=""></non>                     |       | <non peim=""></non> |
| 0     | PEIM                                    |       | <non peim=""></non> |
| 1     | PEIM                                    | 5     | PEIM                |
| 2     | Platform PEIM with  EFI PEI FIND FV PPI |       | <non peim=""></non> |
|       | <non peim=""></non>                     | 6     | PEIM                |
| 3     | PEIM                                    | 7     | PEIM                |

The table above is an example of a dispatch in a given set of firmware volumes (FVs). Following are the steps in this dispatch:

- 1. If the dispatcher has not seen the FV before, it validates all of the PEIMs in that FV. For this reason, the order that **EFI PEI FIND FV PPI** reports FVs must not change throughout the first PEI pass.
- 2. The algorithm scans through the PEIMs that it knows about.



- 3. When it comes to a PEIM that has not been dispatched, it invokes a routine known as **LocatePpi()**, which finds PPIs that have been installed, to verify that all of the requirements listed in the dependency expression (depex) are in the PPI database.
- 4. If all of the GUIDed interfaces listed in the depex are available, the PEIM is invoked.
- 5. When the routine completes a pass through an FV, it calls **EFI\_PEI\_FIND\_FV\_PPI** (if the routine has found and dispatched it).
- 6. If EFI\_PEI\_FIND\_FV\_PPI reports a new FV, the dispatcher invokes the EFI PEI SECURITY PPI authentication routine to corroborate the integrity of the FV.
- 7. Iterations continue through all known PEIMs in all known FVs until a pass is made with no PEIMs dispatched, thus signifying completion.
- 8. After the dispatch completes, the PEI Foundation locates and invokes the GUID for the <a href="DXE">DXE</a> <a href="IPL PPI">IPL PPI</a>, passing in the HOB address and a valid stack. Failing to discover the GUID for the DXE IPL PPI shall be an error.

## **Dispatching When Memory Exists**

The purpose of the PEI phase of execution is to discover and initialize main memory. As such, a large number of the modules execute from the nonvolatile firmware store and cannot be shadowed. However, there are several circumstances in which the shadowing of a PEIM and the relocation of this image into memory are of interest. This can include but is not limited to compressing PEIMs, such as the DXE IPL PPI, and those modules that are required for crisis recovery.

The PEI architecture shall not dictate what compression mechanism is to be used, but there will be a Decompress service that is published by some PEIM that the PEI Foundation will discover and use when it becomes available. In addition, loading images also requires a full image-relocation service and the ability to flush the cache. The former will allow the PEIM that was relocated into RAM to have its relocations adjust pursuant to the new load address. The latter service will be invoked by the PEI Foundation so that this relocated code can be run, especially on Itanium-based platforms that do not have a coherent data and code cache.

A compressed section shall have an implied dependency on permanent memory having been installed. To speed up boot time, however, there can be an explicit annotation of this dependency.

Pre-EFI Initialization Core Interface Specification (PEI CIS)

**Draft for Review** 



## 7 PEIMs

#### Introduction

A Pre-EFI Initialization Module (PEIM) represents a unit of code and/or data. It abstracts domain-specific logic and is analogous to a DXE driver. As such, a given group of PEIMs for a platform deployment might include a set of the following:

- Platform-specific PEIMs
- Processor-specific PEIMs
- Chipset-specific PEIMs
- PEI CIS—prescribed architectural PEIMs
- Miscellaneous PEIMs

The PEIM encapsulation allows for a platform builder to use services for a given hardware technology without having to build the source of this technology or necessarily understand its implementation. A PEIM-to-PEIM Interface (PPI) is the means by which to abstract hardware-specific complexities to a platform builder's PEIM. As such, PEIMs can work in concert with other PEIMs using PPIs.

In addition, PEIMs can ascertain a fixed set of services that are always available through the <u>PEI</u> Services Table.

Finally, because the PEIM represents the basic unit of execution beyond the Security (SEC) phase and the PEI Foundation, there will always be some non-zero-sized collection of PEIMs in a platform.



#### **PEIM Structure**

#### **PEIM Structure Overview**

Each Pre-EFI Initialization Module (PEIM) is stored in a file. It consists of the following:

- Standard header
- Execute-in-place code/data section
- Optional relocation information
- Authentication information, if present

The PEIM binary image can be executed in place from its location in the firmware volume (FV) or from a compressed component that will be shadowed after permanent memory has been installed. The executable section of the PEIM may be either position-dependent or position-independent code. If the executable section of the PEIM is position-dependent code, relocation information must be provided in the PEIM image to allow FV store software to relocate the image to a different location than it is compiled.

The figure below depicts the basic layout of a PEIM. See the following specifications for the indicated code definition:

- Firmware file header definition: Intel<sup>®</sup> Platform Innovation Framework for EFI Firmware File System Specification
- Section type definitions: Intel® Platform Innovation Framework for EFI Firmware Volume Specification



Figure 7-1. PEIM Layout in a Firmware File



Draft for Review PEIMs

#### **Relocation Information**

## **Position-Dependent Code**

PEIMs that are developed using position-dependent code require relocation information. When an image in a firmware volume (FV) is updated, the update software will use the relocation information to fix the code image according to the module's location in the FV. The relocation is done on the authenticated image; therefore, software verifying the integrity of the image must undo the relocation during the verification process.

There is no explicit pointer to this data. Instead, the update and verification tool will know that the image is actually stored as PE32 if the <code>Pe32Image</code> bit is set in the header <code>EFI\_COMMON\_SECTION\_HEADER</code>; type <code>EFI\_COMMON\_SECTION\_HEADER</code> is defined in the <code>Intel® Platform Innovation Framework for EFI Firmware Volume Specification. The PE32 specification, in turn, will be used to ascertain the relocation records.</code>

## **Position-Independent Code**

If the PEIM is written in position-independent code, then its entry point shall be at the lowest address in the section. This method is useful for creating PEIMs for the Itanium® processor family.

#### **Relocation Information Format**

The relocations will be contained in a PE32+ image. See the *Microsoft Portable Executable and Common Object File Format Specification* for more information. The determination of whether the image subscribes to the PE32 image format or is position-independent assembly language should be provided by the firmware volume section type. The PEIM that is formatted as PE/COFF will always be linked against a base address of zero. This allows for support of signature checking.

The section may also be compressed if there is a compression encapsulation section.

#### **Authentication Information**

The authentication information will be contained in a section of type **EFI\_SECTION\_GUID\_DEFINED** (see the *Intel*® *Platform Innovation Framework for EFI Firmware Volume Specification* for more information on section types). The information contained in this section could be one of the following:

- A cryptographic-quality hash computed across the PEIM image
- A simple checksum
- A CRC

The GUID defines the meaning of the associated encapsulated data. The relocation section is needed to undo the fix-ups done on the image so the hash that was computed at build time can be confirmed. In other words, the build of a PEIM image is linked against zero, but the update tool will relocate the PEIM image for its execute-in-place address (at least for images that are not position-independent code). Any signing information is calculated on the image after the image has been linked against an address of zero. The relocations on the image will have to be "undone" to determine if the image has been modified.

# Pre-EFI Initialization Core Interface Specification (PEI CIS)

#### **Draft for Review**



The image must be linked against address zero by the PEIM provider. The build or update tool will apply the appropriate relocations. The linkage against address zero is key because it allows a subsequent undoing of the relocations.



## **PEIM Invocation Entry Point**

## EFI\_PEIM\_ENTRY\_POINT

## **Summary**

The PEI Dispatcher will invoke each PEIM one time. During this pass, the PEI Dispatcher will pass control to the PEIM at the *AddressOfEntryPoint* in the PE Header.

AddressOfEntryPoint is defined in the Microsoft Portable Executable and Common Object File Format Specification.

## **Prototype**

```
typedef
EFI_STATUS
(EFIAPI *EFI_PEIM_ENTRY_POINT) (
   IN EFI_FFS_FILE_HEADER *FfsHeader,
   IN struct _EFI_PEI_SERVICES **PeiServices
);
```

#### **Parameters**

FfsHeader

Pointer to the FFS file header. Type **EFI\_FFS\_FILE\_HEADER** is defined in the Intel<sup>®</sup> Platform Innovation Framework for EFI Firmware File System Specification.

PeiServices

Describes the list of possible PEI Services.

## Description

This function is the entry point for a PEIM. **EFI\_IMAGE\_ENTRY\_POINT** is the equivalent of this state in the EFI/DXE environment; see the DXE CIS for its definition.

The motivation behind this definition is that the firmware file system has the provision to mark a file as being both a PEIM and DXE driver. The result of this name would be that both the PEI Dispatcher and the DXE Dispatcher would attempt to execute the module. In doing so, it is incumbent upon the code in the entry point of the driver to decide what services are exposed, namely whether to make boot service and runtime calls into the EFI System Table or to make calls into the PEI Services Table. The means by which to make this decision entail examining the second argument on entry, which is a pointer to the respective foundation's exported service-call table. Both PEI and EFI/DXE have a common header, **EFI TABLE HEADER**, for the table. The code in the PEIM or DXE driver will examine the Arg2->Hdr->Signature. If it is **EFI\_SYSTEM\_TABLE\_SIGNATURE**, the code will assume DXE driver behavior; if it is **PEI SERVICES SIGNATURE**, the code will assume PEIM behavior.

Pre-EFI Initialization Core Interface Specification (PEI CIS)

#### **Draft for Review**



## **Status Codes Returned**

| EFI_SUCCESS | The service completed successfully |
|-------------|------------------------------------|
| < 0         | There was an error                 |



Draft for Review PEIMs

## **PEIM Descriptors**

## **PEIM Descriptors Overview**

A PEIM descriptor is the data structure used by PEIMs to export service entry points and data. The descriptor contains the following:

- Flags
- A pointer to a GUID
- A pointer to data

The latter data can include a list of pointers to functions and/or data. It is the function pointers that are commonly referred to as PEIM-to-PEIM Interfaces (PPIs), and the PPI is the unit of software across which PEIMs can invoke services from other PEIMs.

A PEIM also uses a PEIM descriptor to export a service to the PEI Foundation into which the PEI Foundation will pass control in response to an event, namely "notifying" the callback when a PPI is installed or reinstalled. As such, PEIM descriptors serve the dual role of exposing the following:

- A callable interface/data for other PEIMs
- A callback interface from the perspective of the PEI Foundation



## EFI\_PEI\_DESCRIPTOR

## Summary

This data structure is the means by which callable services are installed and notifications are registered in the PEI phase.

## **Prototype**

#### **Parameters**

```
Notify

The typedef structure of the notification descriptor. See the 
EFI PEI NOTIFY DESCRIPTOR type definition.

Ppi
```

The typedef structure of the PPI descriptor. See the **EFI PEI PPI DESCRIPTOR** type definition.

## Description

**EFI\_PEI\_DESCRIPTOR** is a data structure that can be either a PPI descriptor or a notification descriptor. A PPI descriptor is used to expose callable services to other PEIMs. A notification descriptor is used to register for a notification or callback when a given PPI is installed.



#### EFI PEI NOTIFY DESCRIPTOR

#### Summary

The data structure in a given PEIM that tells the PEI Foundation where to invoke the notification service.

## **Prototype**

#### **Parameters**

```
Flags
```

Details if the type of notification is callback or dispatch.

Guid

The address of the **EFI GUID** that names the interface.

Notify

Address of the notification callback function itself within the PEIM. Type **EFI PEIM NOTIFY ENTRY POINT** is defined in "Related Definitions" below.

## Description

**EFI\_PEI\_NOTIFY\_DESCRIPTOR** is a data structure that is used by a PEIM that needs to be called back when a PPI is installed or reinstalled. The notification is similar to the **RegisterProtocolNotify()** function in the *EFI 1.10 Specification*. The use model is complementary to the dependency expression (depex) and is as follows:

- A PEIM expresses the PPIs that it *must* have to execute in its depex list.
- A PEIM expresses any other PEIMs that it needs, perhaps at some later time, in **EFI\_PEI\_NOTIFY\_DESCRIPTOR**.

The latter data structure includes the GUID of the PPI for which the PEIM publishing the notification would like to be reinvoked.

Following is an example of the notification use model for

EFI PEI PERMANENT MEMORY INSTALLED PPI. In this example, a PEIM called SamplePeim executes early in the PEI phase before main memory is available. However, SamplePeim also needs to create some large data structure later in the PEI phase. As such, SamplePeim has a NULL depex, but after its entry point is processed, it needs to call NotifyPpi() with a EFI\_PEI\_NOTIFY\_DESCRIPTOR, where the notification descriptor includes the following:

- A reference to EFI PEI PERMANENT MEMORY INSTALLED PPI
- A reference to a function within this same PEIM called SampleCallback



When the PEI Foundation finally migrates the system from temporary to permanent memory and installs the **EFI\_PEI\_PERMANENT\_MEMORY\_INSTALLED\_PPI**, the PEI Foundation assesses if there are any pending notifications on this PPI. After the PEI Foundation discovers the descriptor from SamplePeim, the PEI Foundation invokes SampleCallback.

With respect to the *Flags* parameter, the difference between callback and dispatch mode is as follows:

- Callback mode: Invokes all of the agents that are registered for notification immediately after the PPI is installed.
- **Dispatch mode:** Calls the agents that are registered for notification only after the PEIM that installs the PPI in question has returned to the PEI Foundation.

The callback mechanism will give a better quality of service, but it has the downside of possibly deepening the use of the stack (i.e., the agent that installed the PPI that engenders the notification is a PEIM itself that has used the stack already). The dispatcher mode, however, is better from a stack-usage perspective in that when the PEI Foundation invokes the agents that want notification, the stack has returned to the minimum stack usage of just the PEI Foundation.

#### **Related Definitions**

```
typedef
EFI STATUS
(EFIAPI *EFI PEIM NOTIFY ENTRY POINT) (
  IN struct EFI PEI SERVICES
                                           **PeiServices,
  IN struct EFI PEI NOTIFY DESCRIPTOR
                                                *NotifyDescriptor,
  IN VOID
                                           *Ppi
  );
   PeiServices
         Indirect reference to the PEI Services Table.
   NotifyDescriptor
         Address of the notification descriptor data structure. Type
         EFI PEI NOTIFY DESCRIPTOR is defined above.
   Ppi
         Address of the PPI that was installed.
```



## EFI\_PEI\_PPI\_DESCRIPTOR

## Summary

The data structure through which a PEIM describes available services to the PEI Foundation.

## **Prototype**

```
typedef struct EFI PEI PPI DESCRIPTOR {
                                Flags;
 UINTN
 EFI GUID
                                *Guid;
 VOID
                                *Ppi;
} EFI PEI PPI DESCRIPTOR;
```

#### **Parameters**

```
Flags
```

This field is a set of flags describing the characteristics of this imported table entry. See "Related Definitions" below for possible flag values.

Guid

The address of the **EFI GUID** that names the interface.

Ppi

A pointer to the PPI. It contains the information necessary to install a service.

## **Description**

EFI PEI PPI DESCRIPTOR is a data structure that is within the body of a PEIM or created by a PEIM. It includes the following:

- Information about the nature of the service
- A reference to a GUID naming the service
- An associated pointer to either a function or data related to the service

There can be a catenation of one or more of these EFI PEI PPI DESCRIPTORS. The final descriptor will have the EFI PEI PPI DESCRIPTOR TERMINATE LIST flag set to indicate to the PEI Foundation how many of the descriptors need to be added to the PPI database within the PEI Foundation. The PEI Services that references this data structure include InstallPpi(), ReinstallPpi(), and LocatePpi().



#### **Related Definitions**

Following is a description of the fields in the above definition:

|                                        | <u>,                                      </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EFI_PEI_PPI_DESCRIPTOR_PIC             | When set to 1, this designates that the PPI described by the structure is position-independent code (PIC).                                                                                                                                                                                                                                                                                                                                                                                             |
| EFI_PEI_PPI_DESCRIPTOR_PPI             | When set to 1, this designates that the PPI described by this structure is a normal PPI. As such, it should be callable by the conventional PEI infrastructure.                                                                                                                                                                                                                                                                                                                                        |
| EFI_PEI_PPI_DESCRIPTOR_NOTIFY_CALLBACK | When set to 1, this flag designates that the service registered in the descriptor is to be invoked at callback. This means that if the PPI is installed for which the listener registers a notification, then the callback routine will be immediately invoked. The danger herein is that the callback will inherit whatever depth had been traversed up to and including this call.                                                                                                                   |
| EFI_PEI_PPI_DESCRIPTOR_NOTIFY_DISPATCH | When set to 1, this flag designates that the service registered in the descriptor is to be invoked at dispatch. This means that if the PPI is installed for which the listener registers a notification, then the callback routine will be deferred until the PEIM calling context returns to the PEI Foundation. Prior to invocation of the next PEIM, the notifications will be dispatched. The advantage herein is that the callback will have the maximum available stack depth as any other PEIM. |
| EFI_PEI_PPI_DESCRIPTOR_NOTIFY_TYPES    | When set to 1, this flag designates that this is a notification-style PPI.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| EFI_PEI_PPI_DESCRIPTOR_TERMINATE_LIST  | This flag is set to 1 in the last structure entry in the list of PEI PPI descriptors. This flag is used by the PEI Foundation Services to know that there are no additional interfaces to install.                                                                                                                                                                                                                                                                                                     |



Draft for Review PEIMs

#### **PEIM-to-PEIM Communication**

#### Overview

PEIMs may invoke other PEIMs. The interfaces themselves are named using GUIDs. Because the PEIMs may be authored by different organizations at different times and updated at different times, references to these interfaces cannot be resolved during their execution by referring to the PEI PPI database. The database is loaded and queried using PEI Services such as <a href="InstallPpi">InstallPpi</a> () and <a href="LocatePpi">LocatePpi</a> ().

## **Dynamic PPI Discovery**

#### **PPI Database**

The PPI database is a data structure that PEIMs can use to discover what interfaces are available or to manage a specific interface. The actual layout of the PPI database is opaque to a PEIM but its contents can be queried and manipulated using the following PEI Services:

- InstallPpi()
- ReinstallPpi()
- LocatePpi()
- NotifyPpi()

## Invoking a PPI

When the PEI Foundation examines a PEIM for dispatch eligibility, it examines the dependency expression section of the firmware file. If there are non-NULL contents, the Reverse Polish Notation (RPN) expression is evaluated. Any requested PPI GUIDs in this data structure are queried in the PPI database. The existence in the database of the particular <u>PUSH GUID</u> depex opcode leads to this expression evaluating to true.

#### **Address Resolution**

When a PEIM needs to leverage a PPI, it uses the PEI Foundation Service **LocatePpi()** to discover if an instance of the interface exists. The PEIM could do either of the following:

- Install the PPI in its depex to ensure that its entry point will not be invoked until the needed PPI is already installed
- Have a very thin set of code in its entry point that simply registers a notification on the desired PPI.

In the case of either the depex or the notification, the **LocatePpi()** call will then succeed and the pointer returned on this call references the **EFI PPI DESCRIPTOR**. It is through this data structure that the actual code entry point can be discovered. If this PEIM is being loaded before permanent memory is available, it will not have resources to cache this discovered interface and will have to search for this interface every time it needs to invoke the service.

It should also be noted that you cannot uninstall a PPI, so the services will be left in the database. If a PPI needs to be shrouded, a version can be "reinstalled" that just returns failure.

# Pre-EFI Initialization Core Interface Specification (PEI CIS)

#### **Draft for Review**



Also, there is peril in caching a PPI. For example, if you cache a PPI and the producer of the PPI "reinstalls" it to be something else (i.e., shadows to memory), then you have the possibility that the agent who cached the data will have "stale" or "illegal" data. For example, imagine the Stall PPI, **EFI PEI STALL PPI**, relocating itself to memory using the Load File PPI, **EFI PEI FV FILE LOADER PPI**, and reinstalling the interface for performance considerations. A way to solve the latter issue, as a platform builder, is by having a different stall PPI for the memory-based one versus that of the Execute In Place (XIP) one.



#### **Draft for Review**

# Architectural PPIs

## Introduction

The <u>PEI Foundation</u> and <u>PEI Dispatcher</u> rely on the following PEIM-to-PEIM Interfaces (PPIs) to perform its work. The abstraction provided by these interfaces allows dispatcher algorithms to be improved over time or have some platform variability without affecting the rest of PEI.

The key to these PPIs is that they are architecturally defined interfaces consumed by the PEI Foundation, but they do not necessarily get published by the PEI Foundation.



## **Required Architectural PPIs**

## Master Boot Mode PPI (Required)

## EFI\_PEI\_MASTER\_BOOT\_MODE\_PPI (Required)

## Summary

The PEI Master Boot Mode PPI is installed by a PEIM to signal that a final boot has been determined and set. This signal is useful in that PEIMs with boot-mode-specific behavior (for example, S3 versus normal) can put this PPI in their dependency expression.

#### **GUID**

```
#define EFI_PEI_MASTER_BOOT_MODE_PEIM_PPI \
{0x7408d748, 0xfc8c, 0x4ee6, 0x92, 0x88, 0xc4, 0xbe, 0xc0, 0x92,
0xa4, 0x10};
```

#### **PPI Interface Structure**

None.

## **Description**

The Master Boot Mode PPI is a PPI GUID and must be in the dependency expression of every PEIM that modifies the basic hardware. The dispatch, or entry point, of the module that installs the Master Boot Mode PPI modifies the boot path value in the following ways:

- Directly, through the PEI Service **SetBootMode()**
- Indirectly through its optional subordinate boot path modules

The PEIM that publishes the Master Boot Mode PPI has a non-null dependency expression if there are subsidiary modules that publish alternate boot path PPIs. The primary reason for this PPI is to be the root of dependencies for any child boot mode provider PPIs.

#### Status Codes Returned



## **DXE IPL PPI (Required)**

## EFI\_DXE\_IPL\_PPI (Required)

## **Summary**

Final service to be invoked by the PEI Foundation.

#### **GUID**

```
#define EFI_DXE_IPL_PPI_GUID \
{ 0xae8ce5d, 0xe448, 0x4437, 0xa8, 0xd7, 0xeb, 0xf5, 0xf1, 0x94,
0xf7, 0x31 }
```

#### **PPI Interface Structure**

```
typedef struct _EFI_DXE_IPL_PPI {
    EFI DXE IPL ENTRY Entry;
} EFI DXE IPL PPI;
```

#### **Parameters**

Entry

The entry point to the DXE IPL PPI. See the **Entry()** function description.

## **Description**

After completing the dispatch of all available PEIMs, the PEI Foundation will invoke this PPI through its entry point using the same handoff state used to invoke other PEIMs. This special treatment by the PEI Foundation effectively makes the DXE IPL PPI the last PPI to execute during PEI. When this PPI is invoked, the system state should be as follows:

- Single thread of execution
- Interrupts disabled
- Processor mode as defined for PEI

The DXE IPL PPI is responsible for locating and loading the DXE Foundation. The DXE IPL PPI may use PEI services to locate and load the DXE Foundation. As long as the DXE IPL PPI is using PEI Services, it must obey all PEI interoperability rules of memory allocation, HOB list usage, and PEIM-to-PEIM communication mechanisms.



## EFI\_DXE\_IPL\_PPI.Entry()

## **Summary**

The architectural PPI that the PEI Foundation invokes when there are no additional PEIMs to invoke.

## **Prototype**

```
typedef
EFI_STATUS
(EFIAPI *EFI_DXE_IPL_ENTRY) (
   IN struct _EFI_DXE_IPL_PPI *This,
   IN EFI_PEI_SERVICES **PeiServices,
   IN EFI_PEI_HOB_POINTERS HobList
);
```

#### **Parameters**

This

Pointer to the **DXE IPL PPI** instance.

PeiServices

Pointer to the <u>PEI Services Table</u>.

HobList

Pointer to the list of Hand-Off Block (HOB) entries.

## **Description**

This function is invoked by the PEI Foundation. The PEI Foundation will invoke this service when there are no additional PEIMs to invoke in the system. If this PPI does not exist, it is an error condition and an ill-formed firmware set. The <a href="DXE IPL PPI">DXE IPL PPI</a> should never return after having been invoked by the PEI Foundation. The DXE IPL PPI can do many things internally, including the following:

- Invoke the DXE entry point from a firmware volume.
- Invoke the recovery processing modules.
- Invoke the S3 resume modules.

#### Status Codes Returned

| EFI_SUCCESS | Upon this return code, the PEI Foundation should  |
|-------------|---------------------------------------------------|
|             | enter some exception handling. Under normal       |
|             | circumstances, the DXE IPL PPI should not return. |



## **Memory Discovered PPI (Required)**

## EFI\_PEI\_PERMANENT\_MEMORY\_INSTALLED\_PPI (Required)

## Summary

This PPI is published by the PEI Foundation when the main memory is installed. It is essentially a PPI with no associated interface. Its purpose is to be used as a signal for other PEIMs who can register for a notification on its installation.

#### **GUID**

```
#define EFI_PEI_PERMANENT_MEMORY_INSTALLED_PPI \
{0xf894643d, 0xc449, 0x42d1, 0x8e, 0xa8, 0x85, 0xbd, 0xd8, 0xc6,
0x5b, 0xde};
```

#### **PPI Interface Structure**

None.

## **Description**

This PPI is installed by the PEI Foundation at the point of system evolution when the permanent memory size has been registered and waiting PEIMs can use the main memory store. Using this GUID allows PEIMs to do the following:

- Be notified when this PPI is installed.
- Include this PPI's GUID in the **EFI DEPEX**.

The expectation is that a compressed PEIM would depend on this PPI, for example. The PEI Foundation will relocate the temporary cache to permanent memory prior to this installation.

#### Status Codes Returned



## **Optional Architectural PPIs**

## **Boot in Recovery Mode PPI (Optional)**

## EFI\_PEI\_BOOT\_IN\_RECOVERY\_MODE\_PPI (Optional)

## Summary

This PEIM is installed by the platform PEIM to designate that a recovery boot is in progress.

#### **GUID**

```
#define EFI_PEI_BOOT_IN_RECOVERY_MODE_PEIM_PPI \
{0x17ee496a, 0xd8e4, 0x4b9a, 0x94, 0xd1, 0xce, 0x82, 0x72, 0x30,
0x8, 0x50}
```

#### **PPI Interface Structure**

None.

## Description

This optional PPI is installed by the platform PEIM to designate that a recovery boot is in progress. Its purpose is to allow certain PEIMs that wish to be dispatched **only during a recovery boot** to include this PPI in their dependency expression (depex). Including this PPI in the depex allows the PEI Dispatcher to skip recovery-specific PEIMs during normal restarts and thus save on boot time. This PEIM has no associated PPI and is used only to designate the system state as being "in a crisis recovery dispatch."

#### Status Codes Returned



# **Section Extraction PPI (Optional)**

# EFI\_PEI\_SECTION\_EXTRACTION\_PPI (Optional)

## Summary

This PPI supports encapsulating sections, such as GUIDed sections used to authenticate the file encapsulation of other domain-specific wrapping.

### **GUID**

### **Parameters**

**GetSection** 

Retrieves a section from within a section file. See the **GetSection()** function description.

# Description

This PPI is used to retrieve a section from within a section file. The section file is akin to the stream paradigm defined in DXE except that there can only be one stream, or encapsulated set of sections; as a result, the stream concept will be omitted.

**EFI PEI SECTION EXTRACTION PPI.GetSection()** will retrieve both encapsulation sections and leaf sections in their entirety, exclusive of the section header.

Because the requested section may be contained within compression and/or GUIDed encapsulations, the implementation must be capable of processing these encapsulations to produce the requested section. While decompression of an encapsulating compression section is completely transparent, the results of all encapsulating GUIDed sections used for authentication must be exposed to the caller so the caller can make appropriate policy decisions.



# EFI\_PEI\_SECTION\_EXTRACTION\_PPI.GetSection()

### Summary

Retrieves a section from within a section file.

## **Prototype**

```
EFI STATUS
(EFIAPI *EFI PEI GET SECTION) (
  IN EFI PEI SERVICES
                                       **PeiServices,
  IN EFI PEI SECTION EXTRACTION PPI
                                       *This,
  IN EFI SECTION TYPE
                                       *SectionType,
  IN EFI GUID
                                       *SectionDefinitionGuid,
OPTIONAL
  IN UINTN
                                       SectionInstance,
  IN VOID
                                       **Buffer,
  IN OUT UINT32
                                       *BufferSize,
  OUT UINT32
                                       *AuthenticationStatus
  );
```

#### **Parameters**

#### PeiServices

Pointer to the <u>PEI Services Table</u>.

#### This

Indicates the calling context.

#### SectionType

Pointer to an **EFI\_SECTION\_TYPE**. If SectionType == **NULL**, the contents of the entire section are returned in Buffer. If SectionType is not **NULL**, only the requested section is returned. Type **EFI\_SECTION\_TYPE** is defined in the Intel® Platform Innovation Framework for EFI Firmware Volume Specification.

#### SectionDefinitionGuid

```
Pointer to an EFI_GUID. If SectionType ==

EFI_SECTION_GUID_DEFINED, SectionDefinitionGuid indicates for which section GUID to search. If SectionType !=

EFI_SECTION_GUID_DEFINED, SectionDefinitionGuid is unused and is ignored. See Intel® Platform Innovation Framework for EFI Firmware Volume Specification for details about GUID-defined sections.
```

#### SectionInstance

If SectionType is not NULL, indicates which instance of the requested section type to return. The file's section layout can be thought of as a tree that is built recursively left to right. SectionInstance is zero-based and calculated using a left-to-right depth-first search algorithm of the file's section layout. See the Intel® Platform Innovation Framework for EFI Firmware Volume Specification for more details. If SectionType is NULL, then SectionInstance is ignored.

#### Buffer

Pointer to a pointer to a buffer in which the section contents are returned. See "Description" below for more details on using the *Buffer* parameter.

#### BufferSize

A pointer to a caller-allocated **UINT32**. On input, \*BufferSize indicates the size in bytes of the memory region pointed to by Buffer. On output, \*BufferSize contains the number of bytes required to read the section.

#### AuthenticationStatus

A pointer to a caller-allocated **UINT32** in which any metadata from encapsulating GUID-defined sections is returned. See the *Intel® Platform Innovation Framework* for EFI Firmware Volume Specification for more information regarding GUID-defined sections. All individual AuthenticationStatus values from each layer of GUID defined section are bitwise OR-ed together to form an aggregate result. See "Related Definitions" below for possible bit values for AuthenticationStatus.

# Description

The **GetSection()** function is used to retrieve a section from within a section file. It will retrieve both encapsulation sections and leaf sections in their entirety, exclusive of the section header.

The authentication results are passed back in the <code>AuthenticationStatus</code> output variable. If there are multiple layers of encapsulation, the <code>AuthenticationStatus</code> values from each layer are bitwise OR-ed together to produce the final output.

The output buffer is specified by a double indirection of the parameter *Buffer*. The input value of \**Buffer* is used to determine whether or not the output buffer is caller allocated or is dynamically allocated by **GetSection ()**.

If the input value of \*Buffer!=NULL, it indicates that the output buffer is caller allocated. In this case, the input value of \*BufferSize indicates the size of the caller-allocated output buffer. If the output buffer is not large enough to contain the entire requested output, it is filled up to the point that the output buffer is exhausted, EFI\_BUFFER\_TOO\_SMALL is returned, and \*BufferSize is returned with the size required to successfully complete the read. All other output parameters are returned with valid values.

If the input value of \*Buffer==NULL, it indicates the output buffer is to be allocated by **GetSection()**. In this case, **GetSection()** will allocate an appropriately sized buffer from

#### **Draft for Review**



boot services pool memory which will be returned in \*Buffer. The size of the new buffer is returned in \*BufferSize and all other output parameters are returned with valid values.

### **Related Definitions**

The bit definitions above lead to the following evaluations of AuthenticationStatus:

Table 8-1. AuthenticationStatus Bit Definitions

| Bit  | Definition                                                                                                                                                                                                                                                                 |  |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| xx00 | Image was not signed.                                                                                                                                                                                                                                                      |  |
| xxx1 | Platform security policy override. Assumes same meaning as 0010 (the image was signed, the signature was tested, and the signature passed authentication test).                                                                                                            |  |
| 0010 | Image was signed, the signature was tested, and the signature passed authentication test.                                                                                                                                                                                  |  |
| 0110 | Image was signed and the signature was not tested. This can occur if there is no GUIDed Section Extraction Protocol available to process a GUID-defined section, but it was still possible to retrieve the data from the GUID-defined section directly.                    |  |
| 1010 | Image was signed, the signature was tested, and the signature failed the authentication test.                                                                                                                                                                              |  |
| 1110 | To generate this code, there must be at least two layers of GUIDed encapsulations. In one layer, the <i>AuthenticationStatus</i> was returned as 0110; in another layer, it was returned as 1010. When these two results are OR-ed together, the aggregate result is 1110. |  |



# **Status Codes Returned**

| EFI_SUCCESS           | The section was successfully processed and the section contents were returned in <code>Buffer</code> .                                                                                                                              |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EFI_PROTOCOL_ERROR    | A GUID-defined section was encountered in the file with its <b>EFI_GUIDED_SECTION_PROCESSING_REQUIRED</b> bit set, but there was no corresponding GUIDed Section Extraction Protocol in the handle database. *Buffer is unmodified. |
| EFI_NOT_FOUND         | The requested section does not exist. *Buffer is unmodified.                                                                                                                                                                        |
| EFI_OUT_OF_RESOURCES  | The system has insufficient resources to process the request.                                                                                                                                                                       |
| EFI_INVALID_PARAMETER | The SectionStreamHandle does not exist.                                                                                                                                                                                             |
| EFI_WARN_TOO_SMALL    | The size of the input buffer is insufficient to contain the requested section. The input buffer is filled and contents are section contents are truncated.                                                                          |



# **End of PEI Phase PPI (Optional)**

# EFI\_PEI\_END\_OF\_PEI\_PHASE\_PPI (Optional)

## Summary

This PEIM will be installed at the end of PEI for all boot paths, including normal, recovery, and S3. It allows for PEIMs to possibly quiesce hardware, build handoff information for the next phase of execution, or provide some terminal processing behavior.

#### **GUID**

```
#define EFI_PEI_END_OF_PEI_PHASE_PPI_GUID \
{0x605EA650, 0xC65C, 0x42e1, 0xBA, 0x80, 0x91, 0xA5, 0x2A,
0xB6,0x18, 0xC6}
```

### **PPI Interface Structure**

None.

# Description

This PPI is installed by the <u>DXE IPL PPI</u> to indicate the end of the PEI usage of memory and ownership of memory allocation by the DXE phase.

The intended use model is for any agent that needs to do cleanup, such as memory services to convert internal metadata for tracking memory allocation into HOBs, to have some distinguished point in which to do so. The <u>PEI Memory Services</u> would register for a callback on the installation of this PPI.

### **Status Codes Returned**

None.



# **Find FV PPI (Optional)**

# **EFI\_PEI\_FIND\_FV\_PPI (Optional)**

# **Summary**

Abstracts additional firmware volumes (FVs) to the PEI Foundation.

### **GUID**

```
#define EFI_PEI_FIND_FV_PPI_GUID \
    { 0x36164812, 0xa023, 0x44e5, 0xbd85, 0x050bf3c7700aa }
```

#### **PPI Interface Structure**

```
typedef struct _EFI_PEI_FIND_FV_PPI {
    EFI PEI FIND FV FINDFV FindFv;
} EFI_PEI_FIND_FV_PPI;
```

#### **Parameters**

FindFv

Service that abstracts the location of additional firmware volumes. See the **FindFv()** function description.

# **Description**

Hardware mechanisms for locating FVs in a platform vary widely. **EFI\_PEI\_FIND\_FV\_PPI** serves to abstract this variation so that the PEI Foundation can remain standard across a wide variety of platforms. The *Intel® Platform Innovation Framework for EFI Firmware Volume Block Specification* describes the FV header **EFI\_FIRMWARE\_VOLUME\_HEADER** that prefixes a well-formed volume. The PEI Foundation uses **FfsFindNextVolume()** to find new FVs, but this function will call **EFI\_PEI\_FIND\_FV\_PPI**. **FfsFindNextVolume()** gives a common interface and **EFI\_PEI\_FIND\_FV\_PPI** is dependent on vendor implementation.

The reason that this service is different from the PEI Service <u>FfsFindNextVolume()</u> is that the information in <u>EFI\_PEI\_FIND\_FV\_PPI</u> is not complete; it cannot describe the base of the boot firmware volume, for example.

There shall only be one instance of this PPI in the system.

### Status Codes Returned

| EFI_SUCCESS          | The firmware volume was found.                        |
|----------------------|-------------------------------------------------------|
| EFI_OUT_OF_RESOURCES | There are no firmware volumes for the given FvNumber. |



## EFI\_PEI\_FIND\_FV\_PPI.FindFv()

## Summary

This service is published by a platform agenda that abstracts the location of additional firmware volumes.

## **Prototype**

### **Parameters**

#### PeiServices

Pointer to the PEI Services Table.

This

Interface pointer that implements the Find FV service.

FvNumber

The index of the firmware volume to locate.

**FvAddress** 

The address of the volume to discover. Type **EFI\_FIRMWARE\_VOLUME\_HEADER** is defined in the *Intel*<sup>®</sup> *Platform Innovation Framework for EFI Firmware Volume Block Specification*.

# **Description**

The function returns the base address of the firmware volume whose index was passed in *FvNumber*. Once this function reports a firmware volume index/base address pair, that index/address pairing must continue throughout PEI.

This interface is provided by some platform agent because, other than the location of the boot firmware volume provided by the Security (SEC) phase, the location of additional firmware volumes is under the control of the platform builder. Some PEIM with platform awareness will publish an instance of the Find FV PPI if the following two conditions are met:

- There is at least one well-formed firmware volume beyond the Boot Firmware Volume (BFV).
- This latter firmware volume contains PEIMs that should be evaluated on the given boot mode.

The reason for this distinction is that there can be additional firmware volumes that are exposed to the <u>DXE IPL PPI</u> and DXE Foundation using firmware volume HOBs, but these same volumes may not contain additional PEIMs. In fact, it is unlikely to have a scenario where there are PEIMs

in firmware volumes beyond the boot firmware volume because of the time-space constraints of the PEI phase of execution.

# **Status Codes Returned**

| EFI_SUCCESS           | An additional firmware volume was found.              |
|-----------------------|-------------------------------------------------------|
| EFI_OUT_OF_RESOURCES  | There are no firmware volumes for the given FvNumber. |
| EFI_INVALID_PARAMETER | *FvAddress is <b>NULL</b> .                           |



## **Load File PPI (Optional)**

# **EFI\_PEI\_FV\_FILE\_LOADER\_PPI (Optional)**

## Summary

This PPI is installed by a PEIM that supports the Load File PPI.

### **GUID**

```
#define EFI_PEI_FV_FILE_LOADER_GUID \
{ 0x7elf0d85, 0x4ff, 0x4bb2, 0x86, 0x6a, 0x31, 0xa2, 0x99, 0x6a, 0x48, 0xa8 }
```

#### **PPI Interface Structure**

### **Parameters**

FvLoadFile

Loads a PEIM into memory for subsequent execution. See the **FvLoadFile()** function description.

# Description

This PPI is a pointer to the Load File service. This service will be published by a PEIM. The PEI Foundation will use this service to launch the known non-XIP PE/COFF PEIM images. This service may depend upon the presence of the

**EFI PEI PERMANENT MEMORY INSTALLED PPI**. This service does not accept a pointer to the <u>PEI Services Table</u> because the service implementation can cache a module-global version of the pointer on its entry point; for speed considerations, an implementation of this service will be shadowed into memory using a self-shadowing technique.



# EFI\_PEI\_FV\_FILE\_LOADER\_PPI.FvLoadFile()

## Summary

Loads a PEIM into memory for subsequent execution.

## **Prototype**

### **Parameters**

This

Interface pointer that implements the Load File PPI instance.

#### FfsHeader

Pointer to the FFS header of the file to load. Type **EFI\_FFS\_FILE\_HEADER** is defined in the *Intel*® *Platform Innovation Framework for EFI Firmware File System Specification*.

### ImageAddress

Pointer to the address of the loaded Image.

```
ImageSize
```

Pointer to the size of the loaded image.

```
EntryPoint
```

Pointer to the entry point of the image.

# Description

This service is the single member function of **EFI PEI FV FILE LOADER PPI**. This service separates image loading and relocating from the PEI Foundation. For example, if there are compressed images or images that need to be relocated into memory for performance reasons, this service performs that transformation. This service is very similar to the **LOAD\_FILE** protocol in the *EFI 1.10 Specification*. The abstraction allows for an implementation of the **FvLoadFile()** service to support different image types in the future. To conform with the PEI CIS, however, there must be an **FvLoadFile()** instance that at least supports the PE/COFF and Terse Executable (TE) image format.

### **Draft for Review**



# **Status Codes Returned**

| EFI_SUCCESS           | The image was loaded successfully.                                                       |
|-----------------------|------------------------------------------------------------------------------------------|
| EFI_OUT_OF_RESOURCES  | There was not enough memory.                                                             |
| EFI_INVALID_PARAMETER | The contents of the FFS file did not contain a valid PE/COFF image that could be loaded. |



#### **PEI Reset PPI**

# **EFI\_PEI\_RESET\_PPI (Optional)**

## Summary

This PPI is installed by some platform- or chipset-specific PEIM that abstracts the <u>Reset Service</u> to other agents.

#### **GUID**

```
#define EFI_PEI_RESET_PPI_GUID \
{0xef398d58, 0x9dfd, 0x4103, 0xbf, 0x94, 0x78, 0xc6, 0xf4, 0xfe, 0x71, 0x2f};
```

### **PPI Interface Structure**

#### **Parameters**

ResetSystem

A service to reset the platform. See the **ResetSystem()** function description in Services - PEI: Reset Services.

# **Description**

These services provide a simple reset service. See the **ResetSystem()** function description for a description of this service.

### **Related Definitions**



## **PEI Status Code PPI (Optional)**

## EFI\_PEI\_PROGRESS\_CODE\_PPI (Optional)

## Summary

This service is published by a PEIM. There can be only one instance of this service in the system. If there are multiple variable access services, this PEIM must multiplex these alternate accessors and provide this single, read-only service to the other PEIMs and the PEI Foundation. This singleton nature is important because the PEI Foundation will notify when this service is installed.

### **GUID**

### **Parameters**

ReportStatusCode

Service that allows PEIMs to report status codes. See the **ReportStatusCode()** function description in <u>Services - PEI: Status Code Services</u>.

# Description

See the **ReportStatusCode** () function description for a description of this service.



# **Security PPI (Optional)**

# **EFI\_PEI\_SECURITY\_PPI (Optional)**

## Summary

This PPI is installed by some platform PEIM that abstracts the security policy to the PEI Foundation, namely the case of a PEIM's authentication state being returned during the PEI section extraction process.

#### **GUID**

### **Parameters**

AuthenticationState

Allows the platform builder to implement a security policy in response to varying file authentication states. See the **AuthenticationState()** function description.

# Description

This PPI is a means by which the platform builder can indicate a response to a PEIM's authentication state. This can be in the form of a requirement for the PEI Foundation to skip a module using the <code>DeferExecution</code> Boolean output in the <code>AuthenticationState()</code> member function. Alternately, the Security PPI can invoke something like a cryptographic PPI that hashes the PEIM contents to log attestations, for which the <code>FfsFileHeader</code> parameter in <code>AuthenticationState()</code> will be useful. If this PPI does not exist, PEIMs will be considered trusted.



## EFI\_PEI\_SECURITY\_PPI.AuthenticationState()

## Summary

Allows the platform builder to implement a security policy in response to varying file authentication states.

## **Prototype**

#### **Parameters**

#### PeiServices

Pointer to the PEI Services Table.

This

Interface pointer that implements the particular **EFI PEI SECURITY PPI** instance.

#### AuthenticationStatus

Status returned by the verification service as part of section extraction.

#### FfsFileHeader

Pointer to the file under review. Type **EFI\_FFS\_FILE\_HEADER** is defined in the *Intel® Platform Innovation Framework for EFI Firmware File System Specification*.

#### DeferExecution

Pointer to a variable that alerts the PEI Foundation to defer execution of a PEIM.

# **Description**

This service is published by some platform PEIM. The purpose of this service is to expose a given platform's policy-based response to the PEI Foundation. For example, if there is a PEIM in a GUIDed encapsulation section and the extraction of the PEI file section yields an authentication failure, there is no *a priori* policy in the PEI Foundation. Specifically, this situation leads to the question whether PEIMs that are either not in GUIDed sections or are in sections whose authentication fails should still be executed.

In fact, it is the responsibility of the platform builder to make this decision. This platform-scoped policy is a result that a desktop system might not be able to skip or not execute PEIMs because the skipped PEIM could be the agent that initializes main memory. Alternately, a system may require

Draft for Review Architectural PPIs

that unsigned PEIMs not be executed under any circumstances. In either case, the PEI Foundation simply multiplexes access to the <u>Section Extraction PPI</u> and the <u>Security PPI</u>. The Section Extraction PPI determines the contents of a section, and the Security PPI tells the PEI Foundation whether or not to invoke the PEIM.

The PEIM that publishes the **AuthenticationState()** service uses its parameters in the following ways:

- AuthenticationStatus conveys the source information upon which the PEIM acts.
- The *DeferExecution* value tells the PEI Foundation whether or not to dispatch the PEIM.

In addition, between receiving the **AuthenticationState()** from the PEI Foundation and returning with the <code>DeferExecution</code> value, the PEIM that publishes **AuthenticationState()** can do the following:

- Log the file state.
- Lock the firmware hubs in response to an unsigned PEIM being discovered.

These latter behaviors are platform- and market-specific and thus outside the scope of the PEI CIS.

### **Status Codes Returned**

| EFI_SUCCESS            | The service performed its action successfully. |
|------------------------|------------------------------------------------|
| EFI_SECURITY_VIOLATION | The object cannot be trusted                   |

Pre-EFI Initialization Core Interface Specification (PEI CIS)

**Draft for Review** 





#### **Draft for Review**

# 9 Additional PPIs

# Introduction

<u>Architectural PPIs</u> described a collection of architecturally required PPIs. These were interfaces consumed by the PEI Foundation and are not intended to be consumed by other PEIMs.

In addition to these architectural PPIs, however, there is another name space of PPIs that are optional or mandatory for a given platform. This section describes these additional PPIs:

- Required PPIs:
  - CPU I/O PPI
  - PCI Configuration PPI
  - Stall PPI
  - PEI Variable Services
- Optional PPIs:
  - Security (SEC) Platform Information PPI

These shall be referred to as first-class PEIMs in some contexts.



# **Required Additional PPIs**

## PEI CPU I/O PPI (Required)

## EFI\_PEI\_CPU\_IO\_PPI (Required)

## **Summary**

This PPI is installed by some platform or chipset-specific PEIM that abstracts the processor-visible I/O operations.

### **GUID**

```
#define EFI_PEI_CPU_IO_PPI_GUID \
{0x3ae721c8, 0xe303, 0x4399, 0xbe, 0xfd, 0xa9, 0x30, 0xbb, 0x85, 0x82, 0x1c}
```

### **PPI Interface Structure**

```
typedef
struct EFI PEI CPU IO PPI {
  EFI PEI CPU IO PPI ACCESS
                                       Mem;
  EFI PEI CPU IO PPI ACCESS
                                       Io;
  EFI PEI CPU IO PPI IO READ8
                                       IoRead8;
  EFI PEI CPU IO PPI IO READ16
                                       IoRead16;
  EFI PEI CPU IO PPI IO READ32
                                       IoRead32;
  EFI PEI CPU IO PPI IO READ64
                                       IoRead64;
  EFI PEI CPU IO PPI IO WRITE8
                                       IoWrite8;
  EFI PEI CPU IO PPI IO WRITE16
                                       IoWrite16;
  EFI PEI CPU IO PPI IO WRITE32
                                       IoWrite32;
  EFI PEI CPU IO PPI IO WRITE64
                                       IoWrite64;
  EFI PEI CPU IO PPI MEM READ8
                                       MemRead8;
  EFI PEI CPU IO PPI MEM READ16
                                       MemRead16;
  EFI PEI CPU IO PPI MEM READ32
                                       MemRead32;
  EFI PEI CPU IO PPI MEM READ64
                                       MemRead64;
  EFI PEI CPU IO PPI MEM WRITE8
                                       MemWrite8;
  EFI PEI CPU IO PPI MEM WRITE16
                                       MemWrite16:
  EFI PEI CPU IO PPI MEM WRITE32
                                       MemWrite32;
  EFI PEI CPU IO PPI MEM WRITE64
                                       MemWrite64;
} EFI PEI CPU IO PPI;
```

#### **Parameters**

Mem

Collection of memory-access services. See the <u>Mem ()</u> function description. Type <u>EFI PEI CPU IO PPI ACCESS</u> is defined in "Related Definitions" below.

Ιo

Collection of I/O-access services. See the <u>Io()</u> function description. Type **EFI PEI CPU IO PPI ACCESS** is defined in "Related Definitions" below.

**Additional PPIs** 



```
IoRead8
       8-bit read service. See the IoRead8 () function description.
IoRead16
       16-bit read service. See the IoRead16() function description.
IoRead32
       32-bit read service. See the IoRead32() function description.
IoRead64
       64-bit read service. See the IoRead64() function description.
IoWrite8
       8-bit write service. See the IoWrite8() function description.
IoWrite16
       16-bit write service. See the IoWrite16() function description.
IoWrite32
       32-bit write service. See the IoWrite32() function description.
IoWrite64
       64-bit write service. See the IoWrite64() function description.
MemRead8
       8-bit read service. See the MemRead8 () function description.
MemRead16
       16-bit read service. See the MemRead16 () function description.
MemRead32
       32-bit read service. See the MemRead32 () function description.
MemRead64
       64-bit read service. See the MemRead64 () function description.
MemWrite8
       8-bit write service. See the MemWrite8 () function description.
MemWrite16
       16-bit write service. See the MemWrite16 () function description.
MemWrite32
       32-bit write service. See the MemWrite32 () function description.
MemWrite64
       64-bit write service. See the MemWrite64 () function description.
```



## **Description**

This PPI provides a set of memory- and I/O-based services. The perspective of the services is that of the processor, not the bus or system.

### **Related Definitions**

#### Read

This service provides the various modalities of memory and I/O read. It is similar to the **EFI\_CPU\_IO\_PROTOCOL** service of the same name in the *EFI 1.10* Specification.

#### Write

This service provides the various modalities of memory and I/O write. It is similar to the **EFI\_CPU\_IO\_PROTOCOL** service of the same name in the *EFI 1.10* Specification.



# EFI\_PEI\_CPU\_IO\_PPI.Mem()

# Summary

Memory-based access services.

# **Prototype**

```
typedef
EFI STATUS
(EFIAPI *EFI PEI CPU IO PPI IO MEM) (
  IN EFI PEI SERVICES
                                         **PeiServices,
  IN struct EFI PEI CPU IO PPI
                                        *This,
     EFI PEI CPU IO PPI WIDTH
                                        Width,
  IN
  IN UINT64
                                        Address,
  IN
     UINTN
                                        Count.
     OUT VOID
                                         *Buffer
  IN
  );
```

### **Parameters**

#### PeiServices

An indirect pointer to the PEI Services Table published by the PEI Foundation.

This

Pointer to local data for the interface.

Width

The width of the access. Enumerated in bytes. Type **EFI PEI CPU IO PPI WIDTH** is defined in "Related Definitions" below.

Address

The physical address of the access.

Count

The number of accesses to perform.

Buffer

A pointer to the buffer of data.

# **Description**

The **Mem ()** function provides a list of memory-based accesses.

#### **Draft for Review**



### **Related Definitions**

```
//*******************
// EFI PEI CPU IO PPI WIDTH
//********************************
typedef enum {
 EfiPeiCpuIoWidthUint8,
 EfiPeiCpuIoWidthUint16,
 EfiPeiCpuIoWidthUint32,
 EfiPeiCpuIoWidthUint64,
 EfiPeiCpuIoWidthFifoUint8,
 EfiPeiCpuIoWidthFifoUint16,
 EfiPeiCpuIoWidthFifoUint32,
 EfiPeiCpuIoWidthFifoUint64,
 EfiPeiCpuIoWidthFillUint8,
 EfiPeiCpuIoWidthFillUint16,
 EfiPeiCpuIoWidthFillUint32,
 EfiPeiCpuIoWidthFillUint64,
 EfiPeiCpuIoWidthMaximum
} EFI PEI CPU IO PPI WIDTH;
```

### **Status Codes Returned**

| EFI_SUCCESS | The function completed successfully. |
|-------------|--------------------------------------|
|-------------|--------------------------------------|



# EFI\_PEI\_CPU\_IO\_PPI.Io()

# Summary

I/O-based access services.

## **Prototype**

```
typedef
EFI STATUS
(EFIAPI *EFI PEI CPU IO PPI IO MEM) (
  IN EFI PEI SERVICES
                                         **PeiServices,
  IN struct EFI PEI CPU IO PPI
                                         *This,
     EFI PEI CPU IO PPI WIDTH
  IN
                                        Width,
  IN
     UINT64
                                        Address,
  IN
     UINTN
                                        Count.
  IN OUT VOID
                                         *Buffer
  );
```

### **Parameters**

```
PeiServices
```

An indirect pointer to the PEI Services Table published by the PEI Foundation.

This

Pointer to local data for the interface.

Width

```
The width of the access. Enumerated in bytes. Type EFI PEI CPU IO PPI WIDTH is defined in Mem().
```

Address

The physical address of the access.

Count

The number of accesses to perform.

Buffer

A pointer to the buffer of data.

## **Description**

The **Io()** function provides a list of I/O-based accesses. Input or output data can be found in the last argument.

### Status Codes Returned

| - |             |                                      |
|---|-------------|--------------------------------------|
|   | EFI_SUCCESS | The function completed successfully. |



# EFI\_PEI\_CPU\_IO\_PPI.loRead8()

## **Summary**

8-bit I/O read operations.

# **Prototype**

## **Parameters**

#### PeiServices

An indirect pointer to the <u>PEI Services Table</u> published by the PEI Foundation.

This

Pointer to local data for the interface.

Address

The physical address of the access.

# **Description**

The IoRead8 () function returns an 8-bit value from the I/O space.

# EFI\_PEI\_CPU\_IO\_PPI.loRead16()

## **Summary**

16-bit I/O read operations.

# **Prototype**

### **Parameters**

```
PeiServices
```

An indirect pointer to the PEI Services Table published by the PEI Foundation.

This

Pointer to local data for the interface.

*Address* 

The physical address of the access.

# **Description**

The IoRead16 () function returns a 16-bit value from the I/O space.



# EFI\_PEI\_CPU\_IO\_PPI.loRead32()

# Summary

32-bit I/O read operations.

# **Prototype**

### **Parameters**

```
PeiServices
```

An indirect pointer to the PEI Services Table published by the PEI Foundation.

This

Pointer to local data for the interface.

*Address* 

The physical address of the access.

# **Description**

The IoRead32 () function returns a 32-bit value from the I/O space.

# EFI\_PEI\_CPU\_IO\_PPI.loRead64()

# Summary

64-bit I/O read operations.

# **Prototype**

### **Parameters**

```
PeiServices
```

An indirect pointer to the PEI Services Table published by the PEI Foundation.

This

Pointer to local data for the interface.

*Address* 

The physical address of the access.

# **Description**

The IoRead64 () function returns a 64-bit value from the I/O space.



# EFI\_PEI\_CPU\_IO\_PPI.loWrite8()

# Summary

8-bit I/O write operations.

# **Prototype**

### **Parameters**

### PeiServices

An indirect pointer to the <u>PEI Services Table</u> published by the PEI Foundation.

This

Pointer to local data for the interface.

Address

The physical address of the access.

Data

The data to write.

# **Description**

The IoWrite8 () function writes an 8-bit value to the I/O space.

# EFI\_PEI\_CPU\_IO\_PPI.IoWrite16()

# Summary

16-bit I/O write operation.

# **Prototype**

### **Parameters**

```
PeiServices
```

An indirect pointer to the <u>PEI Services Table</u> published by the PEI Foundation.

This

Pointer to local data for the interface.

Address

The physical address of the access.

Data

The data to write.

# **Description**

The IoWrite16() function writes a 16-bit value to the I/O space.



# EFI\_PEI\_CPU\_IO\_PPI.IoWrite32()

## **Summary**

32-bit I/O write operation.

# **Prototype**

### **Parameters**

```
PeiServices
```

An indirect pointer to the <u>PEI Services Table</u> published by the PEI Foundation.

This

Pointer to local data for the interface.

Address

The physical address of the access.

Data

The data to write.

# **Description**

The IoWrite32 () function writes a 32-bit value to the I/O space.

# EFI\_PEI\_CPU\_IO\_PPI.IoWrite64()

## **Summary**

64-bit I/O write operation.

# **Prototype**

### **Parameters**

```
PeiServices
```

An indirect pointer to the <u>PEI Services Table</u> published by the PEI Foundation.

This

Pointer to local data for the interface.

Address

The physical address of the access.

Data

The data to write.

# **Description**

The IoWrite64 () function writes a 64-bit value to the I/O space.



# EFI\_PEI\_CPU\_IO\_PPI.MemRead8()

# Summary

8-bit memory read operations.

# **Prototype**

## **Parameters**

```
PeiServices
```

An indirect pointer to the PEI Services Table published by the PEI Foundation.

This

Pointer to local data for the interface.

*Address* 

The physical address of the access.

# **Description**

The MemRead8 () function returns an 8-bit value from the memory space.

# EFI\_PEI\_CPU\_IO\_PPI.MemRead16()

# Summary

16-bit memory read operations.

# **Prototype**

### **Parameters**

```
PeiServices
```

An indirect pointer to the PEI Services Table published by the PEI Foundation.

This

Pointer to local data for the interface.

*Address* 

The physical address of the access.

# **Description**

The MemRead16 () function returns a 16-bit value from the memory space.



# EFI\_PEI\_CPU\_IO\_PPI.MemRead32()

# **Summary**

32-bit memory read operations.

## **Prototype**

### **Parameters**

#### PeiServices

An indirect pointer to the <u>PEI Services Table</u> published by the PEI Foundation.

This

Pointer to local data for the interface.

Address

The physical address of the access.

# **Description**

The MemRead32 () function returns a 32-bit value from the memory space.



## EFI\_PEI\_CPU\_IO\_PPI.MemRead64()

## **Summary**

64-bit memory read operations.

## **Prototype**

#### **Parameters**

```
PeiServices
```

An indirect pointer to the <u>PEI Services Table</u> published by the PEI Foundation.

This

Pointer to local data for the interface.

Address

The physical address of the access.

## **Description**

The MemRead64 () function returns a 64-bit value from the memory space.



## EFI\_PEI\_CPU\_IO\_PPI.MemWrite8()

## **Summary**

8-bit memory write operations.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the PEI Services Table published by the PEI Foundation.

This

Pointer to local data for the interface.

Address

The physical address of the access.

Data

The data to write.

## **Description**

The MemWrite8() function writes an 8-bit value to the memory space.



## EFI\_PEI\_CPU\_IO\_PPI.MemWrite16()

## **Summary**

16-bit memory write operation.

## **Prototype**

#### **Parameters**

```
PeiServices
```

An indirect pointer to the PEI Services Table published by the PEI Foundation.

This

Pointer to local data for the interface.

Address

The physical address of the access.

Data

The data to write.

## **Description**

The MemWrite16 () function writes a 16-bit value to the memory space.



## EFI\_PEI\_CPU\_IO\_PPI.MemWrite32()

## Summary

32-bit memory write operation.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the PEI Services Table published by the PEI Foundation.

This

Pointer to local data for the interface.

Address

The physical address of the access.

Data

The data to write.

## **Description**

The MemWrite32() function writes a 32-bit value to the memory space.



## EFI\_PEI\_CPU\_IO\_PPI.MemWrite64()

## **Summary**

64-bit memory write operation.

## **Prototype**

#### **Parameters**

```
PeiServices
```

An indirect pointer to the PEI Services Table published by the PEI Foundation.

This

Pointer to local data for the interface.

Address

The physical address of the access.

Data

The data to write.

## **Description**

The MemWrite64 () function writes a 64-bit value to the memory space.



## **PEI PCI Configuration PPI (Required)**

## EFI\_PEI\_PCI\_CFG\_PPI (Required)

## Summary

This PPI is installed by some platform or chipset-specific PEIM that abstracts the PCI operations service to other agents.

#### **GUID**

#### **Parameters**

```
PCI read services. See the <a href="Read">Read</a>() function description.

Write

PCI write services. See the <a href="Write()">Write()</a> function description.

Modify
```

PCI read-modify-write services. See the **Modify()** function description.

## Description

The **EFI\_PEI\_PCI\_CFG\_PPI** interfaces are used to abstract accesses to PCI controllers behind a PCI root bridge controller. The rationale for this abstraction is that the programmatic sequence for configuration space reads and writes is not standardized. As such, this interface provides a common surface area against which to code initialization PEIMs. The **Modify()** service allows for space-efficient implementation of the following common operations:

- Reading a register
- Changing some bit fields within the register
- Writing the register value back into the hardware

The Modify() service is a composite of the Read() and Write() services.



## EFI\_PEI\_PCI\_CFG\_PPI.Read()

## Summary

PCI read operation.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the <u>PEI Services Table</u> published by the PEI Foundation.

This

Pointer to local data for the interface.

Width

The width of the access. Enumerated in bytes. Type **EFI PEI PCI CFG PPI WIDTH** is defined in "Related Definitions" below.

Address

The physical address of the access.

Buffer

A pointer to the buffer of data.

## **Description**

The **Read** () function reads from a given location in the PCI configuration space.



#### **Related Definitions**

```
//****************************
// EFI PEI PCI CFG PPI WIDTH
//********************************
typedef enum {
 EfiPeiPciCfgWidthUint8
 EfiPeiPciCfgWidthUint16
                              = 1,
 EfiPeiPciCfgWidthUint32
                              = 2
 EfiPeiPciCfgWidthUint64
 EfiPeiPciCfgWidthMaximum
} EFI PEI PCI CFG PPI WIDTH;
//*********************
// EFI PEI PCI CFG PPI PCI ADDRESS
//***********************************
typedef struct {
 UINT8 Register;
 UINT8 Function;
 UINT8 Device;
 UINT8 Bus;
 UINT8 Reserved[4];
} EFI PEI PCI CFG PPI PCI ADDRESS;
  Register
        8-bit register offset within the PCI configuration space for a given device's function
        space.
  Function
        Only the 3 least-significant bits are used to encode one of 8 possible functions within
        a given device.
  Device
        Only the 5 least-significant bits are used to encode one of 32 possible devices.
  Bus
        8-bit value to encode between 0 and 255 buses.
  Reserved
        These fields should not be read or written.
```

#### Status Codes Returned

| EFI_SUCCESS | The function completed successfully. |
|-------------|--------------------------------------|
|-------------|--------------------------------------|

#define EFI PEI PCI CFG ADDRESS(bus, dev, func, reg) \

((UINT64) ((((UINTN)bus) << 24) + (((UINTN)dev) << 16) + (((UINTN)func) << 8) + ((UINTN)reg))) & 0x00000000fffffffff



## EFI\_PEI\_PCI\_CFG\_PPI.Write()

## Summary

PCI write operation.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the <u>PEI Services Table</u> published by the PEI Foundation.

This

Pointer to local data for the interface.

Width

The width of the access. Enumerated in bytes. Type **EFI PEI PCI CFG PPI WIDTH** is defined in **Read()**.

Address

The physical address of the access.

Buffer

A pointer to the buffer of data.

## **Description**

The Write () function writes to a given location in the PCI configuration space.

#### Status Codes Returned

| EFI_SUCCESS | The function completed successfully. |
|-------------|--------------------------------------|



## EFI\_PEI\_PCI\_CFG\_PPI.Modify()

## Summary

PCI read-modify-write Operation.

## **Prototype**

```
typedef
EFI STATUS
(EFIAPI *EFI PEI PCI CFG PPI RW) (
  IN EFI PEI SERVICES
                                   **PeiServices,
  IN struct EFI PEI PCI CFG PPI
                                   *This,
  IN EFI PEI PCI CFG PPI WIDTH
                                   Width,
  IN UINT64
                                   Address,
  IN UINTN
                                   SetBits,
  IN UINTN
                                   ClearBits
  );
```

#### **Parameters**

```
PeiServices
```

An indirect pointer to the <u>PEI Services Table</u> published by the PEI Foundation.

This

Pointer to local data for the interface.

Width

The width of the access. Enumerated in bytes. Type **EFI PEI PCI CFG PPI WIDTH** is defined in **Read()**.

Address

The physical address of the access.

SetBits

Value of the bits to set.

ClearBits

Value of the bits to clear.

## **Description**

The **Modify** () function performs a read-modify-write operation on the contents from a given location in the PCI configuration space.

#### **Status Codes Returned**

| EFI_SUCCESS | The function completed successfully.  |
|-------------|---------------------------------------|
|             | · · · · · · · · · · · · · · · · · · · |



## PEI Stall PPI (Required)

## EFI\_PEI\_STALL\_PPI (Required)

## **Summary**

This PPI is installed by some platform or chipset-specific PEIM that abstracts the blocking stall service to other agents.

#### **GUID**

```
#define EFI_PEI_STALL_PPI_GUID \
{ 0x1f4c6f90, 0xb06b, 0x48d8, 0xa2, 0x01, 0xba, 0xe5, 0xf1, 0xcd, 0x7d, 0x56 }
```

#### **PPI Interface Structure**

#### **Parameters**

Resolution

The resolution in microseconds of the stall services.

Stall

The actual stall procedure call. See the **Stall** () function description.

## **Description**

This service provides a simple, blocking stall with platform-specific resolution.



## EFI\_PEI\_STALL\_PPI.Stall()

## **Summary**

Blocking stall.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the PEI Services Table published by the PEI Foundation.

This

Pointer to the local data for the interface.

Microseconds

Number of microseconds for which to stall.

## **Description**

The **Stall()** function provides a blocking stall for at least the number of microseconds stipulated in the final argument of the API.

#### **Status Codes Returned**

| EFI_SUCCESS The service provided at least the required delay. |
|---------------------------------------------------------------|
|---------------------------------------------------------------|



## **PEI Variable Services (Required)**

## EFI\_PEI\_READ\_ONLY\_VARIABLE\_PPI (Required)

## Summary

The following is a list of read-only variable services. These services will report **EFI NOT AVAILABLE YET** until a PEIM publishes the services for other modules.

#### **GUID**

```
#define EFI_PEI_READ_ONLY_VARIABLE_ACCESS_PPI_GUID \
{0x3cdc90c6, 0x13fb, 0x4a75, 0x9e, 0x79, 0x59, 0xe9, 0xdd, 0x78, 0xb9, 0xfa};
```

#### **PPI Interface Structure**

#### **Parameters**

*GetVariable* 

A service to ascertain a given variable name. See the **GetVariable()** function description.

```
GetNextVariableName
```

A service to ascertain a variable based upon a given, known variable. See the **GetNextVariableName()** function description.

## **Description**

These services provide a lightweight, read-only variant of the full EFI variable services. The reason that these services are read-only is to reduce the complexity of flash management. Also, some implementation of the PEI may use the same physical flash part for variable and PEIM storage; as such, a write command to certain technologies would alter the contents of the entire part, thus making the in situ PEIM execution not follow the required flow.



## EFI\_PEI\_READ\_ONLY\_VARIABLE\_PPI. GetVariable()

## Summary

The purpose of the service is to publish an interface that allows PEIMs to free memory ranges that are managed by the PEI Foundation.

## **Prototype**

```
typedef
EFI STATUS
(EFIAPI *EFI PEI GET VARIABLE) (
    IN struct EFI PEI SERVICES
                                      **PeiServices.
    IN CHAR16
                                      *VariableName,
    IN EFI GUID
                                      *VendorGuid,
                                      *Attributes OPTIONAL,
    OUT UINT32
    IN OUT UINTN
                                      *DataSize,
    OUT VOID
                                      *Data
    );
```

#### **Parameters**

#### PeiServices

An indirect pointer to the <u>PEI Services Table</u> published by the PEI Foundation.

#### *VariableName*

A **NULL**-terminated Unicode string that is the name of the vendor's variable.

#### VendorGuid

A unique identifier for the vendor.

#### Attributes

If not **NULL**, a pointer to the memory location to return the attributes bitmask for the variable. See "Related Definitions" below for possible attribute values.

#### DataSize

On input, the size in bytes of the return *Data* buffer. On output, the size of data returned in *Data*.

#### Data

The buffer to return the contents of the variable.

## **Description**

Each vendor may create and manage its own variables without the risk of name conflicts by using a unique *VendorGuid*. When a variable is set its *Attributes* are supplied to indicate how the data variable should be stored and maintained by the system. The attributes affect when the variable may be accessed and volatility of the data. Any attempts to access a variable that does not have the attribute set for runtime access will yield the **EFI NOT FOUND** error.



If the *Data* buffer is too small to hold the contents of the variable, the error **EFI\_BUFFER\_TOO\_SMALL** is returned and *DataSize* is set to the required buffer size to obtain the data.

#### **Related Definitions**

#### **Status Codes Returned**

| EFI_SUCCESS           | The function completed successfully.                                                                                                |  |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|
| EFI_NOT_FOUND         | The variable was not found.                                                                                                         |  |
| EFI_BUFFER_TOO_SMALL  | The <i>BufferSize</i> is too small for the result. <i>BufferSize</i> has been updated with the size needed to complete the request. |  |
| EFI_INVALID_PARAMETER | One of the parameters has an invalid value.                                                                                         |  |
| EFI_DEVICE_ERROR      | The variable could not be retrieved due to a hardware error.                                                                        |  |

Version 0.9 September 2003 159



## EFI\_PEI\_READ\_ONLY\_VARIABLE\_PPI. NextVariableName()

## Summary

The purpose of the service is to publish an interface that allows PEIMs to free memory ranges that are managed by the PEI Foundation.

## **Prototype**

#### **Parameters**

#### PeiServices

An indirect pointer to the <u>PEI Services Table</u> published by the PEI Foundation.

#### VariableNameSize

The size of the VariableName buffer.

#### VariableName

On input, supplies the last *VariableName* that was returned by **GetNextVariableName()**. On output, returns the Null-terminated Unicode string of the current variable.

#### VendorGuid

On input, supplies the last *VendorGuid* that was returned by **GetNextVariableName()**. On output, returns the *VendorGuid* of the current variable.

## Description

**GetNextVariableName** () is called multiple times to retrieve the *VariableName* and *VendorGuid* of all variables currently available in the system. On each call to **GetNextVariableName** () the previous results are passed into the interface, and on output the interface returns the next variable name data. When the entire variable list has been returned, the error **EFI\_NOT\_FOUND** is returned.

Note that if **EFI\_BUFFER\_TOO\_SMALL** is returned, the *VariableName* buffer was too small for the next variable. When such an error occurs, the *VariableNameSize* is updated to reflect the size of buffer needed. In all cases when calling **GetNextVariableName()** the

*VariableNameSize* must not exceed the actual buffer size that was allocated for *VariableName*.

To start the search, a Null-terminated string is passed in *VariableName*; that is, *VariableName* is a pointer to a Null Unicode character. This is always done on the initial call to **GetNextVariableName**(). When *VariableName* is a pointer to a Null Unicode character, *VendorGuid* is ignored. **GetNextVariableName**() cannot be used as a filter to return variable names with a specific GUID. Instead, the entire list of variables must be retrieved, and the caller may act as a filter if it chooses.

Once ExitBootServices() is performed, variables that are only visible during boot services will no longer be returned. To obtain the data contents or attribute for a variable returned by GetNextVariableName(), the GetVariable() interface is used.

#### Status Codes Returned

| EFI_SUCCESS           | The function completed successfully.                                                                                              |  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| EFI_NOT_FOUND         | The next variable was not found.                                                                                                  |  |
| EFI_BUFFER_TOO_SMALL  | The VariableNameSize is too small for the result. VariableNameSize has been updated with the size needed to complete the request. |  |
| EFI_INVALID_PARAMETER | One of the parameters has an invalid value.                                                                                       |  |
| EFI_DEVICE_ERROR      | The variable name could not be retrieved due to a hardware error.                                                                 |  |



## **Optional Additional PPIs**

## **SEC Platform Information PPI (Optional)**

## EFI\_SEC\_PLATFORM\_INFORMATION\_PPI (Optional)

## **Summary**

This service is the primary handoff state into the PEI Foundation. The Security (SEC) component creates the early, transitory memory environment and also encapsulates knowledge of at least the location of the Boot Firmware Volume (BFV).

#### **GUID**

```
#define EFI_SEC_PLATFORM_INFORMATION_GUID \
{0x6f8c2b35, 0xfef4, 0x448d, 0x82, 0x56, 0xe1, 0x1b, 0x19, 0xd6, 0x10, 0x77};
```

## **Prototype**

#### **Parameters**

```
PlatformInformation
```

Conveys state information out of the SEC phase into PEI. See the **PlatformInformation()** function description.

## Description

This service abstracts platform-specific information. It is necessary to convey this information to the PEI Foundation so that it can discover where to begin dispatching PEIMs. In addition, if the PEI Foundation wishes to move the stack, it can discover the maximum stack capabilities of this platform.

This same information will be placed in a GUIDed HOB with the PPI GUID as the HOB GUID. This allows agents, such as the DXE multiprocessor (MP) driver, to get health information for the boot-strap processor (BSP).



## EFI\_SEC\_PLATFORM\_INFORMATION\_PPI. PlatformInformation()

## **Summary**

This service is the single member of the **EFI SEC PLATFORM INFORMATION PPI** that conveys state information out of the Security (SEC) phase into PEI.

**Draft for Review** 

## **Prototype**

#### **Parameters**

```
PeiServices
```

Pointer to the PEI Services Table.

StructureSize

Pointer to the variable describing size of the input buffer.

PlatformInformationRecord

Pointer to the EFI\_SEC\_PLATFORM\_INFORMATION\_RECORD. Type EFI\_SEC\_PLATFORM\_INFORMATION\_RECORD is defined in "Related Definitions" below.

## **Description**

This service is published by the SEC phase. The SEC phase handoff has an optional **EFI PEI PPI DESCRIPTOR** list as its final argument when control is passed from SEC into the PEI Foundation. As such, if the platform supports the built-in self test (BIST) on IA-32 Intel® architecture or the PAL-A handoff state for Itanium® architecture, this information is encapsulated into the data structure abstracted by this service. This information is collected for the boot-strap processor (BSP) on IA-32, and for Itanium architecture, it is available on all processors that execute the PEI Foundation.

The motivation for this service is that a specific processor register contains this information for each microarchitecture, but the PEI CIS avoids using specific processor registers. Instead, the PEI CIS describes callable interfaces across which data is conveyed. As such, this processor state information that is collected at the reset of the machine is mapped into a common interface. The expectation is that a manageability agent, such as a platform PEIM that logs information for the



platform, would use this interface to determine the viability of the BSP and possibly select an alternate BSP if there are significant errors.

#### **Related Definitions**

Contains information generated by microcode, hardware, and/or the Itanium® processor PAL code about the state of the processor upon reset. Type **EFI HEALTH FLAGS** is defined below.

```
//****************
// EFI HEALTH FLAGS
//*******************************
typedef union {
 struct {
  UINT32
          Status
                             : 2;
                             : 1;
  UINT32
          Tested
  UINT32
         Reserved1
                             :13;
  UINT32 VirtualMemoryUnavailable : 1;
  UINT32 FloatingPointUnavailable : 1;
  UINT32 MiscFeaturesUnavailable : 1;
  UINT32
         Reserved2
                             :12;
                  Bits;
 UINT32
                  Uint32;
} EFI HEALTH FLAGS;
```

Tested is the only common bit between IA-32 and Itanium architecture. IA-32 has the BIST but none of the other capabilities and ignores all bits except Tested. See <u>Health Flag Bit Format</u> for more information on **EFI HEALTH FLAGS**.

#### **Status Codes Returned**

| EFI_SUCCESS          | The data was successfully returned. |  |
|----------------------|-------------------------------------|--|
| EFI_BUFFER_TOO_SMALL | The buffer was too small.           |  |



## PEI to DXE Hand-Off

#### Introduction

The PEI phase of the system firmware boot process performs rudimentary initialization of the system to meet specific minimum system state requirements of the DXE Foundation. The PEI Foundation must have a mechanism of locating and passing off control of the system to the DXE Foundation. PEI must also provide a mechanism for components of DXE and the DXE Foundation to discover the state of the system when the DXE Foundation is invoked. Certain aspects of the system state at handoff are architectural, while other system state information may vary and hence must be described to DXE components.

## **Discovery and Dispatch of the DXE Foundation**

The PEI Foundation uses a special PPI named the <u>DXE Initial Program Load (IPL) PPI</u> to discover and dispatch the DXE Foundation and components that are needed to run the DXE Foundation

The final action of the PEI Foundation is to locate and pass control to the DXE IPL PPI. To accomplish this, the PEI Foundation scans all PPIs by GUID for the GUID matching the DXE IPL PPI. The GUID for this PPI is defined in **EFI DXE IPL PPI**.

## Passing the Hand-Off Block (HOB) List

The <u>DXE IPL PPI</u> passes the Hand-Off Block (HOB) list from PEI to the DXE Foundation when it invokes the DXE Foundation. The handoff state is described in the form of HOBs in the HOB list. The HOB list must contain at least the HOBs listed in the following table.

Table 10-1. Required HOB Types in the HOB List

| Required HOB Type                                                                                  | Usage                                                                                                                                       |
|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Phase Handoff Information Table (PHIT) HOB                                                         | This HOB is required.                                                                                                                       |
| One or more Resource Descriptor HOB(s) describing physical system memory                           | The DXE Foundation will use this physical system memory for DXE.                                                                            |
| Boot-strap processor (BSP) Stack HOB                                                               | The DXE Foundation needs to know the current stack location so that it can move it if necessary, based upon its desired memory address map. |
| BSP BSPStore ("Backing Store Pointer Store") HOB  Note: Itanium <sup>®</sup> processor family only | The DXE Foundation needs to know the current store location so that it can move it if necessary, based upon its desired memory address map. |
| One or more Resource Descriptor HOB(s) describing firmware devices                                 | The DXE Foundation will place this into the GCD.                                                                                            |
| One or more Firmware Volume HOB(s)                                                                 | The DXE Foundation needs this information to begin loading other drivers in the platform.                                                   |
| A Memory Allocation Module HOB                                                                     | This HOB tells the DXE Foundation where it is when allocating memory into the initial system address map.                                   |

#### **Draft for Review**



The above HOB types are defined in the Intel® Platform Innovation Framework for EFI Hand-Off Block (HOB) Specification.

## Handoff Processor State to the DXE IPL PPI

The table below defines the state that processors must be in at handoff to the <u>DXE IPL PPI</u>, for the following processors:

- IA-32 processors
- Itanium® processor family
- Intel® processors using Intel® XScale<sup>TM</sup> technology

Table 10-2. Handoff Processor State to the DXE IPL PPI

| Processor    | State at Handoff                                                                                                          |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------|--|
| IA-32        | In 32-bit flat mode                                                                                                       |  |
| Itanium      | In Itanium processor family physical mode                                                                                 |  |
| Intel XScale | In SuperVisor Mode with a one-to-one virtual-to-physical mapping if there is a memory management unit (MMU) in the system |  |



## 11 Boot Paths

#### Introduction

The <u>PEI Foundation</u> is unaware of the boot path required by the system. It relies on the PEIMs to determine the boot mode (e.g. R0, R1, S3, etc.) and take appropriate action depending on the mode.

To implement this, each PEIM has the ability to manipulate the boot mode using the PEI Service **SetBootMode**() described in <u>Services - PEI</u>.

The PEIM does not change the order in which PEIMs are dispatched depending on the boot mode.

#### **Defined Boot Modes**

The list of <u>possible boot modes</u> is described in the <u>GetBootMode()</u> function description. Framework architecture specifically does not define an upgrade path if new boot modes are defined. This is necessary as the nature of those additional boot modes may work in conjunction with or may conflict with the previously defined boot modes.

## **Priority of Boot Paths**

Within a given PEIM, the priority ordering of the sources of boot mode should be as follows (from highest priority to lowest):

- 1. BOOT IN RECOVERY MODE
- 2. BOOT ON FLASH UPDATE
- 3. BOOT ON S3 RESUME
- 4. BOOT WITH MINIMAL CONFIGURATION
- 5. BOOT WITH FULL CONFIGURATION
- 6. BOOT ASSUMING NO CONFIGURATION CHANGES
- 7. BOOT WITH FULL CONFIGURATION PLUS DIAGNOSTICS
- 8. BOOT WITH DEFAULT SETTINGS
- 9. BOOT ON S4 RESUME
- 10. BOOT ON S5 RESUME
- 11. BOOT ON S2 RESUME

The boot modes listed above are defined in the PEI Service SetBootMode().

#### **Draft for Review**



## **Assumptions**

The following table lists the assumptions that can be made about the system for each sleep state.

**Table 11-1. Boot Path Assumptions** 

| System State         | Description                        | Assumptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R0                   | Cold Boot                          | Cannot assume that the previously stored configuration data is valid.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| R1                   | Warm Boot                          | May assume that the previously stored configuration data is valid.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| S3                   | ACPI Save to RAM Resume            | The previously stored configuration data is valid and RAM is valid. RAM configuration must be restored from nonvolatile storage (NVS) before RAM may be used. The firmware may only modify previously reserved RAM. There are two types of reserved memory. One is the equivalent of the BIOS INT15h, E820 type-4 memory and indicates that the RAM is reserved for use by the firmware. The suggestion is to add another type of memory that allows the OS to corrupt the memory during runtime but that may be overwritten during resume. |
| S4,<br>S5            | Save to Disk Resume,<br>"Soft Off" | S4 and S5 are identical from a PEIM's point of view. The two are distinguished to support follow-on phases. The entire system must be reinitialized but the PEIMs may assume that the previous configuration is still valid.                                                                                                                                                                                                                                                                                                                |
| Boot on Flash Update |                                    | This boot mode can be either an INIT, S3, or other means by which to restart the machine. If it is an S3, for example, the flash update cause will supersede the S3 restart. It is incumbent upon platform code, such as the Memory Initialization PEIM, to determine the exact cause and perform correct behavior (i.e., S3 state restoration versus INIT behavior).                                                                                                                                                                       |

Draft for Review Boot Paths

#### **Architectural Boot Mode PPIs**

There is a possible hierarchy of boot mode PPIs that abstracts the various producers of this variable. It is a hierarchy in that there should be an order of precedence in which each mode can be set. The PPIs and their respective GUIDs are described in Required Architectural PPIs and Optional Architectural PPIs. The hierarchy includes the master PPI, which publishes a PPI that will be depended upon by the appropriate PEIMs, and some subsidiary PPI. For PEIMs that require that the boot mode is finally known, the Master Boot Mode PPI can be used as a dependency.

The following table lists the architectural boot mode PPIs.

Table 11-2. Architectural Boot Mode PPIs

| PPI Name                  | Required or Optional? | PPI Definition in Section                       |
|---------------------------|-----------------------|-------------------------------------------------|
| Master Boot Mode PPI      | Required              | Architectural PPIs: Required Architectural PPIs |
| Boot in Recovery Mode PPI | Optional              | Architectural PPIs: Optional Architectural PPIs |

## Recovery

## Scope

Recovery is the process of reconstituting a system's firmware devices when they have become corrupted. The corruption can be caused by various mechanisms. Most firmware volumes (FVs) in nonvolatile storage (NVS) devices (flash or disk, for example) are managed as blocks. If the system loses power while a block, or semantically bound blocks, are being updated, the storage might become invalid. On the other hand, an errant program or hardware could corrupt the device. The system designers must determine the level of support for recovery based on their perceptions of the probabilities of these events occurring and the consequences.

The designers of a system may choose not to support recovery for the following reasons:

- A system's FV storage media might not support modification after being manufactured. It might be the functional equivalent of a ROM.
- Most mechanisms of implementing recovery require additional FV space that might be too expensive for a particular application.
- A system may have enough FV space and hardware features that the FV can be made sufficiently fault tolerant to make recovery unnecessary.



## **Discovery**

Discovering that recovery is required may be done using a PEIM (for example, by checking a "force recovery" jumper) or the PEI Foundation itself. The PEI Foundation might discover that a particular PEIM has not validated correctly or that an entire firmware has become corrupted.

## **General Recovery Architecture**

The concept behind recovery is to preserve enough of the system firmware so that the system can boot to a point where it can do the following:

- Read a copy of the data that was lost from chosen peripherals.
- Reprogram the firmware volume (FV) with that data.

Preserving the recovery firmware is a function of the way the FV store is managed, which is generally beyond the scope of this document. For the purpose of this description, it is expected that the PEIMs and other contents of the FVs that are required for recovery will be marked. The FV store architecture must then preserve marked items, either by making them unalterable (possibly with hardware support) or protect them using a fault-tolerant update process. Note that a PEIM is required to be in a fault-tolerant area if it indicates it is required for recovery or if a PEIM that is required for recovery depends on it. This architecture also assumes that it is fairly easy to determine that FVs have become corrupted.

The PEI Dispatcher then proceeds as normal. If it encounters PEIMs that have been corrupted (for example, by receiving an incorrect hash value), it must change the boot mode to "recovery." Once set to recovery, other PEIMs must not change it to one of the other states. After the PEI Dispatcher has discovered the system is in recovery mode, it will restart itself and dispatch only those PEIMs that are required for recovery.

A PEIM can also detect a catastrophic condition or a forced-recovery event and inform the PEI Dispatcher that it needs to proceed with a recovery dispatch. A PEIM can alert the PEI Foundation to start recovery by setting the present boot mode to recovery. The PEI Foundation will then reset the boot mode to **BOOT IN RECOVERY MODE** and start the dispatch from the beginning with **BOOT IN RECOVERY MODE** as the sole value for the mode.

## **®** NOTE

At this point a physical reset of the system has not occurred. The PEI Dispatcher has only cleared all state information and restarted itself.

It is possible that a PEIM could be built to handle the portion of the recovery that would initialize the recovery peripherals (and the buses they reside on) and then to read the new images from the peripherals and update the FVs.

It is considered far more likely that the PEI will transition to DXE because DXE is designed to handle access to peripherals. This has the additional benefit that, if DXE then discovers that a device has become corrupted, it may institute recovery without transferring control back to the PEI.



Draft for Review Boot Paths

Since the PEI Foundation does not have a list of what to dispatch, how does it know if an area of invalid space in an FV should have contained a PEIM or not? The PEI Foundation should discover most corruption as an incidental result of its search for PEIMs. In this case, if the PEI Foundation completes its dispatch process without discovering enough static system memory to start DXE, then it should go into recovery mode.

Pre-EFI Initialization Core Interface Specification (PEI CIS)

**Draft for Review** 





**12** 

## **PEI Physical Memory Usage**

#### Introduction

This section describes how physical system memory is used during PEI. The rules for using physical system memory are different <u>before</u> and <u>after</u> permanent memory registration within the PEI execution.

## **Before Permanent Memory Is Installed**

## **Discovering Physical Memory**

Before permanent memory is installed, the minimum exit condition for the PEI phase is that it has enough physical system memory to run PEIMs and the <u>DXE IPL PPI</u> that require permanent memory. These memory-aware PEIMs may discover and initialize additional system memory, but in doing so they must not cause loss of data in the physical system memory initialized during the earlier phase. The required amount of memory initialized and tested by PEIMs in these two phases is platform dependent.

Before permanent memory is installed, a PEIM may not assume any area of physical memory is present and initialized. During this early phase, a PEIM—usually one specific to the chipset memory controller—will initialize and test physical memory. When this PEIM has initialized and tested the physical memory, it will register the memory using the PEI Memory Service <a href="InstallPeiMemory">InstallPeiMemory</a>(), which in turn will cause the PEI Foundation to create an initial Hand-Off Block (HOB) list and describe the memory. The memory that is present, initialized, and tested will reside in resource descriptor HOBs in the initial HOB list (see the Intel® Platform Innovation Framework for EFI Hand-Off Block (HOB) Specification for more information). This memory allocation PEIM may also choose to allocate some of this physical memory by doing the following:

- Creating memory allocation HOBs, as described in <u>After Permanent Memory Is Installed:</u> <u>Within PEI Memory</u>
- Using the memory allocation services AllocatePages () and AllocatePool ()

Once permanent memory has been installed, the resources described in the HOB list are considered permanent system memory.



## **Using Physical Memory**

A PEIM that requires permanent, fixed memory allocation must schedule itself to run after **EFI PEI PERMANENT MEMORY INSTALLED PPI** is installed. To schedule itself, the PEIM can do one of the following:

- Put this PPI's GUID into the depex of the PEIM.
- Register for a notification.

The PEIM can then allocate Hand-Off Blocks (HOBs) and other memory using the same mechanisms described in <u>Allocating Physical Memory</u>.

The <u>AllocatePool()</u> service can be invoked at any time during the boot phase to discover temporary memory that will have its location translated, even before permanent memory is installed.

## After Permanent Memory Is Installed

## **Allocating Physical Memory**

After permanent memory is installed, PEIMs may allocate memory in four ways:

- Using a GUID Extension HOB
- Within the PEI free memory space
- Outside of PEI memory
- Using the PEI Service AllocatePages ()

## **Allocating Memory Using GUID Extension HOBs**

A PEIM may allocate memory for its private use by constructing a GUID Extension HOB and using the private data area defined by the GUIDed name of the HOB for private data storage.

See the *Intel*® *Platform Innovation Framework for EFI Hand-Off Block (HOB) Specification* for HOB construction rules.

## **Allocating Memory within PEI Memory**

A PEIM may allocate memory from PEI free memory space, from the top of the memory range between <code>PHIT->EfiFreeMemoryTop</code> and <code>PHIT->EfiFreeMemoryBottom</code>. To do so, the PEIM must create a memory allocation HOB that describes the allocated memory range. The allocated memory is assumed to be fixed by DXE and will not be moved unless explicitly directed to do so by a PEIM.

Perform the following steps to allocate memory within PEI memory:

- 1. Determine *NewHobSize*, where *NewHobSize* is the size in bytes of the memory allocation HOB to be created.
- 2. Determine *MemoryAllocationSize*, where *MemoryAllocationSize* is the size in bytes of the memory allocation range.
- 3. Check free memory to ensure there is enough free memory available. This is performed by checking that (NewHobSize + MemoryAllocationSize) <= PHIT->EfiFreeMemoryTop PHIT->EfiFreeMemoryBottom).



- 4. Construct the memory allocation HOB at PHIT->EfiFreeMemoryBottom.
- 5. Set PHIT->EfiFreeMemoryTop = PHIT->EfiFreeMemoryTop MemoryAllocationSize.
- 6. Set PHIT->EfiFreeMemoryBottom = PHIT->EfiFreeMemoryBottom + NewHobSize.

## Allocating Memory outside of PEI Memory

Although it is discouraged, a PEIM can allocate memory outside the memory declared for use in PEI, between <code>PHIT->EfiMemoryTop</code> and <code>PHIT->EfiMemoryBottom</code>, by creating a memory allocation HOB.

Perform the following steps to allocate memory outside of PEI memory:

- 1. Determine *NewHobSize*, where *NewHobSize* is the size in bytes of the memory allocation HOB to be created.
- 2. Determine *MemoryAllocationSize*, where *MemoryAllocationSize* is the size in bytes of the memory allocation range.
- 3. Check free memory to ensure that there is enough free memory available. To do so, check that (NewHobSize <= PHIT->EfiFreeMemoryTop PHIT->EfiFreeMemoryBottom).
- 4. Scan the *HobList* for the next resource descriptor that describes memory outside of PEI memory whose size is greater than or equal to *MemoryAllocationSize*. The memory in the physical resource descriptor must be present, initialized, and tested.
- 5. Scan the *HobList* for memory allocation HOBs that overlap the selected memory range found in step 3. If no free memory is found, return to step 3.
- 6. Construct the memory allocation HOB at PHIT->EfiFreeMemoryBottom.
- 7. Set PHIT->EfiFreeMemoryBottom = PHIT->EfiFreeMemoryBottom + NewHobSize.

## **Allocating Memory Using PEI Service**

A PEIM may allocate memory using the PEI Service <u>AllocatePages()</u>. Use the <u>EFI\_MEMORY\_TYPE</u> values to specify the type of memory to allocate; type <u>EFI\_MEMORY\_TYPE</u> is defined in <u>AllocatePages()</u> in the *EFI 1.10 Specification*.

Pre-EFI Initialization Core Interface Specification (PEI CIS)

**Draft for Review** 





# Special Paths Unique to the Itanium® Processor Family

#### Introduction

The Itanium<sup>®</sup> processor family supports the full complement of <u>boot modes</u> listed in the PEI CIS. In addition, however, Itanium<sup>®</sup> architecture requires an augmented flow. This flow includes a "recovery check call" in which all processors execute the PEI Foundation when an Itanium platform restarts. Each processor has its own version of temporary memory such that there are as many concurrent instances of PEI execution as there are Itanium processors.

There is a point in the multiprocessor flow, however, when all processors have to call back into the Processor Abstraction Layer A (PAL-A) component to assess whether the processor revisions and PAL-B binaries are compatible. This callback into the PAL-A does not preserve the state of the temporary memory, however. When the PAL-A returns control back to the various processors, the PEI Foundation and its associated data structures have to be reinstantiated.

At this point, however, the flow of the PEI phase is the same as for IA-32 Intel<sup>®</sup> architecture in that all processors make forward progress up through invoking the <u>DXE IPL PPI</u>.

## **Unique Boot Paths for Itanium® Architecture**

Intel<sup>®</sup> Itanium<sup>®</sup> processors possess two unique boot paths that also invoke the dispatcher located at the System Abstraction Layer entry point (SALE\_ENTRY):

- Processor INIT
- Machine Check (MCHK)

INIT and MCHK are two asynchronous events that start up the Security (SEC) code/dispatcher in an Itanium®-based system. The Framework security module is transparent during all the code paths except for the recovery check call that happens during a cold boot. The PEIMs that handle these events are architecture aware and do not return control to the PEI Dispatcher. They call their respective architectural handlers in the operating system.

The figure below shows the boot path for INIT and MCHK events.





Figure 13-1. Itanium Processor Boot Path (INIT and MCHK)

## **Min-State Save Area**



When the Processor Abstraction Layer (PAL) hands control to the dispatcher, it will supply the following:

- Unique handoff state in the registers
- A pointer, called the *min-state pointer*, to the minimum-state saved buffer area

This buffer is a unique per-processor save area that is registered to each processor during the normal OS boot path. The Framework architecture defines a unique, Framework-specific data pointer, **EFI PEI MIN STATE DATA**, that is attached to this min-state pointer. This data structure is defined in the next topic.

The figure below shows a typical organization of a min-state buffer. The EFI Data Pointer references **EFI PEI MIN STATE DATA**.



Figure 13-2. Min-State Buffer Organization



## EFI\_PEI\_MIN\_STATE\_DATA



This data structure is for the Itanium® processor family only.

## Summary

A structure that encapsulates the Processor Abstraction Layer (PAL) min-state data structure for purposes of firmware state storage and reference.

## **Prototype**

```
typedef struct {
 UINT64
            OsInitHandlerPointer;
 UINT64
            OsInitHandlerGP;
 UINT64
            OsInitHandlerChecksum;
 UINT64
UINT64
             OSMchkHandlerPointer;
             OSMchkHandlerGP;
             OSMchkHandlerChecksum;
 UINT64
 UINT64
             PeimInitHandlerPointer:
             PeimInitHandlerGP;
 UINT64
 UINT64
             PeimInitHandlerChecksum;
             PeimMchkHandlerPointer:
 UINT64
             PeimMchkHandlerGP;
 UINT64
             PeimMckhHandlerChecksum;
 UINT64
 UINT64
             TypeOfOSBooted;
 UINT8
             MinStateReserved[0x400];
             OEMReserved[0x400];
 UINT8
} EFI PEI MIN STATE DATA;
```

#### **Parameters**

#### OsInitHandlerPointer

The address of the operating system's INIT handler. The INIT is a restart type for the Itanium processor family.

#### OsInitHandlerGP

The value of the operating system's INIT handler's General Purpose (GP) register. Per the calling conventions for the Itanium processor family, the GP must be set before invoking the function.

#### OsInitHandlerChecksum

A 64-bit checksum across the contents of the operating system's INIT handler. This can be used by the EFI firmware to corroborate the integrity of the INIT handler prior to invocation.

#### OSMchkHandlerPointer

The address of the operating system's Machine Check (MCHK) handler. MCHK is a restart type for the Itanium processor family.

#### **Draft for Review**

Special Paths Unique to the Itanium® Processor Family

#### OSMchkHandlerGP

The value of the operating system's MCHK handler's GP register. Per the calling conventions for the Itanium processor family, the GP must be set before invoking the function.

#### OSMchkHandlerChecksum

A 64-bit checksum across the contents of the operating system's MCHK handler. This can be used by the EFI firmware to corroborate the integrity of the MCHK handler prior to invocation.

#### PeimInitHandlerPointer

The address of the PEIM's INIT handler.

#### PeimInitHandlerGP

The value of the PEIM's INIT handler's GP register. Per the calling conventions for the Itanium processor family, the GP must be set before invoking the function.

#### PeimInitHandlerChecksum

A 64-bit checksum across the contents of the PEIM's INIT handler. This can be used by the EFI firmware to corroborate the integrity of the INIT handler prior to invocation.

#### PeimMchkHandlerPointer

The address of the PEIM's MCHK handler.

#### PeimMchkHandlerGP

The value of the PEIM's MCHK handler's GP register. Per the calling conventions for the Itanium processor family, the GP must be set before invoking the function.

#### PeimMckhHandlerChecksum

A 64-bit checksum across the contents of the PEIM's MCHK handler. This can be used by the EFI firmware to corroborate the integrity of the MCHK handler prior to invocation.

#### TypeOfOSBooted

Details the type of operating system that was originally booted. This allows for different preliminary processing in firmware based upon the target OS.

#### MinStateReserved

Reserved bytes that must not be interpreted by OEM firmware. Future versions of EFI may choose to expand in this range.

#### **OEMReserved**

Reserved bytes for the OEM. EFI core components should not attempt to interpret the contents of this region.



### **Description**

A 64-bit EFI data pointer is defined at the beginning of the Itanium processor family min-state data structure. This data pointer references an **EFI\_PEI\_MIN\_STATE\_DATA** structure that is defined above. This latter structure contains the entry points of INIT and MCHK code blocks. The pointers are defined such that the INIT and MCHK code can be either written as ROM-based PEIMs or as DXE drivers. The distinction between PEIM and DXE driver are at the OEM's discretion.

In Itanium<sup>®</sup> architecture, the EFI firmware must register a min-state with the PAL. This min-state is memory when the PAL code can deposit processor-specific information upon various restart events (INIT, RESET, Machine Check). Upon receipt of INIT or MCHK, the EFI firmware shall first invoke the PEIM INIT or MCHK handlers, respectively, and then the OS INIT or MCHK handler. The min-state data structure is a natural location from which to reference the EFI data structure that contains these latter entry points.

### **Dispatching Itanium® Processor Family PEIMs**

The Itanium® processor family dispatcher starts dispatching all the PEIMs as it resolves the dependency grammar contained within their headers. Because all Itanium processors enter into SALE\_ENTRY for a recovery check, some of the PEIMs will contain multiprocessor (MP) code and will work on all processors. The behavior of a particular PEIM that is dispatched depends on the following:

- Handoff state given by the Processor Abstraction Layer (PAL)
- The boot mode flag

Once the processor runs some code and one of the recovery check PEIM determines that the firmware needs to be recovered, it flips the boot flag to recovery and invokes the dispatcher again in recovery mode.

If it is a nonrecovery situation (normal boot), then the recovery check PEIM wakes up all the processors and returns them to PAL-A for further initialization. Note that when control for a normal boot returns back to the PAL to run PAL-B code, all of the register contents are lost. When control returns to the dispatcher, the PEIMs gain control in the dispatched order and can determine the memory topology (if needed in a platform implementation) by reading the memory controller registers of the chipset. The PEIMs can then build Hand-Off Blocks (HOBs).

When the first phase is done, there will be coherent memory on the system that all the node processors can see. The system then begins to execute the dispatcher in a second phase, during which it builds HOBs. On a multinode system with many processors, the configuration of memory may take several steps and therefore quite a bit of code.

When the second phase is done, the last PEIM will build DXE as described in <u>PEI to DXE Handoff</u> and hand control to the Framework DXE phase for further initialization of the platform.

The figure below depicts the initial flow between PAL-A , PAL-B, and the PEI Foundation located at SALE\_ENTRY point.





Figure 13-3. Boot Path in Itanium Processors

Pre-EFI Initialization Core Interface Specification (PEI CIS)

**Draft for Review** 





### 14

## **Security (SEC) Phase Information**

### Introduction

The Security (SEC) phase is the first phase in the Framework architecture and is responsible for the following:

- Handling all platform restart events
- Creating a temporary memory store
- Serving as the root of trust in the system
- Passing handoff information to the PEI Foundation

In addition to the minimum architecturally required handoff information, the SEC phase can pass optional information to the PEI Foundation, such as the <u>SEC Platform Information PPI</u> or information about the health of the processor.

The tasks listed above are common to all processor microarchitectures. However, there are some additions or differences between IA-32 and Itanium® processors, which are discussed in <a href="Processor-Specific Details">Processor-Specific Details</a>.

### Responsibilities

### **Handling All Platform Restart Events**

The Security (SEC) phase is the unit of processing that handles all platform restart events, including the following:

- Applying power to the system from an unpowered state
- Restarting the system from an active state
- Receiving various exception conditions

The SEC phase is responsible for aggregating any state information so that some PEIM can deduce the health of the processor upon the respective restart.

### **Creating a Temporary Memory Store**

The Security (SEC) phase is also responsible for creating some temporary memory store. This temporary memory store can include but is not limited to programming the processor cache to behave as a linear store of memory. This cache behavior is referred to as "no evictions mode" in that access to the cache should always represent a hit and not engender an eviction to the main memory backing store; this "no eviction" is important in that during this early phase of platform evolution, the main memory has not been configured and such as eviction could engender a platform failure.

### Serving As the Root of Trust in the System

Finally, the Security (SEC) phase represents the root of trust in the system. Any inductive security design in which the integrity of the subsequent module to gain control is corroborated by the caller

#### **Draft for Review**



must have a root, or "first," component. For any Framework deployment, the SEC phase represents the initial code that takes control of the system. As such, a platform or technology deployment may choose to authenticate the PEI Foundation from the SEC phase before invoking the PEI Foundation.

### Passing Handoff Information to the PEI Foundation

Regardless of the other responsibilities listed in this section, the Security (SEC) phase's final responsibility is to convey the following handoff information to the PEI:

- State of the platform
- Location of the Boot Firmware Volume (BFV)
- Size of the temporary RAM

This handoff information listed above is passed to the PEI as arguments in the **EFI PEI STARTUP DESCRIPTOR** data structure. The SEC phase uses this data structure to push the handoff information on the stack and invoke the PEI.

### **SEC Platform Information PPI**

Handoff information is passed from the Security (SEC) phase to the PEI Foundation using the data structure **EFI PEI STARTUP DESCRIPTOR**. It is a **mandatory** data structure that provides the minimum amount of information from the SEC phase that is required to initialize the PEI Foundation and PEI operational environment.

In addition, however, an **optional** PPI, **EFI SEC PLATFORM INFORMATION PPI**, can be used to pass handoff information from SEC to the PEI Foundation. This PPI abstracts platform-specific information that the PEI Foundation needs to discover where to begin dispatching PEIMs. It can be part of the PPI list that is included as the final argument of the **EFI PEI STARTUP DESCRIPTOR** data structure.

### **Health Flag Bit Format**

### **Health Flag Bit Format**

The Health flag contains information that is generated by microcode, hardware, and/or the Itanium® processor Processor Abstraction Layer (PAL) code about the state of the processor upon reset. Type **EFI HEALTH FLAGS** is defined in **SEC PLATFORM INFORMATION PPI.PlatformInformation()**.

In an Itanium®-based system, the Health flag is passed from PAL-A after restarting. It is the means by which the PAL conveys the state of the processor to the firmware, such as EFI. The handoff state is separated between the PAL and EFI because the code is provided by different vendors; Intel provides the PAL and various OEMs design the EFI firmware.

The Health flag is used by both IA-32 and Itanium® architectures, but *Tested* (Te) is the only common bit. IA-32 has the built-in self-test (BIST), but none of the other capabilities.







### **Health Flag Bit Format**

Test Status (implementation dependent)

The table below explains the bit fields in the Health flag. IA-32 ignores all bits except *Tested* (Te).

Table 14-1. Health Flag Bit Description

| Field | Parameter Name in EFI HEALTH FLAGS | Bit# | Description                                                                                                                                                                        |
|-------|------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| State | Status                             | 0:1  | A 2-bit field indicating self-test state after reset. For more information, see <u>Self-Test State Parameter</u> .                                                                 |
| Те    | Tested                             | 2    | A 1-bit field indicating whether testing has occurred. If this field is zero, the processor has not been tested, and no further fields in the self-test State parameter are valid. |
| Vm    | VirtualMemoryUnavailable           | 16   | A 1-bit field. If set to 1, indicates that virtual memory features are not available.                                                                                              |
| la    | Ia32ExecutionUnavailable           | 17   | A 1-bit field. If set to 1, indicates that IA-32 execution is not available.                                                                                                       |
| Fp    | FloatingPointUnavailable           | 18   | A 1-bit field. If set to 1, indicates that the floating point unit is not available.                                                                                               |

#### **Draft for Review**



| Field | Parameter Name in EFI HEALTH FLAGS | Bit # | Description                                                                                                                                                                                                                                                                                                        |
|-------|------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mf    | MiscFeaturesUnavailable            | 19    | A 1-bit field. If set to 1, indicates miscellaneous functional failure other than vm, ia, or fp. The test status field provides additional information on test failures when the State field returns a value of performance restricted or functionally restricted. The value returned is implementation dependent. |

### **Self-Test State Parameter**

Self-test state parameters are defined in the same format for IA-32 Intel® processors and the Intel® Itanium® processor family. Some of the test status bits may not be relevant to IA-32 processors. In that case, these bits will read **NULL** on IA-32 processors.

The table below indicates the meanings for various values of the self-test State parameter (bits 0:1) of the Health flag.

Table 14-2. Self-Test State Bit Values

| State                   | Value | Description                                                                             |
|-------------------------|-------|-----------------------------------------------------------------------------------------|
| Catastrophic Failure    | N/A   | Processor is not executing.                                                             |
| Healthy                 | 00    | No failure in functionality or performance.                                             |
| Performance Restricted  | 01    | No failure in functionality but performance is restricted.                              |
| Functionally Restricted | 10    | Some code may run but functionality is restricted and performance may also be affected. |

If the state field indicates that the processor is functionally restricted, then the <u>vm</u>, <u>ia</u>, and <u>fp</u> fields in the Health flag specify additional information about the functional failure. See the table in <u>Health Flag Bit Format</u> for a description of these fields.

To further qualify "Functionally Restricted," the following requirements will be met:

• The processor or PAL (for the Itanium processor family) has detected and isolated the failing component so that it will not be used.



- The processor must have at least one functioning memory unit, arithmetic logic unit (ALU), shifter, and branch unit.
- The floating-point unit may be disabled.
- For the Itanium processor family, the Register Stack Engine (RSE) is not required to work, but register renaming logic must work properly.
- The paths between the processor-controlled caches and the register files must work during the tests
- Loads from the firmware address space must work correctly.

### **Processor-Specific Details**

#### SEC Phase in IA-32 Intel® Architecture

In 32-bit Intel® architecture (IA-32), the Security (SEC) phase of the Framework is responsible for several activities:

- Locating the PEI Foundation
- Passing control directly to PEI using an architecturally defined handoff state
- Initializing processor-controlled memory resources, such as the processor data cache, that can be used as a linear extent of memory for a call stack (if supported)

The figure below shows the steps completed during PEI initialization for IA-32.



Figure 14-1. PEI Initialization Steps in IA-32

### **SEC Phase in the Itanium® Processor Family**

Itanium® architecture contains enough hooks to authenticate the PAL-A and PAL-B code distributed by the processor vendor.

The internal microcode on the processor silicon that starts up on a power-good reset finds the first layer of processor abstraction code (called PAL-A) located in the Boot Firmware Volume (BFV) using architecturally defined pointers in the BFV. It is the responsibility of this microcode to authenticate that the PAL-A code layer from the processor vendor has not been tampered.

If the authentication of the PAL-A layer passes, then control passes on to the PAL-A layer. The PAL-A layer then authenticates the next layer of processor abstraction code (called PAL-B) before passing control to it.

In addition, the SEC phase of the Framework is also responsible for locating the PEI Foundation and verifying its authenticity.

The figure below summarizes the SEC phase in the Itanium® processor family.





Figure 14-2. Security (SEC) Phase in the Itanium Processor Family



# Returned Status Codes

### **Returned Status Codes**

EFI interfaces return an **EFI STATUS** code. The topics in this section discuss the following:

- Ranges of EFI\_STATUS codes
- Success codes
- Error codes
- Warning codes

Error codes also have their highest bit set, so all error codes have negative values. The range of status codes that have the highest bit set and the next to highest bit clear are reserved for use by EFI. The range of status codes that have both the highest bit set and the next to highest bit set are reserved for use by OEMs.

Success and warning codes have their highest bit clear, so all success and warning codes have positive values. The range of status codes that have both the highest bit clear and the next to highest bit clear are reserved for use by EFI. The range of status code that have the highest bit clear and the next to highest bit set are reserved for use by OEMs.

### **EFI\_STATUS Codes Ranges**

The following table lists the ranges of **EFI STATUS** codes.

Table 15-1. EFI\_STATUS Codes Ranges

| 0x0000000-<br>0x3fffffff  | 0x000000000000000000000000000000000000  | Success and warning codes reserved for use by EFI. See EFI STATUS Success Codes (High Bit Clear) and EFI STATUS Warning Codes (High Bit Clear) for valid values in this range.   |
|---------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x4000000-<br>0x7fffffff  | 0x4000000000000000-<br>0x7fffffffffffff | Success and warning codes reserved for use by OEMs.                                                                                                                              |
| 0x8000000-<br>0xbfffffff  | 0x800000000000000000000000000000000000  | Error codes reserved for use by EFI. See EFI STATUS Error Codes (High Bit Set) for valid values for this range.                                                                  |
| 0xc0000000-<br>0xffffffff | 0xc00000000000000000000000000000000000  | Error codes reserved for use by OEMs.                                                                                                                                            |
| 0x0000000-<br>0x3fffffff  | 0x000000000000000000000000000000000000  | Success and warning codes reserved for use by EFI. See  EFI STATUS Success Codes (High Bit Clear) and EFI STATUS  Warning Codes (High Bit Clear) for valid values in this range. |



### EFI\_STATUS Success Codes (High Bit Clear)

The following table lists the success codes for **EFI STATUS**.

Table 15-2. EFI\_STATUS Success Codes (High Bit Clear)

| Mnemonic    | Value | Description                           |
|-------------|-------|---------------------------------------|
| EFI_SUCCESS | 0     | The operation completed successfully. |

### **EFI\_STATUS** Error Codes (High Bit Set)

The following table lists the error codes for **EFI\_STATUS**.

Table 15-3. EFI\_STATUS Error Codes (High Bit Set)

| Mnemonic              | Value | Description                                                                                                                                          |
|-----------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| EFI_LOAD_ERROR        | 1     | The image failed to load.                                                                                                                            |
| EFI_INVALID_PARAMETER | 2     | A parameter was incorrect.                                                                                                                           |
| EFI_UNSUPPORTED       | 3     | The operation is not supported.                                                                                                                      |
| EFI_BAD_BUFFER_SIZE   | 4     | The buffer was not the proper size for the request.                                                                                                  |
| EFI_BUFFER_TOO_SMALL  | 5     | The buffer is not large enough to hold the requested data. The required buffer size is returned in the appropriate parameter when this error occurs. |
| EFI_NOT_READY         | 6     | There is no data pending upon return.                                                                                                                |
| EFI_DEVICE_ERROR      | 7     | The physical device reported an error while attempting the operation.                                                                                |
| EFI_WRITE_PROTECTED   | 8     | The device cannot be written to.                                                                                                                     |
| EFI_OUT_OF_RESOURCES  | 9     | A resource has run out.                                                                                                                              |
| EFI_VOLUME_CORRUPTED  | 10    | An inconstancy was detected on the file system causing the operating to fail.                                                                        |
| EFI_VOLUME_FULL       | 11    | There is no more space on the file system.                                                                                                           |
| EFI_NO_MEDIA          | 12    | The device does not contain any medium to perform the operation.                                                                                     |
| EFI_MEDIA_CHANGED     | 13    | The medium in the device has changed since the last access.                                                                                          |
| EFI_NOT_FOUND         | 14    | The item was not found.                                                                                                                              |

| Mnemonic                 | Value | Description                                                                                                |
|--------------------------|-------|------------------------------------------------------------------------------------------------------------|
| EFI_ACCESS_DENIED        | 15    | Access was denied.                                                                                         |
| EFI_NO_RESPONSE          | 16    | The server was not found or did not respond to the request.                                                |
| EFI_NO_MAPPING           | 17    | A mapping to a device does not exist.                                                                      |
| EFI_TIMEOUT              | 18    | The timeout time expired.                                                                                  |
| EFI_NOT_STARTED          | 19    | The protocol has not been started.                                                                         |
| EFI_ALREADY_STARTED      | 20    | The protocol has already been started.                                                                     |
| EFI_ABORTED              | 21    | The operation was aborted.                                                                                 |
| EFI_ICMP_ERROR           | 22    | An ICMP error occurred during the network operation.                                                       |
| EFI_TFTP_ERROR           | 23    | A TFTP error occurred during the network operation.                                                        |
| EFI_PROTOCOL_ERROR       | 24    | A protocol error occurred during the network operation.                                                    |
| EFI_INCOMPATIBLE_VERSION | 25    | The function encountered an internal version that was incompatible with a version requested by the caller. |
| EFI_SECURITY_VIOLATION   | 26    | The function was not performed due to a security violation.                                                |
| EFI_CRC_ERROR            | 27    | A CRC error was detected.                                                                                  |
| EFI_NOT_AVAILABLE_YET    | 28    | The service is not available yet because one of its dependencies has not been satisfied yet.               |
| EFI_UNLOAD_IMAGE         | 29    | If this value is returned by an EFI image, then the image should be unloaded.                              |



### **EFI\_STATUS** Warning Codes (High Bit Clear)

The following table lists the warning codes for **EFI\_STATUS**.

Table 15-4. EFI\_STATUS Warning Codes (High Bit Clear)

| Mnemonic                  | Value | Description                                                                                            |
|---------------------------|-------|--------------------------------------------------------------------------------------------------------|
| EFI_WARN_UNKOWN_GLYPH     | 1     | The Unicode string contained one or more characters that the device could not render and were skipped. |
| EFI_WARN_DELETE_FAILURE   | 2     | The handle was closed, but the file was not deleted.                                                   |
| EFI_WARN_WRITE_FAILURE    | 3     | The handle was closed, but the data to the file was not flushed properly.                              |
| EFI_WARN_BUFFER_TOO_SMALL | 4     | The resulting buffer was too small, and the data was truncated to the buffer size.                     |

16

## **Dependency Expression Grammar**

### **Dependency Expression Grammar**

This topic contains an example BNF grammar for a PEIM dependency expression compiler that converts a dependency expression source file into a dependency section of a PEIM stored in a firmware volume.

### **Example Dependency Expression BNF Grammar**

```
<depex> ::= <bool>
<bool>
                                                       ::= <bool> AND <term>
                                                                    <term>
                                                 ::= NOT <factor>
<term>
                                                                  <factor>
<factor> ::= <bool>
                                                                              TRUE
                                                                             FALSE
                                                                         GUID
<guid> ::= '{' <hex32> ',' <hex16> ',' <hex16> ','
                                                                                 <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' <hex8> ',' 
<hex32> ::= <hexprefix> <hexvalue>
<hex16> ::= <hexprefix> <hexvalue>
<hex8> ::= <hexprefix> <hexvalue>
<hexprefix>::= '0' 'x'
                                                                   '0' 'X'
<hexvalue> ::= <hexdigit> <hexvalue>
                                                                 <hexdigit>
<hexdigit> ::= [0-9]
                                                                    | [a-f]
                                                                         [A-F]
```

### **Sample Dependency Expressions**

The following contains three examples of source statements using the BNF grammar from above along with the opcodes, operands, and binary encoding that a dependency expression compiler would generate from these source statements.

```
//
// Source
//
EFI_PEI_CPU_IO_PPI_GUID AND EFI_PEI_READ_ONLY_VARIABLE_ACCESS_PPI_GUID
END
//
// Opcodes, Operands, and Binary Encoding
//
```



# Pre-EFI Initialization Core Interface Specification (PEI CIS)

### **Draft for Review**

| ADDR   | BINARY                                  | MNEMONIC                |
|--------|-----------------------------------------|-------------------------|
| =====  | ======================================= | ========                |
| 0x00:  | 02                                      | PUSH                    |
| 0x01 : | 26 25 73 b0 c8 38 40 4b                 | EFI_PEI_CPU_IO_PPI_GUID |
|        | 88 77 61 c7 b0 6a ac 45                 |                         |
| 0x11 : | 02                                      | PUSH                    |
| 0x12 : | b1 cc ba 26 42 6f d4 11                 |                         |
| EFI_PE | I_READ_ONLY_VARIABLE_ACCESS             | _PPI_GUID               |
|        | bc e7 00 80 c7 3c 88 81                 |                         |
| 0x22 : | 03                                      | AND                     |
| 0x23:  | 08                                      | END                     |