# LibreSilicon process HKUST (NFF)

### David Lanzendörfer

May 15, 2018

#### Abstract

Copyright © 2017 LANCEVILLE TECHNOLOGY GROUP CO., LIMITED. All rights reserved.

This process is licensed under the Libre Silicon public license; you can redistribute it and/or modify it under the terms of the Libre Silicon public license as published by the Libre Silicon alliance, either version 1 of the License, or (at your option) any later version.

This design is distributed in the hope that it will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the Libre Silicon Public License for more details.

This document is part of the specification of the free silicon manufacturing standard for manufacturing the LibreSilicon standard logic cells<sup>1</sup> and related free technology nodes from the LibreSilicon project.

For this initial revision 0.1 a gate-first approach has been chosen which led to the choice of polysilicon as the gate electrode material because of the simplicity of the gate alignment. For better isolation properties of the transistors and gates in overall a box-isolation approach has been chosen. All of these choices have been made with the future scale down from the recent  $1\mu m$  to smaller structure sizes. **This process is for manufacturing**  $1\mu m$  **only!** But further releases which will have been tested with smaller structure sizes can be expected.

https://github.com/chipforge/StdCellLib

Process Flow of Lanceville Technologies LibreSilicon 180nm

• Project: LibreSilicon  $1\mu m$ 

• Name: Lanceville Technologies Group

• Substrate: P-Substrate silicon wafer <100>

• Date: May 15, 2018

## 1 Shallow trench isolation

| Step<br>Number | Equipment                                                                          | Location | Cleanliness           | Process                        | Requirements                         | Wafer<br>Cleanliness |
|----------------|------------------------------------------------------------------------------------|----------|-----------------------|--------------------------------|--------------------------------------|----------------------|
| 1.1            | A3: Sulfuric Cleaning                                                              | P201000  | Clean                 | Initial Cleaning               | H2SO4 + H2O2, 10mins @ 120°C         | Clean                |
| 1.2            | A2: HF:H2O (1:50)                                                                  | P201000  | Clean                 | HF dip                         | 1 min                                | Clean                |
| 1.3            | Spin Dryer-A                                                                       | P201000  | Clean                 | Dry the wafer automatically    |                                      | Clean                |
| 1.4            | Diff. Furnace-D2 Dry/Wet<br>Oxidation                                              | P201000  | Clean                 | Hard mask dioxide growth       | 100nm, 5 minutes 30 seconds @ 1050°C | Clean                |
| 1.5            | B1: Sulfuric Cleaning                                                              | P201000  | Clean                 | Standard Cleaning              | H2SO4 + H2O2, 10mins @ 120°C         | Clean                |
| 1.6            | Spin Dryer-B                                                                       | P201000  | Clean                 | Dry the wafer automatically    |                                      | Clean                |
| 1.7            | SVG Coater Track                                                                   | P200100  | Clean /<br>Semi clean | HMDS, PR coating, soft<br>bake | AZ 504, 1.2µm, soft bake: 110C 1min  | Clean                |
| 1.8            | ASML Stepper                                                                       | P200100  | Clean /<br>Semi clean | Exposure of the "active" layer | ??                                   | Clean                |
| 1.9            | SVG Developer Track                                                                | P200100  | Clean /<br>Semi clean | Develop, Hard bake             | FHD-5, 1min; hard bake: 120C, 1min   | Clean                |
| 1.10           | C3: BOE                                                                            | P201000  | Clean                 | Oxide Etch                     | 3 minutes 10 seconds                 | Clean                |
| 1.11           | E4: Resist Strip                                                                   | P201000  | Clean /<br>Semi clean | Sulfuric resist strip          | H2SO4 + H2O2,120C, 10mins            | Clean                |
| 1.12           | Spin Dryer-E                                                                       | P201000  | Clean /<br>Semi clean | Spin dry                       |                                      | Clean                |
| 1.13           | DRIE Etcher #1 (DRY-Si-1)(We can't use KOH because of contamination control rules) | P201000  | Clean /<br>Semi clean | Etching the trenches           | 1 minute $(2\mu m$ )                 | Clean                |
| 1.14           | C3: BOE                                                                            | P201000  | Clean                 | Hard mask removal              | 1 minute 10 seconds                  | Clean                |
| 1.15           | Spin Dryer-E                                                                       | P201000  | Clean /<br>Semi clean | Spin dry                       |                                      | Clean                |

### 2 P-well



## 3 N-well

