#### Abstract

Copyright © 2017 LANCEVILLE TECHNOLOGY GROUP CO., LIMITED. All rights reserved.

This process is licensed under the Libre Silicon public license; you can redistribute it and/or modify it under the terms of the Libre Silicon public license as published by the Libre Silicon alliance, either version 1 of the License, or (at your option) any later version.

This design is distributed in the hope that it will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the Libre Silicon Public License for more details.

This document is part of the specification of the free silicon manufacturing standard for manufacturing the LibreSilicon standard logic cells<sup>1</sup> and related free technology nodes from the LibreSilicon project.

For this initial revision 0.1 a gate-first approach has been chosen which led to the choice of polysilicon as the gate electrode material because of the simplicity of the gate alignment. For better isolation properties of the transistors and gates in overall a box-isolation approach has been chosen. All of these choices have been made with the future scale down from the recent  $1\mu m$  to smaller structure sizes. **This process is for manufacturing**  $1\mu m$  **only!** But further releases which will have been tested with smaller structure sizes can be expected.

<sup>1</sup>https://github.com/chipforge/StdCellLib

# Libre Silicon process design rules

David Lanzendörfer

Hagen Sankowski

June 9, 2018

# 1 Layer Definitions

| Name    | GDSII | CIF | Description                           |
|---------|-------|-----|---------------------------------------|
| PWELL   | 41    | CWP | p-well                                |
| NWELL   | 42    | CWN | n-well                                |
| ACTIVE  | 43    | CAA | active area                           |
| PPLUS   | 44    | CSP | $p^+$ implant                         |
| NPLUS   | 45    | CSN | $n^+$ implant                         |
| POLY    | 46    | CPG | poly silicium                         |
| CONTACT | 25    | CCC | contact (connects METAL1 to POLY)     |
| METAL1  | 49    | CM1 | lowest metal layer                    |
| VIA1    | 50    | CV1 | via layer (connects METAL2 to METAL1) |
| METAL2  | 51    | CM2 | second metal layer                    |
| VIA2    | 61    | CV2 | via layer (connects METAL3 to METAL2) |
| METAL3  | 62    | CM3 | third metal layer                     |
| GLASS   | 52    | COG | passivation / isolation               |

# 2 General Requirements

- 1.1 All scaled dimensions are specified in Lambda  $\lambda$ .
- 1.2 All fixed dimensions are specified in Microns  $\mu m$ .
- 1.3 All geometries must be drawn on grid. The grid size is  $1\lambda$ .
- 1.4 Polygones should be rectangles with 90 degree angles only.
- 1.5 The die size should be an integer multiple of  $10\mu m$ .

# 3 Process Layer Overview

| Name    | Minimum Width | Minimum Spacing |
|---------|---------------|-----------------|
| PWELL   | 10 λ          | 10 λ            |
| NWELL   | $10 \lambda$  | $10 \lambda$    |
| ACTIVE  | $3 \lambda$   | $3 \lambda$     |
| POLY    | $2 \lambda$   | $2 \lambda$     |
| CONTACT | $2 \lambda$   | $2 \lambda$     |
| METAL1  | $4 \lambda$   | $4 \lambda$     |
| VIA1    | $2 \lambda$   | $3 \lambda$     |
| METAL2  | $4 \lambda$   | $4 \lambda$     |
| VIA2    | $2 \lambda$   | $3 \lambda$     |
| METAL3  | $6 \lambda$   | $4 \lambda$     |

# 4 Structure Rules

#### 4.1 PWELL Rules

- reserved for future use -

## 4.2 NWELL Rules



- 2.2.1 Minimum Width of NWELL is  $10\lambda$ .
- 2.2.2 Minimum Spacing to NWELL at different potential is  $9\lambda$ .
- 2.2.3 Minimum Spacing to NWELL at same potential is  $0(6?)\lambda$ .

## 4.3 ACTIVE Rules

## 4.4 POLY Rules



- 2.4.1 Minimum Width of POLY is  $2\lambda$ .
- 2.4.2 Minimum Spacing to POLY over ACTIVE is  $2\lambda$ .
- 2.4.3 Minimum Spacing to POLY over others is  $2\lambda$ .
- 2.4.4 Minimum Gate extension beyond ACTIVE is  $2\lambda$ .
- 2.4.5 Minimum ACTIVE extension beyond POLY is  $3\lambda$ .
- 2.4.6 Minimum Spacing of POLY to ACTIVE is  $1\lambda$ .

## 4.5 NPLUS/PPLUS Rules

- 2.5.1 Minimum Spacing to POLY is  $3\lambda$ .
- 2.5.2 Minimum Overlap to ACTIVE is  $2\lambda$ .
- 2.5.3 Minimum Overlap to CONTACT is  $1\lambda$ .

#### 4.6 CONTACT Rules

| 2.6.1 | Exact Width of CONTACT is                            | $2x2\lambda$ . |
|-------|------------------------------------------------------|----------------|
| 2.6.2 | Minimum Overlap by POLY or ACTIVE is                 | $1\lambda$ .   |
| 2.6.3 | Minimum Spacing to CONTACT is                        | $2\lambda$ .   |
| 2.6.4 | Minimum Spacing to Gate is                           | $2\lambda$ .   |
| 2.6.5 | Minimum Spacing of POLY CONTACT to other POLY is     | $4\lambda$ .   |
| 2.6.6 | Minimum Spacing of ACTIVE CONTACT to POLY CONTACT is | $4\lambda$ .   |

#### 4.7 METAL1 Rules



- 2.7.1 Minimum Width of METAL1 is  $4\lambda$ .
- 2.7.2 Minimum Spacing of METAL1 is  $4\lambda$ .
- 2.7.3 Minimum Overlap of CONTACT or VIA is  $1\lambda$ .
- 2.7.4 Minimum Spacing to METAL1 for lines wider than  $10\mu m$  is  $6\lambda$ .

#### 4.8 VIA1 Rules

- 2.8.1 Exact Width of VIA1 is  $2x2\lambda$ .
- 2.8.2 Minimum Spacing to VIA1 is  $3\lambda$ .
- 2.8.3 Minimum Spacing to CONTACT is  $2\lambda$ .
- 2.8.4 Minimum Spacing to POLY or ACTIVE is  $2\lambda$ .

## 4.9 METAL2 Rules



- 2.9.1 Minimum Width of METAL2 is  $4\lambda$ .
- 2.9.2 Minimum Spacing to METAL2 is  $4\lambda$ .
- 2.9.3 Minimum Overlap to VIA1 is  $1\lambda$ .
- 2.9.4 Minimum Spacing to METAL2 for lines wider than  $10\mu m$  is  $6\lambda$ .

#### 4.10 VIA2 Rules

- 2.10.1 Exact Width of VIA2 is  $2x2\lambda$ .
- 2.10.2 Minimum Spacing to VIA2 is  $3\lambda$ .

# 4.11 METAL3 Rules



- 4.11.1 Minimum Width of METAL3 is  $6\lambda$ .
- 2.11.2 Minimum Spacing to METAL3 is  $4\lambda$ .
- 2.11.3 Minimum Overlap to VIA2 is  $1\lambda$ .
- 2.11.4 Minimum Spacing to METAL3 for lines wider than  $10\mu m$  is  $6\lambda$ .

#### 4.12 GLASS Rules

- 2.12.1 Minimum Width of GLASS opening is  $60\mu m$ .
- 2.12.2 Minimum METAL3 Overlap of GLASS opening is  $6\mu m$ .
- 2.12.3 Minimum Spacing of pad METAL3 to unrelated METAL is  $30\mu m$ .
- 2.12.4 Minimum Spacing of pad METAL3 to ACTIVE or POLY is  $15\mu m$ .

# 5 Lithographic limitations

When looking at the mask making module "Intertech ISI-2808 Laser Direct Write System" from HKUST (??) we see the following limitations for the lithographic masks:

- The Minimum Feature Size of the Laser system is  $1.5 \mu m$  . Any pattern size less than  $1.5 \mu m$  may not come out.
- The grid of the Laser system is  $0.25\mu m$ , any off grid pattern will be round off or up to the grid location

So the smallest structure on the mask shall be bigger than  $1.5 \mu m$ 

If we look at the stepper "ASML Stepper (PHT-S1)" from HKUST(??) we see it has a resolution of  $0.5\mu m$  and a reduction ratio of 5:1

This mean that our feature sizes on the wafer can be around  $0.5\mu m$  (for sizes below  $0.5\mu m$  it will require some trickery with multiple overlapping masks in the future)

# 6 Etching limitations

We have established in section 5 that our lithographic lower limit is  $0.5\mu m$ . Now in this chapter we look at the different etching machines used for determining their minimum line spacing.

## 6.1 Poly etching

Because the "Poly Etcher (DRY-Poly)" (??) has minimum line space of  $0.5\mu m$  we are not limited any further beyond what the lithographic limits are. The poly layer as well requires a minimum line space of  $0.5\mu m$ 

## 6.2 Oxide etching

Because the "Trion RIE Etcher (DRY-Trion)" (??) has no minimum line space defined we are not limited any further beyond what the lithographic limits are. This means that the oxide etching as well requires a minimum line space of  $0.5\mu m$ .

This plays into the construction design rules for vias and the like.