## Generic LibreSilicon process HKUST (NFF)

David Lanzendörfer

February 12, 2018

## Abstract

Copyright © 2017 LANCEVILLE TECHNOLOGY GROUP CO., LIMITED. All rights reserved.

This process is licensed under the Libre Silicon public license; you can redistribute it and/or modify it under the terms of the Libre Silicon public license as published by the Libre Silicon alliance, either version 1 of the License, or (at your option) any later version.

This design is distributed in the hope that it will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the Libre Silicon Public License for more details.

This is the specification of the free silicon manufacturing standard for manufacturing the ls180nm<sup>1</sup> standard logic cells and related free technology nodes from the LibreSilicon project.

For further clarification consult the complete documentation of the process.

 $<sup>^{1} \</sup>rm https://github.com/leviathanch/ls180nm$ 

Process Flow of Lanceville Technologies LibreSilicon 180nm

• Project: LibreSilicon 180nm

• Name: Lanceville Technologies Group

• Date: February 12, 2018



| Step Number | Process                     | Requirements               |
|-------------|-----------------------------|----------------------------|
| 0.1         | Initial Clean               | H2SO4 + H2O2, 10mins, 120C |
| 0.2         | HF dip                      | 1 min                      |
| 0.3         | Dry the wafer automatically |                            |
| 0.4         | Silicon dioxide growth      | 1000nm                     |