#### Linux Kernel Boot

Advanced Operating Systems and Virtualization
Alessandro Pellegrini
A.Y. 2017/2018



### **Boot Sequence**

**BIOS/UEFI** 

The actual Hardware Startup

Bootloader Stage 1

Executes the Stage 2 bootloader (skipped in case of UEFI)

Bootloader Stage 2

Loads and starts the Kernel

Kernel Startup

The Kernel takes control of and initializes the machine (machine–dependent operations)

Init

First process: basic environment initialization (e.g., SystemV Init, systemd)

Runlevels/Targets

Initializes the user environment (e.g., single—user mode, multiuser, graphical, ...)





#### Initial Life of the Linux Kernel

- The Second stage bootloader (or the UEFI bootloader) loads the initial image of the kernel in memory
- This kernel image is way different from the steadystate one
- The entry point of the kernel must be identified by the bootloader





#### RAM after the bootloader is done



X below is somewhere under 640K. It depends on the boot loader.







#### Initial Life of the Linux Kernel



References to code are related to Linux 2.6.24 In newer versions, the flow is the same, but line numbers change





#### Initial Life of the Linux Kernel

- The early kernel start-up for the Intel architecture is in file arch/x86/boot/header.s
- The very first executed instruction is at \_start:

```
_start:
    .byte 0xeb  # short (2-byte) jump
    .byte start_of_setup-1f
1:
... (around 300 lines of data and support routines)
start_of_setup:
```





- This short routine makes some initial setup:
  - It sets up a stack
  - It zeroes the bss section (just in case...)
  - It then jumps to main() in arch/x86/boot/main.c
- Here the kernel is still running in real mode
- This function implements part of the the *Kernel Boot Protocol*
- This is the moment when boot options are loaded in memory





### main()

- After some housekeeping and sanity checks, main() calls go\_to\_protected\_mode() in arch/x86/boot/pm.c
- The goal of this function is to prepare the machine to enter protected mode and then do the switch
- This follows exactly the steps which we discussed:
  - Enabling A20 line
  - Setting up Interrupt Descriptor Table
  - Setup memory





### Interrupt Descriptor Table

- In real mode, the *Interrupt Vector Table* is always at address zero
- We now have to load the IDT into the IDTR register. The following code ignores all interrupts:

```
static void setup_idt(void)
{
    static const struct gdt_ptr null_idt = {0, 0};
    asm volatile("lidtl %0" : : "m" (null_idt));
}
```





### setup gdt()

```
static void setup qdt (void)
       static const u64 boot gdt[] attribute ((aligned(16))) = {
                [GDT ENTRY BOOT CS] = GDT ENTRY(0xc09b, 0, 0xfffff),
                [GDT ENTRY BOOT DS] = GDT ENTRY(0xc093, 0, 0xfffff),
                [GDT ENTRY BOOT TSS] = GDT ENTRY (0 \times 0.089, 40.96, 10.3),
       };
       static struct gdt ptr gdt;
       gdt.len = sizeof(boot gdt)-1;
       gdt.ptr = (u32) \&boot gdt + (ds() << 4);
       asm volatile("lgdtl %0" : : "m" (gdt));
```

GDT\_ENTRY is defined as a macro in arch/x86/include/asm/segment.h



## Moving to protected mode

 After setting the initial IDT and GDT, the kernel jumps to protected mode via

```
protected_mode_jump() in arch/x86/boot/pmjump.S
```

- This is an assembly routine which:
  - Sets the PE bit in CR0 (paging still disabled)
  - Issues a limp to its very next instruction to load in CS the boot CS selector
  - Sets up data segments for flat 32-bit mode
  - It sets a (temporary) stack





### Decompressing the Kernel

- protected\_mode\_jump() jumps into startup\_32()
   in arch/x86/boot/compressed/head\_32.S
- This routine does some basic initialization:
  - Sets the segments to known values (\_BOOT\_DS)
  - Loads a new stack
  - Clears again the BSS section
  - Determines the actual position in memory via a call/pop
  - Calls decompress\_kernel() (or extract\_kernel())
    in arch/x86/boot/compressed/misc.c





# (Actual) Kernel entry point

- The first startup routine of the decompressed kernel is startup\_32() at arch/x86/kernel/head\_32.S
- Here we start to prepare the final image of the kernel which will be resident in memory until we shut down the machine
- Remember that paging is still disabled!





# startup 32() (second version)

- Clear the BSS segment again
- Setup a new GDT
- Build the page table
- Enable paging
- Create the final IDT
- Jump into the architecture-independent kernel entry point (start kernel() at init/main.c)





#### Kernel Initialization





### Kernel Initialization







#### Kernel initialization

- start\_kernel() executes on a single core (master)
- All the other cores (slaves) keep waiting that the master has finished
- The kernel internal function smp\_processor\_id()
  can be used to retrieve the ID of the current core
- It is based on ASM instructions implementing a hardware specific ID detection protocol
- On newer versions, it reads the CPU ID from APIC
- This function can be used both at kernel startup and at steady state





### Inline Assembly

A comma-separated list of registers or other elements changed by the execution of the instruction(s)





### Inline Assembly

- "m": a memory operand
- "o":
- "r": a general-purpose register
- "g": Register, memory or immediate, except for non-general purpose registers
- "i": an immediate operand
- "0", "1", ... '9': a previously referenced register
- "q": any "byte-addressable" register
- "+": the register is both read and written
- "=": the register is written
- "a", "b", "c", "d", "S", "D": registers A, B, C, D, SI, and DI
- "A": registers A and D (for instructions using AX:DX as output)





#### **CPUID Identification**

 When available, the cpuid assembly instruction gives information about the available hardware

```
void cpuid(int code, uint32_t *a, uint32_t *d) {
    asm volatile("cpuid"
    :"=a"(*a),"=d"(*d)
    :"a"(code)
    :"ecx","ebx");
}
```





### Inline Assembly

Some examples now
(you can download the sources
from the course webpage)





# Kernel Initialization Signature

- start\_kernel() is declared as:
   asmlinkage \_\_visible void \_\_init start\_kernel(void);
- asmlinkage: tells the compiler that the calling convention is such that parameters are passed on stack
- \_\_visible: prevent Link-Time Optimization (since gcc 4.5)
- \_\_init: free this memory after initialization (maps to a specific section)





## Some facts about memory

- During initialization, the steady-state kernel must take control of the available physical memory (see setup\_arch() at kernel/setup.c)
- This is due to the fact that it will have to manage it with respect to virtual address spaces of all processes
  - Memory allocation and deallocation
  - Swapping
- When starting, the kernel must have an early organization setup out of the box





# **Enabling Paging**

```
movl $swapper_pg_dir-__PAGE_OFFSET,%eax
movl %eax,%cr3 /* set the page table pointer */
movl %cr0,%eax
orl $0x80000000,%eax
movl %eax,%cr0 /* set paging (PG) bit */
```



# Early Page Table Organization (i386)





# Early Page Table Organization (i386)





#### What do we have to do now

- 1. We need to reach the correct granularity for paging (4KB)
- 2. We need to span logical to physical address across the whole 1GB of manageable physical memory
- 3. We need to re-organize the page table in two separate levels
- 4. So we need to determine 'free buffers' within the already reachable memory segment to initially expand the page table
- 5. We cannot use memory management facilities other than paging (since core maps and free lists are not at steady state)
- 6. We need to find a way to describe the physical memory
- 7. We're not dealing with userspace memory yet!





#### Kernel-Level MM Data Structures

- Kernel Page table
  - It keeps the memory mapping for kernel-level code and data (thread stack included)
- Core map
  - The map that keeps status information for any frame (page) of physical memory, and for any NUMA node (more on this later)
- Free list of physical memory frames, for any NUMA node





#### Bootmem

- 1. Memory map of the initial kernel image is known at compile time
- 2. A link time memory manager is embedded into the kernel image, which is called *bootmem allocator* (see linux/bootmem.h)
- 3. It relies on bitmaps telling if any 4KB page in the currently reachable memory image is busy or free
- 4. It also offers API (at boot time only) to get free buffers
- 5. These buffers are sets of contiguous page-aligned areas



## Bootmem organization







### Collocation of PT in Physical Memory







# How Linux handles paging

• Linux on x86 has 3 indirection levels:



- Linux has also the possibility to manage 4 levels:
  - Page Global Directory, Page Upper Directory, Page Middle Directory, Page Table Entry



# Splitting the address

- SHIFT macros specify the length in bit mapped to each PT level:
  - arch/x86/include/asm/pgtable-3level types.h
  - arch/x86/include/asm/pgtable-2level\_types.h
  - arch/x86/include/asm/page\_types.h
  - arch/x86/include/asm/pgtable\_64\_types.h







# Splitting the address

- MASK macros are used to retrieve higher bits
- SIZE macros reveal how many bytes are addressed by each entry







# Configuring the PT

• There are the PTRS\_PER\_x macros which determine the number of entries in each level of the page table

```
#define PTRS_PER_PGD 1024
#define PTRS_PER_PMD 1 ← without PAE
#define PTRS_PER_PTE 1024
```





### Page Table Data Structures

- swapper\_pg\_dir in arch/i386/kernel/head. S keeps the virtual memory address of the PGD (PDE) portion of the kernel page table
- It is initialized at compile time, depending on the memory layout defined for the kernel bootable image
- Any entry within the PGD is accessed via displacement
- C types for the definition of the content of the page table entries on i386 are defined in include/asm-i386/page.h:

```
typedef struct { unsigned long pte_low; } pte_t;
typedef struct { unsigned long pmd; } pmd_t;
typedef struct { unsigned long pgd; } pgd_t;
```



# Fighting againts weak typing

- C is weak typed
- This code generates no errors nor warnings:

```
typedef unsigned long pgd_t;
typedef unsigned long pte_t;
pgd_t x; pte_t y;
x = y;
y = x;
```



### Bit fields and masks

• In arch/x86/include/asm/pgtable\_types.h we find the definitions of the fields proper of page table entries

```
#define _PAGE_BIT_PRESENT 0 /* is present */
#define _PAGE_BIT_RW 1 /* writeable */
#define _PAGE_BIT_USER 2 /* userspace addressable */
#define _PAGE_BIT_PWT 3 /* page write through */
#define _PAGE_BIT_PCD 4 /* page cache disabled */
#define _PAGE_BIT_ACCESSED 5 /* accessed (raised by CPU) */
#define _PAGE_BIT_DIRTY 6/* was written (raised by CPU) */
```





#### Bit fields and masks

```
pte t x;
x = ...;
if ((x.pte low) & PAGE PRESENT) {
     /* the page is loaded in a frame */
} else {
       /* the page is not loaded in any
         frame */
} ;
```



### Different PD Entries

• Again in arch/x86/include/asm/pgtable\_types.h





### Page Types

- #define PAGE\_SHARED \_\_\_pgprot(\_PAGE\_PRESENT |
  \_PAGE\_RW | \_PAGE\_USER | \_PAGE\_ACCESSED)
  #define PAGE\_READONLY \_\_pgprot(\_PAGE\_PRESENT | \_PAGE\_USER |
  \_PAGE\_ACCESSED)
  #define \_\_PAGE\_KERNEL (\_PAGE\_PRESENT | \_PAGE\_RW |
  \_PAGE\_DIRTY | \_PAGE\_ACCESSED)
  #define \_\_PAGE\_KERNEL\_NOCACHE (\_PAGE\_PRESENT | \_PAGE\_RW |
  \_PAGE\_DIRTY | \_PAGE\_PCD | \_PAGE\_ACCESSED)
  #define \_\_PAGE\_KERNEL\_RO (\_PAGE\_PRESENT | \_PAGE\_DIRTY |
  \_PAGE\_ACCESSED)
- Note that pgprot expands to a cast to pgprot t (still weak typing)



# How to detect page size



# Initialization Steps





### Kernel Page Table Initialization

- As said, the kernel PDE is accessible at the virtual address kept by swapper\_pg\_dir
- PTE are reserved within the 8MB of RAM accessible via the initial paging scheme
- Allocation done via alloc\_bootmem\_low\_pages()
   defined in include/linux/bootmem.h (returns
   a virtual address)
- It returns the pointer to a page-aligned buffer with a size multiple of 4KBs





### pagetable init() (2.4.22)

```
for (; i < PTRS PER PGD; pgd++, i++) {
   vaddr = i*PGDIR SIZE; /* i is set to map from 3 GB */
    if (end && (vaddr >= end)) break;
   pmd = (pmd t *)pgd;/* pgd initialized to (swapper pg dir+i) */
    for (j = 0; j < PTRS PER PMD; pmd++, j++) {
       pte base = pte = (pte t *) alloc bootmem low pages(PAGE SIZE);
       for (k = 0; k < PTRS PER PTE; pte++, k++) {
           vaddr = i*PGDIR SIZE + j*PMD SIZE + k*PAGE SIZE;
           if (end && (vaddr >= end)) break;
           *pte = mk pte phys( pa(vaddr), PAGE KERNEL);
       set pmd(pmd, pmd( KERNPG TABLE + pa(pte base)));
```

# pagetable init() (2.4.22)

- The final PDE buffer is the same as the initial page table mapping 4 MB pages
- 4KB paging is activated when filling the entry of the PDE table (Page Size bit is updated accordingly)
- Therefore, the PDE entry is set only after having populated the corresponding PTE table
- Otherwise memory mapping would be lost upon any TLB miss





# set pmd() and pa()

```
#define set_pmd(pmdptr, pmdval) (*(pmdptr) = pmdval)
```

- Parameters are:
  - pmdptr, pointing to an entry of the PMD, of typepmd\_t
- The value to assign, of pmd\_t type
  #define pa(x)((unsigned long)(x)-PAGE OFFSET)
  - Linux sets up a direct mapping from the physical address 0 to the virtual address PAGE\_OFFSET at 3GB on i386
  - The opposite can be done using the va(x) macro





- The input parameters are
  - A frame physical address physpage, of type unsigned long
  - A bit string pgprot for a PTE, of type pgprot\_t
- The macro builds a complete PTE entry, which includes the physical address of the target frame
- The return type is pte t
- The returned value can be then assigned to one PTE entry



# Loading the new page table

- When pagetable\_init() returns, the new page table is built
- The CPU is still relying on the boot pagetable
- Two lines in paging\_init() make the new table visible to the architecture:

```
load_cr3(swapper_pg_dir);
__flush_tlb_all();
```





### load cr3()

• in arch/x86/include/asm/processor.h:

```
static inline void load_cr3(pgd_t *pgdir) {
    native_write_cr3(__pa(pgdir));
}
```

• in arch/x86/include/asm/special\_insns.h:





### TLB implicit vs. explicit operations

- The degree of automation in the management process of TLB entries depends on the hardware architecture
- Kernel hooks exist for explicit management of TLB operations (mapped at compile time to nops in case of fully-automated TLB management)
- On x86, automation is only partial: automatic TLB flushes occur upon updates of the CR3 register (e.g. page table changes)
- Changes inside the current page table are not automatically reflected into the TLB





### Types of TLB relevant events

- Scale classification
  - Global: dealing with virtual addresses accessible by every CPU/core in real-time-concurrency
  - Local: dealing with virtual addresses accessible in timesharing concurrency
- Typology classification
  - Virtual to physical address remapping
  - Virtual address access rule modification (read only vs write access)
- Typical management: TLB implicit renewal via flush operations





#### TLB flush costs

#### Direct costs

- The latency of the firmware level protocol for TLB entries invalidation (selective vs non-selective)
- plus, the latency for cross-CPU coordination in case of global TLB flushes

#### Indirect costs

- TLB renewal latency by the MMU firmware upon misses in the translation process of virtual to physical addresses
- This cost depends on the amount of entries to be refilled
- Tradeoff vs TLB API and software complexity inside the kernel (selective vs non-selective flush/renewal)



#### Linux full TLB flush

void flush\_tlb\_all(void)

- This flushes the entire TLB on all processors running in the system (most expensive TLB flush operation)
- After it completes, all modifications to the page tables are globally visible
- This is required after the kernel page tables, which are global in nature, have been modified





```
void flush_tlb_mm(struct mm_struct *mm)
```

- This flushes all TLB entries related to a portion of the userspace memory context
- On some architectures (e.g. MIPS), this is required for all cores (usually it is confined to the local processor)
- Called only after an operation affecting the entire address space
  - For example, when cloning a process with a fork()
  - Interaction with COW protection





- This API flushes a single page from the TLB
- The two most common uses of it are to flush the TLB after a page has been faulted in or has been paged out
  - Interactions with page table access firmware



```
void flush_tlb_range(struct mm_struct *mm,
  unsigned long start, unsigned long end)
```

- This flushes all entries within the requested user space range for the mm context
- This is used after a region has been moved (mremap()) or when changing permissions (mprotect())
- This API is provided for architectures that can remove ranges of TLB entries quicker than iterating with flush tlb page()





```
void flush_tlb_pgtables(struct mm_struct *mm,
    unsigned long start, unsigned long end)
```

- Used when the page tables are being torn down and free'd
- Some platforms cache the lowest level of the page table, which needs to be flushed when the pages are being deleted (e.g. Sparc64)
- This is called when a region is being unmapped and the page directory entries are being reclaimed





- Only called after a page fault completes
- It tells that a new translation now exists at pte for the virtual address addr
- Each architecture decides how this information should be used
- For example, Sparc64 uses the information to decide if the local CPU needs to flush its *data cache*
- In some cases it is also used for *preloading TLB entries*





# Modern Organization of RAM







# Modern Organization of RAM

- The core count continuously increases
- It is becoming difficult to build architectures with a flat-latency memory access (historically referred to as UMA)
- Current machines are typically NUMA
- Each core has closer and farther RAM banks
- Each memory bank is associated with a NUMA node
- Modern operating systems are designed to handle NUMA machines (hence UMA as a special case)





# Information on NUMA by the Kernel

- A very simple way to look into NUMA configuration is the numact1 command
- It allows to discover:
  - How many NUMA nodes are available
  - What are the nodes close/far to/from any core
  - What is the distance from the cores of the nodes
- Go to the DCHPC classess for more on this!





# **Nodes Organization**

- A node is organized in a struct pglist\_data
   (even in the case of UMA) typedef'd to pg\_data\_t
- Every node in the system is kept on a NULLterminated list called pgdat list
- Each node is linked to the next with the field pg\_data\_t→node\_next
  - In UMA systems, only one static pg\_data\_t structure
     called contig\_page\_data is used (defined at
     mm/numa.c)



# **Nodes Organization**

- From Linux 2.6.16 to 2.6.17 much of the codebase of this portion of the kernel has been rewritten
- Introduction of macros to iterate over node data (most in include/linux/mmzone.h) such as:

```
- for_each_online_pgdat()
- first_online_pgdat()
- next online pgdat(pgdat)
```

- Global pgdat list has since then been removed
- Macros rely on the global struct pglist\_data \*node\_data[];





### pg data t

• Defined in include/linux/mmzone.h

```
typedef struct pglist data {
    zone t node zones[MAX NR ZONES];
    zonelist t node zonelists[GFP ZONEMASK+1];
    int nr zones;
    struct page *node_mem map;
    unsigned long *valid addr bitmap;
    struct bootmem data *bdata;
    unsigned long node start paddr;
    unsigned long node start mapnr;
    unsigned long node size;
    int node id;
     struct pglist data *node next;
} pg data t;
```



#### Zones

Nodes are divided into zones:

```
#define ZONE_DMA 0
#define ZONE_NORMAL 1
#define ZONE_HIGHMEM 2
#define MAX NR ZONES 3
```

They target specific physical memory areas:

```
ZONE_DMA: < 16 MB</li>ZONE_NORMAL: 16-896 MB ←
```

- ZONE\_HIGHMEM: > 896 MB

Limited in size and high contention. Linux also has the notion of high memory



### **Zones Initialization**

- zones are initialized after the kernel page tables have been fully set up by paging init()
- The goal is to determine what parameters to send to:
  - free area init() for UMA machines
  - free\_area\_init\_node() for NUMA machines
- The initialization grounds on PFNs
- max PFN is read from BIOS e820 table





# e820 dump in dmesg

```
[0.000000] e820: BIOS-provided physical RAM map:
[0.000000] BIOS-e820:
                    [0.000000] BIOS-e820:
                    [mem 0x0000000000000000000000000000000fffff] reserved
                     [mem 0x000000000100000-0x00000007dc08bff] usable
[0.000000] BIOS-e820:
                     [mem 0x00000007dc08c00-0x00000007dc5cbff] ACPI NVS
[0.000000] BIOS-e820:
[0.000000] BIOS-e820:
                     [mem 0x00000007dc5cc00-0x00000007dc5ebff] ACPI data
[0.000000] BIOS-e820:
                     [mem 0x00000007dc5ec00-0x00000007fffffff] reserved
[0.000000] BIOS-e820:
                     [mem 0x00000000e00000000-0x00000000efffffff] reserved
[0.000000] BIOS-e820:
                     [mem 0x0000000fec00000-0x0000000fed003ff] reserved
[0.000000] BIOS-e820:
                     [mem 0x0000000fed20000-0x0000000fed9ffff] reserved
[0.000000] BIOS-e820:
                     [mem 0x0000000fee000000-0x0000000feefffff] reserved
[0.000000] BIOS-e820:
                     [mem 0x0000000ffb00000-0x0000000ffffffff] reserved
```





### zone t

```
typedef struct zone struct {
     spinlock t
                     lock;
     unsigned
                     long free pages;
     zone watermarks t watermarks [MAX NR ZONES];
     unsigned long need balance;
     unsigned long nr active pages, nr inactive pages;
     unsigned long nr cache pages;
     unsigned long wait table size;
     unsigned long wait table shift;
                                      Currently 11
     struct pglist data *zone pgdat;
                     *zone mem_map;
     struct page
                     zone start paddr;
     unsigned long
     unsigned long
                     zone start mapnr;
                     *name;
     char
     unsigned long size;
     unsigned long realsize;
 zone t;
```



# Nodes, Zones and Pages Relations







### Core Map

• It is an array of mem\_map\_t structures defined in include/linux/mm.h and kept in ZONE NORMAL

```
typedef struct page {
                                       /* ->mapping has some page lists. */
    struct list head list;
    struct address space *mapping;
                                       /* The inode (or ...) we belong to. */
    unsigned long index;
                                       /* Our offset within mapping. */
                                       /* Next page sharing our hash bucket in
    struct page *next hash;
                                          the pagecache hash table. */
                                       /* Usage count, see below. */
    atomic t count;
                                       /* atomic flags, some possibly
    unsigned long flags;
                                          updated asynchronously */
                                       /* Pageout list, eq. active list;
    struct list head lru;
                                          protected by pagemap lru lock !! */
    struct page **pprev hash; /* Complement to *next hash. */
    struct buffer head * buffers; /* Buffer maps us to a disk block. */
    #if defined(CONFIG HIGHMEM) || defined(WANT PAGE VIRTUAL)
    void *virtual;
                                       /* Kernel virtual address (NULL if
                                          not kmapped, ie. highmem) */
    #endif /* CONFIG HIGMEM || WANT PAGE VIRTUAL */
 mem map t;
```



### Core Map Members

- Struct members are used to keep track of the interactions between MM and other kernel sub-systems
- struct list\_head list: used to organize the frames into free lists
- atomic t count: counts the virtual references mapped onto the frame
- unsigned long flags: status bits for the frame

```
#define PG_locked 0
#define PG_referenced 2
#define PG_uptodate 3
#define PG_dirty 4
#define PG_lru 6
#define PG_lru 6
```





# How to manage flags

| Bit Name      | Set                 | Test             | Clear                 |
|---------------|---------------------|------------------|-----------------------|
| PG_active     | SetPageActive()     | PageActive()     | ClearPageActive()     |
| PG_arch_1     | None                | None             | None                  |
| PG_checked    | SetPageChecked()    | PageChecked()    | None                  |
| PG_dirty      | SetPageDirty()      | PageDirty()      | ClearPageDirty()      |
| PG_error      | SetPageError()      | PageError()      | ClearPageError()      |
| PG_highmem    | None                | PageHighMem()    | None                  |
| PG_launder    | SetPageLaunder()    | PageLaunder()    | ClearPageLaunder()    |
| PG_locked     | LockPage()          | PageLocked()     | UnlockPage()          |
| PG_lru        | TestSetPageLRU()    | PageLRU()        | TestClearPageLRU()    |
| PG_referenced | SetPageReferenced() | PageReferenced() | ClearPageReferenced() |
| PG_reserved   | SetPageReserved()   | PageReserved()   | ClearPageReserved()   |
| PG_skip       | None                | None             | None                  |
| PG_slab       | PageSetSlab()       | PageSlab()       | PageClearSlab()       |
| PG_unused     | None                | None             | None                  |
| PG_uptodate   | SetPageUptodate()   | PageUptodate()   | ClearPageUptodate()   |



#### Core Map on UMA

- Initially we only have the core map pointer
- This is mem map and is declared in mm/memory.c
- Pointer initialization and corresponding memory allocation occur within free\_area\_init()
- After initializing, each entry will keep the value 0 within the count field and the value 1 into the PG\_reserved flag within the flags field
- Hence no virtual reference exists for that frame and the frame is reserved
- Frame un-reserving will take place later via the function mem\_init() in arch/i386/mm/init.c (by resetting the bit PG\_reserved)



#### Core Map on NUMA

- There is not a global mem\_map array
- Every node keeps its own map in its own memory
- This map is referenced by pg\_data\_t→node\_mem\_map
- The rest of the organization of the map does not change



# Buddy System: Frame Allocator

- By Knowlton (1965) and Knuth (1968)
- It has been experimentally shown to be quite fast
- Based on two main data structures:

```
typedef struct free_area_struct {
    struct list_head list;
    unsigned int *map;
} free_area_t

struct list_head {
    struct list_head *next, *prev;
}
```



# free area t organization





#### Bitmap \*map semantic

- Linux saves memory by using one bit for a pair of buddies
- It's a "fragmentation" bit
- Each time a buddy is allocated or free'd, the bit representing the pair is toggled
  - 0: if the pages are both free or allocated
  - − 1: only one buddy is in use





# High Memory

- When the size of physical memory approaches/ exceeds the maximum size of virtual memory, it is impossible for the kernel to keep all of the available physical memory mapped
- "Highmem" is the memory not covered by a permanent mapping
- The Kernel has an API to allow "temporary mappings"





# High Memory

- vmap(): used to make a long-duration mapping of multiple physical pages
- kmap(): it permits a short-duration mapping of a single page.
  - It needs global synchronization, but is amortized somewhat.
- kmap\_atomic(): This permits a very short duration mapping
   of a single page.
  - It is restricted to the CPU that issued it
  - the issuing task is required to stay on that CPU until it has finished
- In general: nowadays, it *really* makes sense to use 64-bit systems!





# High Memory Deallocation

Kernel maintains an array of counters:

```
static int pkmap_count[ LAST_PKMAP ];
```

- One counter for each 'high memory' page
- Counter values are 0, 1, or more than 1:
  - -=0: page is not mapped
  - -=1: page not mapped now, but used to be
  - -=n>1: page was mapped (n-1) times



#### kunmap()

- kunmap (page) decrements the associated reference counter
- When the counter is 1, mapping is not needed anymore
- But CPU still has 'cached' that mapping
- So the mapping must be 'invalidated'
- With multiple CPUs, all of them must do it
  - \_\_flush\_tlb\_all()





# Finalizing Memory Initialization

- The finalization of memory management init is done via mem\_init() which destroys the bootmem allocator
- This function will release the frames, by resetting the PG\_RESERVED bit
- For each free'd frame, the function \_\_\_free\_page() is invoked
  - This gives all the pages in ZONE\_NORMAL to the buddy allocator
- At this point the reference count within the corresponding entry gets set to 1 since the kernel maps that frame anyway within its page table





# Finalizing Memory Initialization

```
static unsigned long init
free all bootmem core(pg_data_t *pgdat) {
      // Loop through all pages in the current node
      for (i = 0; i < idx; i++, page++) {
             if (!test bit(i, bdata->node bootmem map)) {
                    count++;
                    ClearPageReserved(page);
                    // Fake the buddy into thinking it's an
                    // actual free
                    set page count (page, 1);
                    free page(page);
      total += count;
      return total;
```

#### **Allocation Contexts**

- Process context: allocation due to a system call
  - If it cannot be served: wait along the current execution trace
  - Priority-based approach
- Interrupt: allocation due to an interrupt handler
  - If it cannot be served: no actual waiting time
  - Priority independent schemes
- This approach is general to most Kernel subsystems





#### Basic Kernel Internal MM API

- At steady state, the MM subsystem exposes API to other kernel subsystems
- Prototypes in #include ux/malloc.h>
- Basic API: page allocation
  - unsigned long get\_zeroed\_page(int flags): take a frame from the free list, zero the content and return its virtual address
  - unsigned long \_\_get\_free\_page(int flags): take a frame from the free list and return its virtual address
  - unsigned long \_\_get\_free\_pages(int flags, unsigned long order): take a block of contiguous frames of given order from the free list





#### Basic Kernel Internal MM API

- Basic API: page allocation
  - void free\_page(unsigned long addr):
     put a frame back into the free list
  - void free\_pages (unsigned long addr, unsigned long order): put a block of frames of given order back into the free list
- Warning: passing a wrong addr or order might corrupt the Kernel!





#### Basic Kernel Internal MM API

- flags: used to specify the allocation context
  - GFP\_ATOMIC: interrupt context. The call cannot lead to sleep
  - GFP\_USER: Used to allocate memory for userspace.
     The call can lead to sleep
  - GFP\_BUFFER: Used to allocate a buffer. The call can lead to sleep
  - GFP\_KERNEL: Used to allocate Kernel memory.
     The call can lead to sleep



#### **NUMA Allocation**

- On NUMA systems, we have multiple nodes
- UMA systems eventually invoke NUMA API, but the system is configured to have a single node
- Core memory allocation API:
  - struct page \*alloc\_pages\_node(int nid, unsigned int flags, unsigned int order);
  - \_\_get\_free\_pages() calls alloc\_pages\_node()
    specifying a NUMA policy



#### **NUMA** Policies

- NUMA policies determine what NUMA node is involved in a memory operation
- Since Kernel 2.6.18, userspace can tell the Kernel what policy to use:

```
#include <numaif.h>
int set_mempolicy(int mode, unsigned long
*nodemask, unsigned long maxnode);
```

• mode can be: MPOL\_DEFAULT, MPOL\_BIND, MPOL INTERLEAVE OT MPOL PREFERRED





#### **NUMA Policies**

```
#include <numaif.h>
int mbind(void *addr, unsigned long len,
int mode, unsigned long *nodemask,
unsigned long maxnode, unsigned flags);
```

Sets the NUMA memory policy, which consists of a policy mode and zero or more nodes, for the memory range starting with *addr* and continuing for *len* bytes. The memory policy defines from which node memory is allocated.





# Moving Pages Around

```
#include <numaif.h>
long move_pages(int pid, unsigned long
count, void **pages, const int *nodes,
int *status, int flags);
```

moves the specified *pages* of the process *pid* to the memory nodes specified by *nodes*. The result of the move is reflected in *status*. The *flags* indicate constraints on the pages to be moved.





# Frequent Allocations/Deallocations

- Consider fixed-size data structures which are frequently allocated/released
- The buddy system here does not scale
  - This is a classical case of frequent logical contention
  - The Buddy System on each NUMA node is protected by a spinlock
  - The internal fragmentation might rise too much
- There is a dedicated allocator for fixed-size data structures (referred to as slabs)





### Classical Examples

- Allocation/release of page tables, at any level, is very frequent
- It is mandatory not to lose time in this operation
- Quicklists are used to this purpose
- For paging we have:
  - pgd\_alloc(),pmd\_alloc() and pte\_alloc()
  - pgd\_free(),pmd\_free() and pte\_free()



#### Fast Allocation

- There are several fast allocators in the Kernel
- For paging, there are the *quicklists*
- For other buffers, there is the *slab allocator*
- There are three implementations of the slab allocator in Linux:
  - the SLAB: Implemented around 1994
  - the SLUB: The Unqueued Slab Allocator, default since Kernel 2.6.23
  - the SLOB: Simple List of Blocks. If the SLAB is disabled at compile time, Linux reverts to this



### Quicklist

- Defined in include/linux/quicklist.h
- They are implemented as a list of per-core page lists
- There is no need for synchronization
- If allocation fails, they revert to \_\_get\_free\_page()



#### Quicklist Allocation

```
static inline void *quicklist alloc(int nr, gfp t flags, ...) {
      struct quicklist *q;
      void **p = NULL;
      q = &get cpu var(quicklist)[nr];
      p = q-page;
      if (likely(p)) {
             q-page = p[0];
             p[0] = NULL;
             q->nr pages--;
      put cpu var(quicklist);
      if (likely(p))
             return p;
      p = (void *) get free_page(flags | __GFP_ZERO);
      return p;
```

#### The SLAB Allocator







#### **SLAB Interfaces**

- Prototypes are in #include nux/malloc.h>
- void \*kmalloc(size\_t size, int flags):
  allocation of contiguous memory (it returns the virtual address)
- void kfree(void \*obj): frees memory allocated via kmalloc()
- void \*kmalloc\_node(size\_t size, int flags, int node): NUMA-aware allocation



### Available Caches (up to 3.9.11)

```
struct cache sizes {
     size t
                           cs size;
                           *cs cachep;
     struct kmem cache
#ifdef CONFIG ZONE DMA
     struct kmem cache
                           *cs dmacachep;
#endif
static cache sizes t cache sizes[] = {
     {32,
                NULL,
                           NULL },
     {64,
              NULL,
                           NULL },
     {128,
                NULL,
                           NULL }
     {65536, NULL,
                           NULL },
     {131072, NULL,
                           NULL },
```



# Available Caches (since 3.10)

```
struct kmem_cache_node {
          spinlock_t list_lock;
#ifdef CONFIG_SLAB
          struct list_head slabs_partial; /* partial list first, better asm code */
          struct list_head slabs_full;
          struct list_head slabs_free;
          unsigned long free_objects;
          unsigned int free_limit;
          unsigned int colour_next;
                                         /* Per-node cache coloring */
          struct array_cache *shared;
                                         /* shared per node */
          struct array_cache **alien;
                                         /* on other nodes */
          unsigned long next_reap;
                                         /* updated without locking */
          int free_touched;
                                         /* updated without locking */
#endif
};
```



# Slab Coloring

L1\_CACHE\_BYTES C С О | Object Object Object n n g page





#### L1 data caches

- Cache lines are small (typically 32/64 bytes)
- L1\_CACHE\_BYTES is the configuration macro in Linux
- Independently of the mapping scheme, close addresses fall in the same line
- cache-aligned addressess fall in different lines
- We need to cope with cache performance issues at the level of kernel programming (typically not of explicit concern for user level programming)



#### Cache Performance Aspects

- Common members access issues
  - Most-used members in a data structure should be placed at its head to maximize cache hits
  - This should happen provided that the slaballocation (kmalloc()) system gives cache-line aligned addresses for dynamically allocated memory chunks
- Loosely related fields should be placed sufficiently distant in the data structure so as to avoid performance penalties due to false cache sharing





### The false cache sharing problem







### Cache flush operations

- Cache flushes automation can be partial (similar to TLB)
- Need for explicit cache flush operations
- In some cases, the flush operation uses the physical address of the cached data to support flushing ("strict caching systems", e.g. HyperSparc)
- Hence, TLB flushes should always be placed after the corresponding data cache flush calls

| Flushing Full MM       | Flushing Range          | Flushing Page      |
|------------------------|-------------------------|--------------------|
| flush_cache_mm()       | flush_cache_range()     | flush_cache_page() |
| Change all page tables | Change page table range | Change single PTE  |
| flush_tlb_mm()         | flush_tlb_range()       | flush_tlb_page()   |





# Cache flush operations

- void flush\_cache\_all(void)
  - flushes the entire CPU cache system, which makes it the most severe flush operation to use
  - It is used when changes to the kernel page tables, which are global in nature, are to be performed
- void flush\_cache\_mm(struct mm\_struct \*mm)
  - flushes all entries related to the address space
  - On completion, no cache lines will be associated with mm



### Cache flush operations

```
void flush_cache_range(struct mm_struct *mm,
    unsigned long start, unsigned long end)
```

- This flushes lines related to a range of addresses
- Like its TLB equivalent, it is provided in case the architecture has an efficient way of flushing ranges instead of flushing each individual page

```
void flush_cache_page(struct vm_area_struct
*vma, unsigned long vmaddr)
```

- flushes a single-page-sized region
- vma is supplied because the mm\_struct is easily accessible through vma→vm mm
- Additionally, by testing for the VM\_EXEC flag, the architecture knows if the region is executable for caches that separate the instructions and data caches



### Racing inside the caching architecture

- What is better to manage caches? Virtual or physical address?
  - Virtual address are available as soon as addressing is resolved
  - Physical address require TLB translation
- With physical addresses we pay (in the hit case) the cache access cost twice
- In typical architectures, the optimal performance is achieved by having the L1 cache and the TLB racing to provide their outputs for subsequent use



### Racing inside the caching architecture







#### x86 Caches

- On x86 architectures, caches are physically indexed and physically tagged (except for small L1 caches)
- Explicit cache flush operations are not required
- This is because a virtual address associated with any memory map is filtered by the MMU before real access to the memory hierarchy is performed



### Virtual aliasing

- This is an anomaly occurring when the cache (at some level) is indexed via virtual addresses (e.g. Sparc64)
- The same RAM location can be associated with multiple virtual addresses
- Hence the RAM location can be mapped on multiple cache lines
- This leads to cache coherency issues
- Typical scenarios:
  - Shared memory in user space
  - Kernel/user page sharing





#### Solutions

#### Hardware:

 Arrange the cache in a way that only one virtual alias can be in the cache at any given time (works well for small size caches – e.g. L1)

#### Software:

- Map shared memory segments on conflicting cache lines
- Flush the cache at context switches (again for cross-process coherency)
- Flush the cache when mapping a page in the user address space section (this also works for kernel/user sharing of the mapped RAM address)





### Cache flush API (examples)

- void flush\_dcache\_page(struct page \*page)
  - Called when the kernel writes to or copies from a page-cache page because these are likely to be mapped by multiple processes
- void flush\_icache\_range(unsigned long address, unsigned long endaddr)
  - This is called when the kernel stores information in addresses that is likely to be executed (a kernel module has been loaded)
- void flush\_icache\_page(struct vm\_area\_struct \*vma, struct page \*page)
  - This is called when a page-cache page is about to be mapped. It is up to the architecture to use the vma flags to determine whether the I-Cache or D-Cache should be flushed





#### User-/Kernel-Level Data Movement

```
unsigned long copy_from_user(void *to, const void *from,
    unsigned long n)
   Copies n bytes from the user address(from) to the kernel address space(to).
unsigned long copy_to_user(void *to, const void *from,
    unsigned long n)
   Copies n bytes from the kernel address(from) to the user address space(to).
void get user(void *to, void *from)
   Copies an integer value from userspace (from) to kernel space (to).
void put user(void *from, void *to)
   Copies an integer value from kernel space (from) to userspace (to).
long strncpy from user(char *dst, const char *src, long count)
   Copies a null terminated string of at most count bytes long from userspace (src) to
   kernel space (dst)
int access ok (int type, unsigned long addr, unsigned
   long siz\overline{e})
   Returns nonzero if the userspace block of memory is valid and zero otherwise
```

## Large-size Allocations

- Typically used when adding large-size data structures to the kernel in a stable way
- This is the case when, e.g., mounting external modules
- The main APIs are:
  - void \*vmalloc (unsigned long size)
     allocates memory of a given size, which can be non-contiguous, and returns the virtual address (the corresponding frames are reserved)
  - void vfree (void \*addr)
     frees the above mentioned memory



## Logical/Physical Address Translation

• This is valid only for kernel directly mapped memory (not vmalloc'd memory)

virt\_to\_phys(unsigned int addr) (in include/x86/io.h)

 phys\_to\_virt(unsigned int addr) (in include/x86/io.h)



#### kmalloc() **vs** vmalloc()

#### • Allocation size:

- Bounded for kmalloc (cache aligned)
  - The boundary depends on the architecture and the Linux version. Current implementations handle up to 8KB
- 64/128 MB for vmalloc

#### Physical contiguousness

- Yes for kmalloc
- No for vmalloc

#### • Effects on TLB

- None for kmalloc
- Global for vmalloc (transparent to vmalloc users)





### Kernel Initialization





# Setting up the Final GDT and IDT

 We have seen that during initialization, the kernel installs a dummy IDT:

```
static void setup_idt(void) {
    static const struct gdt_ptr null_idt = {0, 0};
    asm volatile("lidtl %0" : : "m" (null_idt));
}
```

- After having initialized memory, it's time to setup the final GDT and IDT
- In start\_kernel(), after setup\_arch()
   we find a call to trap\_init() (defined in
   arch/x86/kernel/traps.c)



### Final GDT

| Linux's GDT | Segment Selectors | Linux's GDT         | Segment Selectors              |
|-------------|-------------------|---------------------|--------------------------------|
| null        | 0x0               | TSS                 | 0x80 ← Different for all cores |
| reserved    |                   | LDT                 | ox88 ← Shared across all cores |
| reserved    |                   | PNPBIOS 32-bit code | 0x90                           |
| reserved    |                   | PNPBIOS 16-bit code | 0x98                           |
| not used    |                   | PNPBIOS 16-bit data | 0xa0                           |
| not used    |                   | PNPBIOS 16-bit data | 0xa8                           |
| TLS #1      | 0x33              | PNPBIOS 16-bit data | 0xb0                           |
| TLS #2      | 0x3b              | APMBIOS 32-bit code | 0xb8                           |
| TLS #3      | 0x43              | APMBIOS 16-bit code | 0xc0                           |
| reserved    |                   | APMBIOS data        | 0xc8                           |
| reserved    |                   | not used            | 1                              |
| reserved    |                   | not used            | 1                              |
| kernel code | 0x60 ( KERNEL CS) | not used            | 1                              |
| kernel data | 0x68 (KERNEL_DS)  | not used            | 1                              |
| user code   | 0x73 (_USER_CS)   | not used            | 1                              |
| user data   | Ox7b (USER_DS)    | double fault TSS    | 0xf8                           |

Per-core, instantiated at arch/x86/kernel/cpu/common.c



# trap\_init()

```
gate_desc idt_table[NR_VECTORS] __page_aligned_bss;
void __init trap_init(void) {
        set_intr_gate(X86_TRAP_DE, divide_error);
        set_intr_gate_ist(X86_TRAP_NMI, &nmi, NMI_STACK);
        set_system_intr_gate(X86_TRAP_OF, &overflow);
        set_intr_gate(X86_TRAP_BR, bounds);
        set_intr_gate(X86_TRAP_UD, invalid_op);
        set_intr_gate(X86_TRAP_NM, device_not_available);
        set_task_gate(X86_TRAP_DF, GDT_ENTRY_DOUBLEFAULT_TSS);
        set_intr_gate_ist(X86_TRAP_DF, &double_fault, DOUBLEFAULT_STACK);
        set_intr_gate(X86_TRAP_OLD_MF, coprocessor_segment_overrun);
        set_intr_gate(X86_TRAP_TS, invalid_TSS);
        set_system_trap_gate(SYSCALL_VECTOR, &system_call);
                                                  0x80
```



# Userspace Kernel API: System Calls

- For Linux (same for Windows), the gate for on-demand access (via software traps) to the kernel is only one
- For i386 machines the corresponding software traps are:
  - 0x80 for LINUX
  - 0x2E for Windows
- The software module associated with the on-demand access GATE implements a *dispatcher* that is able to trigger the activation of the specific system call targeted by the application





# System Call Dispatching

- The main data structure is the system calls table
- Each entry of the table points to a kernel-level function, activated by the dispatcher
- To access the correct entry, the dispatcher needs as input the system call number (provided in a CPU register)
- The code is used to identify the target entry within the system call table
- The system call is activated via an indirect call
- The return value is returned in a register





## Dispatcher Mechanism





## Traps vs. Interrupts

- Differently from interrupts, trap management does not automatically reset the interruptible-state of a CPU core (IF)
- Critical sections in the trap handler must explicitly mask and then re-enable interrupts (cli and sti innstructions)
- For SMP/multi-core machines this **might not be enough** to guarantee correctness (atomicity) while handling the trap
- The kernel uses spinlocks, based on atomic test-end-set primitives
  - We have already seen an example of CAS based on cmpxchg
  - Another option is the xchg instruction





# Predefined Syscall Interface (2.4)

- This is all based on macros
  - Macros for standard formats are in include/asmxx/unistd.h (or asm/unistd.h)
- There we find:
  - System call numerical codes
    - They are numbers used to invoke a syscall for userspace
    - They are a displacement in the syscall table for kernel space
  - Standard macros to let userspace access the gate to the Kernel
    - There is a macro for each range of parameters, from 0 to 6





# Syscall codes (2.4.20)

```
/*
 * This file contains the system call numbers.
 */
#define NR exit
#define
         NR fork
#define
          NR read
#define
         NR write
                              4
                                     5
#define
         NR open
#define
          NR close
                              6
#define NR waitpid
                              8
#define
         NR creat
                                     9
#define
          NR link
#define
         NR unlink
                              10
#define
         NR execve
                              11
#define
          NR chdir
                              12
         NR fallocate
                              324
#define
```



# Macro for a 0-Parameters Syscall

```
#define syscall0(type,name) \
type name(void) \
long __res; \
 asm volatile ("int $0x80" \
      : "=a" ( res) \
      : "0" ( NR ##name)); \
syscall_return(type,__res); \
```

Example syscall: fork()





# Return from a syscall

```
/* user-visible error numbers are in the range -1 - -124:
  see <asm-i386/errno.h> */
#define syscall return(type, res) \
do { \
       if ((unsigned long) (res) \geq (unsigned long) (-125)) { \
               errno = -(res); \
               res = -1; \
                                         Only if res in [-1, -124]
       return (type) (res); \
} while (0) _{\scriptscriptstyle 
abla}
                         What's that?!
```



# Macro for a 1-Parameter Syscall

Example syscall: close()





# Macro for a 6-Parameters Syscall

```
#define syscall6(type,name,type1,arg1,type2,arg2,\)
                 type3, arg3, type4, arg4, type5, arg5, type6, arg6) \
type name (type1 arg1, type2 arg2, type3 arg3, \
          type4 arg4,type5 arg5,type6 arg6) \
      long res; \
        asm volatile (
             "push %%ebp; movl %%eax,%%ebp;"\
             "movl %1,%%eax; int $0x80; pop %%ebp" \
             : "=a" ( res) \
             : "i" ( NR ##name), "b" ((long)(arg1)), \
               "c" ((long)(arg2)),"d" ((long)(arg3)),\
               "S" ((long)(arg4)), "D" ((long)(arg5)), \
               "0" ((long)(arg6))
      ); \
       _syscall_return(type,__res); \
```



# i386 Calling Conventions (syscalls)

```
*
       0(%esp) - %ebx
                           ARGS
       4(%esp) - %ecx
       8(%esp) - %edx
 *
 *
     C(%esp) - %esi
      10(%esp) - %edi
      14(%esp) - %ebp
 *
                           END ARGS
 *
      18 (%esp) - %eax
      1C(%esp) - %ds
      20 (%esp) - %es
 *
      24(%esp) - orig eax
 *
      28(%esp) - %eip
 *
      2C(%esp) - %cs
 *
      30(%esp) - %eflags
 *
      34(%esp) - %oldesp
 *
      38(%esp) - %oldss
*/
```



# x64 Calling Conventions (syscalls)

```
* Register setup:
* rax system call number
* rdi arg0
* rcx return address for syscall/sysret, C arg3
* rsi arg1
* rdx arg2
* r10 arg3 (--> moved to rcx for C)
* r8 arg4
* r9 arg5
* r11 eflags for syscall/sysret, temporary for C
* r12-r15, rbp, rbx saved by C code, not touched.
*
* Interrupts are off on entry.
 Only called from user space.
* /
```



# Parameters Passing

- Once gained control, the dispatcher takes a complete snapshot of CPU registers to provide the corresponding values to the actual system call
- The snapshot is taken within the system level stack
- Then the system call is invoked as a subroutine call (via a call)
- The system call retrieves the parameters from stack via the base pointer (remember asmlinkage?)





## Parameters Passing





## A Userspace Example

```
#include <unistd.h>
#define _NR_my_first_sys_call 254
#define _NR_my_second_sys_call 255

_syscall0(int,my_first_sys_call);
_syscall1(int,my_second_sys_call,int,arg);
```



### Limitations

- The syscall has a maximum number of entries
- Resizing it requires reshuffling the whole kernel compilation process ... why?
- There are few entries free. Example with Kernel 2.4.25:
  - The maximum number of entries is specified by the macro: #define \_NR\_syscalls 270 in include/linux/sys.h
  - As specified by include/asm-i386/unistd.h, the available system call numerical codes start at 253
  - By default, we have space from 253 to 269



## syscall()

- This is a construct introduced in Kernel 2.6 for the Pentium 3 chip
- Implemented in glibc (stdlib.h)
- It triggers a trap to to execute a generic system call
- The first argument is the system call number
- The other parameters are the input for the system call code
- Based on new x86 instructions: sysenter/sysexit or syscall/sysret (initially for AMD chips)





## An example

```
#include <stdlib.h>
#define __NR_my_first_sys_call 333
#define __NR_my_second_sys_call 334
int my_first_sys_call(){
   return syscall(_NR_my_first_sys_call);
int my_second_sys_call(int arg1){
   return syscall(_NR_my_second_sys_call, arg1);
int main(){
    int x;
    my_first_sys_call();
    my_second_sys_call(x);
```



# The syscall Table

- The kernel level system call table is defined in specific files
  - For Kernel 2.4.20 on i386 it is defined in arch/i386/kernel/entry.S
  - For kernel 2.6 is in arch/x86/kernel/syscall\_table32.S
- These files contain preprocessor ASM directives
- Entries keep a reference to the kernel-level system call implementation
- Typically, the kernel-level name resembles the one used at application level
- In some version of the tree, the gate is also there (LXR is your friend here!)





## The syscall Table

```
ENTRY (sys call table)
       .long SYMBOL NAME(sys ni syscall) /* 0 - old "setup()"
system call*/
       .long SYMBOL NAME (sys exit)
       .long SYMBOL NAME (sys fork)
       .long SYMBOL NAME (sys read)
       .long SYMBOL NAME(sys write)
                                                 /* 5 */
       .long SYMBOL NAME (sys open)
       .long SYMBOL NAME(sys close)
       .long SYMBOL NAME(sys sendfile64)
       .long SYMBOL NAME(sys ni syscall) /* 240 reserved */
       .long SYMBOL NAME(sys ni syscall) /* 252 */
                                         Place new syscalls here!
       .rept NR syscalls-(.-sys call table)/4
              .long SYMBOL NAME (sys ni syscall)
       .endr
```



# Defining a new syscall

- For the previous example, the syscall entry should be:
- .long SYMBOL\_NAME(sys\_my\_first\_sys\_call)
- .long SYMBOL\_NAME(sys\_my\_second\_sys\_call)
- The code of new system calls (generally only C code) is included in any C file in the tree (possibly a new one)
- The code can use any kernel data structure and any kernel-level function (of course, except for static functions)
- Remember asklinkage!





# Syscall Dispatcher (i386)

```
ENTRY (system call)
      pushl %eax # save orig_eax
      SAVE ALL
      GET CURRENT (%ebx)
      testb $0x02, tsk ptrace(%ebx) # PT TRACESYS
      jne tracesys
      cmpl $(NR syscalls), %eax
      jae badsys
      call *SYMBOL NAME(sys call table)(, %eax, 4)
      movl %eax, EAX (%esp) # save the return value
ENTRY (ret from sys call)
               # need resched and signals atomic test
      cmpl $0, need resched(%ebx)
      jne reschedule
      cmpl $0, sigpending(%ebx)
      jne signal return
restore all:
      RESTORE ALL
```



# Fast syscall Path

#### **SYSENTER for 32 bits - SYSCALL for 64 bits**

based on model-specific registers

CS register set to the value of (SYSENTER\_CS\_MSR)

EIP register set to the value of (SYSENTER\_EIP\_MSR)

SS register set to the sum of (8 plus the value in SYSENTER\_CS\_MSR)

ESP register set to the value of (SYSENTER\_ESP\_MSR)

#### SYSEXIT for 32 bits - SYSRET for 64 bits

based on model-specific registers

CS register set to the sum of (16 plus the value in SYSENTER\_CS\_MSR)

EIP register set to the value contained in the EDX register

SS register set to the sum of (24 plus the value in SYSENTER\_CS\_MSR)

ESP register set to the value contained in the ECX register





# Model-Specific Registers for syscalls

```
/usr/src/linux/include/asm/msr.h:
#define MSR IA32 SYSENTER CS 0x174
#define MSR IA32 SYSENTER ESP 0x175
#define MSR IA32 SYSENTER EIP 0x176
/usr/src/linux/arch/x86/kernel/sysenter.c:
wrmsr(MSR IA32 SYSENTER CS, KERNEL CS, 0);
wrmsr(MSR IA32 SYSENTER ESP, tss->esp1, 0);
wrmsr(MSR IA32 SYSENTER EIP, (unsigned long) sysenter entry, 0);
```

Again based on rdmsr and wrmsr



## Virtual Dynamic Shared Object (vDSO)

- Syscall entry/exit points are set by the Kernel
- Few memory pages are created and made visible to all processes' addres spaces when they are initialized
- There processes find the actual code for the syscall entry/exit mechanism
- For i386 the definition is (up to Kernel 2.6.23) in arch/i386/kernel/vsyscall-sysenter.S
- In later versions, it's become an actual shared library. The source tree is at /source/arch/x86/vdso and the entry point is thus moved to /arch/x86/vdso/vdso32/sysenter.S



# Mapping vDSO





# Exposing vDSO

#include <sys/auxv.h>
void \*vdso = (uintptr\_t) getauxval(AT\_SYSINFO\_EHDR);

The "vDSO" (virtual dynamic shared object) is a small shared library that the kernel automatically maps into the address space of all user-space applications. Applications usually do not need to concern themselves with these details as the vDSO is most commonly called by the C library. This way you can code in the normal way using standard functions and the C library will take care of using any functionality that is available via the vDSO.





# vSDO Entry Point

```
kernel vsyscall:
    push %ecx
    push %edx
    push %ebp
    movl %esp, %ebp
    sysenter
    nop
    /* 14: System call restart point is here! */
    int $0x80
    /* 16: System call normal return point is here! */
    pop %ebp
    pop %edx
    pop %ecx
    ret
```



# Performance Aspects

- The vDSO Kernel entry point exploits flat addressing to bypass segmentation and the related operations
- It therefore reduces the number of accessed to memory in order to support the change to kernel mode
- Studies show that the reduction of clock cycles for system calls can be on the order of 75%
- It Allows randomization: security is enhanced





# Back to Interrupt Management







# Interrupts on Single-Core Machines

- Traditional single-core machines only relied on:
  - Traps (synchronous events wrt software execution)
  - Interrupts from external devices (asynchronous events)
- The classical way of handling the event was based on running operating system code on the single core in the system
- This was enough (in terms of consistency) even for individual concurrent (multi-thread) applications given that the state of the hardware was time-shared across threads





# An Example



from this time instant, any time-shared thread sees the correct final state as determined by trap handling





# An Example on Multi-cores



This thread does not see state B – what if the TLB on core 1 caches the same page table as core 0?





### Main Issues

- If the system state is replicated in the architecture, we need to propagate changes by traps/interrupts
- A trap on core 0 must be propagated to core 1
- In some cases this is addressed by firmware protocols (such as when the event is bound to deterministic handling)
- Otherwise we need mechanisms to propagate and handle the event at the operating system (software) level





# Inter Processor Interrupts

- IPI is a third type of event (beyond traps and classical interrupts) that may trigger the execution of specific operating-system software on any core
- An IPI is synchronous at the sender core and asynchronous at the receiver core
- IPI is typically used to enforce cross-core activities (e.g. request/reply protocols) allowing a specific core to trigger a change in the state of another



### **IPIs**

- IPIs are generated at firmware level, but are processed at software level
- At least two priority levels are available: High and Low
- High priority leads to immediate processing of the IPI at the recipient (a single IPI is accepted and stands out at any point in time)
- Low priority generally lead to queueing the requests and process them in a serialized way



# Hardware Support on x86

- We have already seen the registers to trigger IPIs
- They are an interface to the APIC/LAPIC circuitry
- LAPIC offers an instance local to any core
- LAPIC is where the programmable timer is (for time tracking and time-sharing purposes)
- IPI requests travel along an ad-hoc APIC bus
  - On modern x86 architectures, this is the QuickPath Interconnect
  - Again, go to the DCHPC courses for more info on this





#### **IDT** Entries

| <b>Vector range</b> |
|---------------------|
|---------------------|

0-19 (0x0-0x13)

20-31 (0x14-0x1f)

32-127 (0x20-0x7f)

128 (0x80)

129-238 (0x81-0xee)

239 (0xef)

240-250 (0xf0-0xfa)

251-255 (0xfb-0xff)

Use

Nonmaskable interrupts and

exceptions

Intel-reserved

External interrupts (IRQs)

Programmed exception for system calls (segmented style)

External interrupts (IRQs)

**Local APIC timer interrupt** 

Reserved by Linux for future

**Interprocessor interrupts** 



#### More on IDT Initialization

- We already mentioned trap\_init()
- init\_IRQ() in arch/x86/kernel/irqinit.c takes care
   of setting up device interrupts (the latter is based on
   ACPI)
- Main functions to setup the IDT:
  - set\_trap\_gate() initializes one IDT entry to define the value 0 as the privilege level admitted for accessing the gate via software
  - set\_intr\_gate() is similar, but handler activation relies on interrupt masking
  - set\_system\_gate() is similar to set\_trap\_gate() but
    it defines the value 3 as the privilege level to access the gate





## Initialization on x64

#### **CODE SNIPPET FROM desc.h**

```
* This routine sets up an interrupt gate at directory privilege level 3.
static inline void set system intr gate(unsigned int n, void *addr)
    BUG ON((unsigned)n > 0xFF);
    set gate(n, GATE INTERRUPT, addr, 0x3, 0, KERNEL CS);
static inline void set system trap gate(unsigned int n, void *addr)
    BUG ON((unsigned)n > 0xFF);
    set gate(n, GATE TRAP, addr, 0x3, 0, KERNEL CS);
static inline void set trap gate(unsigned int n, void *addr)
    BUG_ON((unsigned)n > 0xFF);
    set gate(n, GATE TRAP, addr, 0, 0, KERNEL CS);
```



## Modular handler management on i386

- Trap/interrupt handlers are defined in arch/x86/kernel/entry\_32.S (along with the system call dispatcher)
- Handlers associated with default trap/interrupts (from 0 to 31) are managed via an additional dispatcher
- Each handler logs a null-value on the stack in case no error code is generated in relation to the specific trap/interrupt
- Then it logs on the stack the address of the actual handler (typically written in C)
- After, the assembly dispatcher is activated: it logs the CPU context and gives control to the handler via a conventional call
- Input parameters are passed via the stack: asmlinkage!





### **Activation Scheme**

trap/interrupt





## Examples

```
ENTRY (overflow)
     pushl $0
     pushl $ SYMBOL NAME(do overflow)
     jmp error code
ENTRY (general protection)
     pushl $ SYMBOL NAME(do general protection)
     jmp error code
ENTRY (page fault)
     pushl $ SYMBOL NAME(do page fault)
     jmp error code
```



## error code on i386

- error\_code logs the CPU context onto the stack
- On the stack the routine populates the following data structure, defined in include/asm-i386/ptrace.h

```
struct pt_regs {
   long ebx; long ecx;
   long edx; long esi;
   long edi; long ebp;
   long eax; int xds; int xes;
   long orig_eax; long eip; int xcs;
   long eflags; long esp; int xss;
}
```

• The actual handler can take as input a pt\_regs\* pointer and, if needed, an unsigned long representing the error-code



# Page Fault Handler

- The page fault handler is do\_page\_fault (struct pt\_regs \*regs, unsigned long error\_code) defined in linux/arch/x86/mm/fault.c
- It takes as input the error-code associated with the occurred fault
- The fault type is specified via the three least significant bits of error code according to the following rules:
  - bit 0 == 0 means no page found, 1 means protection fault
  - bit 1 == 0 means read, 1 means write
  - bit 2 == 0 means kernel, 1 means user mode



# Kernel Exception Handling

- When a process runs in kernel mode, it may have to access user memory passed by a untrusted process
  - verify\_area(int type, const void \* addr, unsigned long size)
  - access\_ok(int type, unsigned long addr, unsigned long size)
- This may take an unnecessary large amount of time
- This operation takes place quite often





# Kernel Exception Handling

- Linux exploits the MMU to take care of this
- If the kernel accesses an address which is not accessible, a page fault is generated
- The unaccessible address is taken from CR2
  - If the address is within the VA space of the process we either have to swap in the page or there was an access in write mode to a read-only page
- Otherwise, a jump to bad\_area label tries to activate a fixup





# Kernel Fixups

- In bad\_area, the kernel uses the address in regs->eip to find a suitable place to recover execution
- This is done by replacing the content of regs->eip with the *fixup address*
- This must be executable code in kernel mode
- The fixup is defined by macros
- An example: get\_user(c, buf) in arch/x86/include/asm/uaccess.h as called from drivers/char/sysrq.c



## Fixup: Expanded Macro

```
long gu err = -14, gu val = 0;
const typeof (*((buf)))* gu addr = ((buf));
if (((((0 + current set[0]) -> tss.segment) == 0x18))
   (((sizeof(*(buf))) <= 0xC000000UL) &&
   ((unsigned long) ( gu \ addr ) <= 0xC0000000UL - (sizeof(*(buf)))))))
  do {
     qu err = 0;
   switch ((sizeof(*(buf)))) {
      case 1:
         _asm__ __volatile__(
"1: __wov" "b" " %2,%" "b" "1\n"
         "2:\n"
         ".section .fixup, \"ax\"\n"
         "3:
                  mov1 %3,%0\n"
                  xor" "b" " %" "b" "1,%" "b" "1\n"
                  jmp 2b\n"
         ".section ex table, \"a\"\n"
                   .align 4\n"
                   .long 1b,3b\n"
                         : "=r"( gu err), "=q" ( gu val): "m"((*(struct large struct *)
                        ( gu addr ))), "i"(-14), "0"( gu err ));
         break:
      case 2:
                volatile (
         asm
                  mov" "w" " %2,%" "w" "1\n"
         "1:
         "2:\n"
         ".section .fixup,\"ax\"\n"
                  movl %3,%0\n"
          "3:
                  xor" "w" " %" "w" "1,%" "w" "1\n"
                  jmp 2b\n"
```



# Fixup: Expanded Macro

```
".section ex table, \"a\"\n"
                     .align 4\n"
                     .long 1b, 3b \n"
                          : "=r"( gu err), "=r" ( gu val) : "m"((*(struct large struct *)
                         ( gu addr )) ), "i"(- 14 ), "0"( __gu_err ));
            break;
         case 4:
            asm volatile (
                   "2:\n"
            ".section .fixup, \"ax\"\n"
            "3:
                    mov1 %3,%0\n"
                    xor" "1" " %" "" "1,%" "" "1\n"
                     jmp 2b\n"
            ".section ex table, \"a\"\n"
                     .align 4\n"
                                          .long 1b,3b\n"
            ".text"
                          : "=r"( qu err), "=r" ( qu val) : "m"((*(struct large struct *)
                         ( gu addr ))), "i"(-14), "0"( gu err));
            break;
         default:
           (__gu_val) = __get_user_bad();
     } while (0);
    ((c)) = (typeof(*((buf)))) gu val;
     _gu_err;
);
```





# Fixup: Generated Assembly

```
xorl %edx, %edx
        movl current set, % eax
        cmpl $24,788 (%eax)
        je .L1424
        cmpl $-1073741825,64(%esp)
        ja .L1423
.L1424:
        movl %edx, %eax
        movl 64(%esp), %ebx
        movb (%ebx), %dl /* this is the actual user access */
1:
2:
.section .fixup, "ax"
        movl $-14, eax
3:
        xorb %dl,%dl
                                        Non-standard Sections
        jmp 2b
.section ex table, "a"
         .aliqn 4
        .long 1b,3b
.text
.L1423:
        movzbl %dl, %esi
```



# Fixup: Linked Code

```
$ objdump --disassemble --section=.text vmlinux
```

```
c017e785 <do con write+c1> xorl
                                  %edx, %edx
c017e787 <do con write+c3> movl
                                   0xc01c7bec, %eax
c017e78c <do con write+c8> cmpl
                                   $0x18,0x314(%eax)
c017e793 <do con write+cf> je
                                  c017e79f <do con write+db>
c017e795 <do con write+d1> cmpl
                                   $0xbfffffff,0x40(%esp,1)
                                  c017e7a7 <do con write+e3>
c017e79d <do con write+d9> ja
c017e79f <do con write+db> movl
                                  %edx, %eax
c017e7a1 <do con write+dd> movl
                                  0x40(%esp,1),%ebx
c017e7a5 <do con write+e1> movb
                                  (%ebx),%dl
c017e7a7 <do con write+e3> movzbl
                                  %dl,%esi
```



## Fixup Sections

\$ objdump --section-headers vmlinux vmlinux: file format elf32-i386 Sections: Idx Name Size VMA LMA File off Alqn 2\*\*4 00098f40 c0100000 c0100000 00001000 0 .text CONTENTS, ALLOC, LOAD, READONLY, CODE 1 .fixup 000016bc c0198f40 c0198f40 00099f40 2\*\*0 CONTENTS, ALLOC, LOAD, READONLY, CODE 0000f127 c019a5fc c019a5fc 2\*\*2 2 .rodata 0009b5fc CONTENTS, ALLOC, LOAD, READONLY, DATA ex table 2\*\*2 000015c0 c01a9724 c01a9724 000aa724 CONTENTS, ALLOC, LOAD, READONLY, DATA 4 .data 0000ea58 c01abcf0 c01abcf0 000abcf0 2\*\*4 CONTENTS, ALLOC, LOAD, DATA 00018e21 c01ba748 c01ba748 000ba748 2\*\*2 .bss ALLOC 00000000 2\*\*0 .comment 00000ec4 00000000 000ba748 CONTENTS, READONLY 00001068 00000ec4 00000ec4 000bb60c 2\*\*0 .note CONTENTS, READONLY



# Fixup Non Standard Sections

```
$ objdump --disassemble --section=.fixup vmlinux
  c0199ff5 <.fixup+10b5> movl
                                $0xfffffffffffff2, %eax
  c0199ffa <.fixup+10ba> xorb
                               %dl,%dl
                                c017e7a7 <do con write+e3>
  c0199ffc <.fixup+10bc> jmp
 $ objdump --full-contents --section= ex table vmlinux
   c01aa7c4 93c017c0 e09f19c0 97c017c0 99c017c0
   c01aa7d4 f6c217c0 e99f19c0 a5e717c0 f59f19c0
   c01aa7e4 080a18c0 01a019c0 0a0a18c0 04a019c0

    Remember x86 is little endian!

   c01aa7c4 c017c093 c0199fe0 c017c097 c017c099
   c01aa7d4 c017c2f6 c0199fe9 c017e7a5 c0199ff5
   c01aa7e4 c0180a08 c019a001 c0180a0a c019a004
```





# Fixup Activation Steps

- 1. access to invalid address: c017e7a5 <do\_con\_write+e1> movb (%ebx),%dl
- 2. MMU generates exception
- 3. CPU calls do\_page\_fault
- do page fault calls search\_exception\_table (regs->eip == c017e7a5);
- 5. search\_exception\_table looks up the address c017e7a5 in the exception table and returns the address of the associated fault handle code c0199ff5.
- 6. do\_page\_fault modifies its own return address to point to the fault handle code and returns.
- 7. execution continues in the fault handling code:
  - a) EAX becomes -EFAULT (== -14)
  - b) DL becomes zero (the value we "read" from user space)
  - c) execution continues at local label 2 (address of the instruction immediately after the faulting user access).





# Fixup in 64-bit Kernels

- First possibility: expand the table to handle 64-bit addresses
- Second possibility: represent offsets from the table itself

```
.long 1b,3b
.long (from) - .
.long (to) - .

ex_insn_addr(const struct exception_table_entry *x) {
    return (unsigned long) &x->insn + x->insn;
}
```





# Fixups in 4.6

- The exception table has been expanded with an additional field to keep a 32-bit address of a handler
- The handler is activated when a fixup is being activated
- In this way is possible to extend the behaviour of the Kernel-level exception handling





### Back to IPIs

- Immediate handling is allowed for the case in which there are no data structures that are shared across CPUcores that need to be accessed for the handling (stateless scenarios)
- An example is *system halt* (e.g. upon panic)
- Other usages of IPI are:
  - Execution of the same function across all the CPUcores (exactly like the halt)
  - Change of the state of hardware components across multiple CPU-cores in the system (e.g. the TLB state)





# Using IPIs: Some Examples

- CALL FUNCTION VECTOR (vector 0xfb)
  - Sent to all CPUs but the sender, forcing those CPUs to run a function passed by the sender. The corresponding interrupt handler is call\_function\_interrupt(). Usually this interrupt is sent to all CPUs except the CPU executing the calling function by means of the smp\_call\_function() facility function.
- RESCHEDULE VECTOR (vector 0xfc)
  - When a CPU receives this type of interrupt, the corresponding handler,
     named reschedule\_interrupt(), just acknowledges the interrupt.
- INVALIDATE TLB VECTOR (vector 0xfd)
  - Sent to all CPUs but the sender, forcing them to invalidate their TLBs. The corresponding handler, named invalidate\_interrupt() flushes some TLB entries of the processor





#### IPIs' API

```
send IPI all()
      Sends an IPI to all CPUs (including the sender)
send IPI allbutself()
      Sends an IPI to all CPUs except the sender
send IPI self()
       Sends an IPI to the sender CPU
send IPI mask()
      Sends an IPI to a group of CPUs specified by a bit mask
```



# IPI Management Sequentialization

- Sequentialization is used if the IPI needs to manage shared data structures across the threads
- For example, when an IPI requires parameters
- Parameters are actually passed into fixed memory locations (recall the Interrupt Control Registers)
- An example: SMP call function: function pointer and parameters are both passed into a global table





## IPI Management Sequentialization







#### smp call function()

```
int smp call function (void (* func) (void *info), void
* info, int wait) {
      /*Can deadlock when called with interr. disabled*/
      WARN ON(irqs disabled());
      spin lock bh(&call lock);
      atomic set (&scf started, 0);
      atomic set(&scf finished, 0);
      func = func;
      info = -info;
      for each online cpu(i)
             os write file (cpu data[i].ipi pipe[1], "C", 1);
      while (atomic read(&scf started) != cpus)
             barrier();
      if (wait)
             while (atomic read(&scf finished) != cpus)
                    barrier();
      spin unlock bh(&call lock);
      return 0;
```

### smp call function()

```
smp call function()
   arch send call function_ipi_mask()
   > send call func ipi()
   ➤ native send call func ipi()
   > apic->send IPI mask()
   send IPI dest field()
static inline void send IPI dest field (unsigned long
  mask, int vector) {
      unsigned long cfg;
      // [...]
      cfg = prepare ICR2(mask);
      apic write (APIC ICR2, cfg);
      cfg = prepare ICR(0, vector);
      apic write (APIC ICR, cfg);
```



## An Example: Synchronize All Cores

```
static atomic t synch_leave;
static atomic t synch enter;
void synchronize all(void) {
      printk("cpu %d asking from unpreemptive
             synchronization\n", smp processor id());
      atomic set(&synch enter, num online cpus() - 1);
      atomic set(&synch leave, 1);
      preempt disable();
      smp call function many(cpu online mask,
             synchronize all slaves, NULL, false);
      while(atomic read(&synch enter) > 0);
      printk("cpu %d all kernel threads synchronized\n",
             smp processor id());
```





## An Example: Synchronize All Cores

```
static void synchronize all slaves (void *info) {
       (void) info;
      printk("cpu %d entering synchronize all slaves\n",
                    smp processor id());
      atomic dec(&synch enter);
      preempt disable();
      while(atomic read(&synch leave) > 0);
      preempt enable();
      printk("cpu %d leaving synchronize all slaves\n",
             smp processor id());
void unsynchronize all(void) {
      printk("cpu %d freeing other kernel threads\n",
                    smp processor id());
      atomic set(&synch leave, 0);
      preempt enable();
```





#### Be careful

- IPI is an extremely powerful technology
- However you need to consider scalability aspects
- IPI-based synchronization involving large counts of cores must be used only when mandatorily needed
- The classical example is when patching the kernel on line, e.g. upon mounting a module



#### Back to Kernel Initialization







- Things are almost done!
- A new **kernel thread** is created, referencing kernel init() as its entry point
- A call to schedule() is issued, to start scheduling the newly-created process
- The kernel then calls into cpu\_idle()





### cpu idle()

```
static void cpu idle loop(void) {
     while (1) {
         while(!need resched()) {
              cpuidle idle call();
          schedule preempt disabled();
static inline void native halt (void) {
    asm volatile("hlt": : "memory");
```



# The End of the Booting Process

- The idle loop is the end of the booting process
- Since the very first long jump limp \$0xf000,\$0xe05b at the reset vector at F000:FFF0 which activated the BIOS, we have a setup system up and running, which is spinning forever
- This is the end of the "romantic" Kernel boot procedure: we infinitely loop into a hlt instruction
- or...



