## CSCI 510/610: Advanced Computer Architecture Implementing a Datapath in Verilog A Lab Manual



George M. Georgiou and Scott McWilliams

Computer Science Department California State University, San Bernardino <sup>1</sup>

October 2003

Revision: 1.12, April 4, 2004

<sup>&</sup>lt;sup>1</sup>The development of this lab manual has been supported in part by a Course Development Grant from the Teaching Resource Center, CSUSB.

### Contents

| Co           | ontents                                                    | 1                      |  |
|--------------|------------------------------------------------------------|------------------------|--|
| Li           | st of Code Listings                                        | 2                      |  |
| Li           | st of Figures                                              | 3                      |  |
| Ι            | Lab Manual                                                 | 5                      |  |
| 1            | The MIPS datapath in Verilog: The IF stage 1.1 Testbenches | <b>Lab 1–1</b> Lab 1–5 |  |
| 2            | The ID pipeline stage.                                     | Lab 2–1                |  |
| 3            | The EX pipeline stage 3.1 Testbenches                      | <b>Lab 3–1</b> Lab 3–5 |  |
| 4            | The MEM pipeline stage.                                    | Lab 4-1                |  |
| 5            | The WB pipeline stage                                      | Lab 5-1                |  |
| 6            | Testing the MIPS datapath                                  | Lab 6–1                |  |
| Bibliography |                                                            |                        |  |

# List of Code Listings

| 1.1 | Verilog code for the multiplexer                                      | Lab 1–3 |
|-----|-----------------------------------------------------------------------|---------|
| 1.2 | The testbench for the multiplexor in figure 1.5 on page Lab 1–4       | Lab 1–6 |
| 1.3 | The testbench for the incrementer in figure 1.6 on page Lab 1–4       | Lab 1–7 |
| 3.1 | The testbench for the 5-bit multiplexor in figure 3.3 on page Lab 3–3 | Lab 3–6 |
| 3.2 | The testbench for the ALU control in figure 3.4 on page Lab 3–4       | Lab 3-7 |
| 3.3 | The testbench for the ALU in figure 3.5 on page Lab 3–4               | Lab 3–9 |
| 6.1 | Binary code for testing the MIPS datapath                             | Lab 6–2 |
| 6.2 | Initial data for memory.                                              | Lab 6–2 |

# List of Figures

| 1.1  | The revised MIPS datapath                                                              | Lab 1-2 |
|------|----------------------------------------------------------------------------------------|---------|
| 1.2  | The IF stage                                                                           | Lab 1-2 |
| 1.3  | The program counter (PC)                                                               | Lab 1-3 |
| 1.4  | The instruction memory                                                                 | Lab 1-3 |
| 1.5  | The multiplexer                                                                        | Lab 1-4 |
| 1.6  | The incrementer by 1                                                                   | Lab 1-4 |
| 1.7  | The IF/ID pipeline register (latch)                                                    | Lab 1-4 |
| 1.8  | The output when running the testbench for the multiplexer (listing 1.2 on page Lab     |         |
|      | 1–6)                                                                                   | Lab 1-5 |
| 1.9  | The output when running the testbench for the incrementer (listing 1.3 on page Lab     |         |
|      | 1–7)                                                                                   | Lab 1–5 |
| 2.1  | The ID stage                                                                           | Lab 2–2 |
| 2.2  | ALUOp Control Bit and Function Code Sets (after [4])                                   | Lab 2–2 |
| 2.3  | The sign-extend unit                                                                   | Lab 2-3 |
| 2.4  | The control unit                                                                       | Lab 2-3 |
| 2.5  | The register file                                                                      | Lab 2-4 |
| 2.6  | The ID/EX pipeline register (latch)                                                    | Lab 2–4 |
| 3.1  | The EX stage                                                                           | Lab 3–2 |
| 3.2  | ALUOp Control Bit and Function Code Sets (after [4])                                   | Lab 3-2 |
| 3.3  | The multiplexer                                                                        | Lab 3-3 |
| 3.4  | The ALU control unit                                                                   | Lab 3-4 |
| 3.5  | The ALU                                                                                | Lab 3-4 |
| 3.6  | The adder                                                                              | Lab 3-4 |
| 3.7  | The EX/MEM pipeline register (latch)                                                   | Lab 3-5 |
| 3.8  | The output when running the testbench for the 5-bit multiplexer (listing 3.1 on        |         |
|      | page Lab 3–6)                                                                          | Lab 3–5 |
| 3.9  | The output when running the testbench for the ALU control (listing 3.2 on page Lab     |         |
|      | 3–7)                                                                                   | Lab 3–8 |
| 3.10 | The output when running the testbench for the ALU (listing $3.3$ on page Lab $3-9$ ) . | Lab 3–8 |
| 4.1  | The MEM stage                                                                          | Lab 4–2 |
| 4.2  | The and gate                                                                           | Lab 4–2 |
| 4.3  | The data memory unit                                                                   | Lab 4–3 |
| 4.4  | The MEM/WB pipeline register (latch)                                                   | Lab 4-3 |

| LIST OF FIGURES | LIST OF FIGURES |
|-----------------|-----------------|
|-----------------|-----------------|

| 5.1 | The WB stage    | Lab 5- |
|-----|-----------------|--------|
| 5.2 | The multiplexer | ab 5–2 |

# Part I Lab Manual

#### The MIPS datapath in Verilog: The IF stage

**Objective:** To implement and test the Instruction Fetch (IF) pipeline stage of the MIPS five stage pipeline.

The series of labs in this manual has ultimate objective to implement and simulate in Verilog the MIPS pipeline datapath Figure 6.30 in Paterson and Hennessy's textbook [4]. The model will be structural (as opposed to behavioral), but with one exception: basic units, such as multiplexors and ALU's, may implemented as behavioral models. This approach reinforces the object-oriented style of programming, while at the same time relieving from the burden of structurally defining the basic units, which can be quite tedious, time consuming, and beyond the scope of this lab series.

The slightly revised MIPS datapath to be implemented is in figure 1.1 on page Lab 1–2. For this week, you will implement the IF stage and test the fetching of instructions from memory. The IF stage isolated from the rest of the datapath can be seen in figure 1.2 on page Lab 1–2.

- The names of the pipeline registers are IF\_ID, ID\_EX, EX\_MEM, MEM\_WB. For now, you will need only IF\_ID and EX\_MEM.
- The instruction memory has 128 32-bit words. Later it will be expanded. All instructions and the PC are 32-bit wide. (Simply the 7 least significant bits (2^7 = 128) are used for the time being.)
- Implement the instruction memory, 2x1 MUX, and Incrementer-by-4 as separate modules. For the time being consider that the 1-bit signal PCSrc comes from a 1-bit register, PC\_choose.
- Initialize IF\_ID\_IR (The instruction field of IF/ID) to 32 zeros.
- Initialize IF\_ID\_NPC to 32 zeros. Initialize PC\_choose and EX\_MEM\_NPC to zeros. They will not change during this simulation. Initialize the first 10 words of memory (with addresses 0, 4, 8, etc.) with the following HEX values:



Figure 1.1: The revised MIPS datapath



Figure 1.2: The IF stage

Listing 1.1: Verilog code for the multiplexer.

• Turn in the source code and the printout of the clock cycle number, the contents of the PC (in decimal), IF\_ID\_IR (in hex), and IF\_ID\_NPC (in decimal) for 10 cycles of simulation. Be ready to demonstrate.

Note: The code in listing 1.1 implements the multiplexer in the IF stage as a combinational circuit.



Figure 1.3: The program counter (PC)



Figure 1.4: The instruction memory



Figure 1.5: The multiplexer



Figure 1.6: The incrementer by 1



Figure 1.7: The IF/ID pipeline register (latch)

#### 1.1 Testbenches

Testbenches help us verify that the design is correct. In this subsection we show two testbenches: One in listing 1.2 on page Lab 1–6 for the multiplexer of figure 1.5 on page Lab 1–4 and one in listing 1.3 on page Lab 1–7 for the incrementer of figure 1.6 on page Lab 1–4. The results of the running the testbench are in figure 1.8 and in figure 1.9, respectively. In the latter, and in other testbench runs in the labs that follow, the standard messages of the runs will be largely omitted.

```
Beginning Compile
Beginning Phase I
Compiling source file: muxtest.v
Compiling included source file 'mux.v'
Continuing compilation of source file 'muxtest.v'
Finished Phase I
Entering Phase II...
Finished Phase II
Entering Phase III...
Finished Phase III
Highest level modules:
                          test_mux
Compile Complete
Running...
At t = 11 sel = 1 A = 00000000 B = 55555555 Y = 00000000
At t = 31 \text{ sel} = 1 \text{ A} = 000000000 \text{ B} = fffffffff Y} = 000000000
At t = 36 sel = 1 A = a5a5a5a5 B = fffffffff Y = a5a5a5a5
At t = 41 sel = 0 A = a5a5a5a5 B = dddddddd Y = dddddddd
At t = 46 sel = x A = a5a5a5a5 B = dddddddd Y = XXXXXXXX
O Errors, O Warnings
Compile time = 0.00000, Load time = 0.00000, Execution time = 0.00000
Normal exit
```

Figure 1.8: The output when running the testbench for the multiplexer (listing 1.2 on page Lab 1–6)

```
Running...

Time = 11 A=3 IncrOut=4

Time = 21 A=15 IncrOut=16

Time = 31 A=64 IncrOut=65
```

Figure 1.9: The output when running the testbench for the incrementer (listing 1.3 on page Lab 1–7)

```
// Filename
                   : test—mux.v
// Description
                   : Testing the 32bit_mux module
//
                     of the IF stage of the pipeline.
'include "mux.v"
module test_mux;
// Wire Ports
   wire [31:0] Y;
// Register Declarations
   reg [31:0] A, B;
               sel;
   reg
  MUX mux1 (Y, A, B, sel); //instantiate the mux
   initial begin
    A = 32'hAAAAAAA;
    B = 32'h55555555;
     sel = 1'b1;
     #10;
     A = 32'h00000000;
     #10
     sel = 1'b1;
     #10;
     B = 32'hFFFFFFF;
     A = 32'hA5A5A5A5;
     #5:
     sel = 1'b0;
    B = 32'hDDDDDDDD;
     #5;
     sel = 1'bx;
   end
   always @(A or B or sel)
     #1 display ("At t = %0d sel = %b A = %h B = %h Y = %h",
                 $time, sel, A, B, Y);
endmodule // test
```

Listing 1.2: The testbench for the multiplexor in figure 1.5 on page Lab 1–4

```
// Filename
                   : test-incr.v
// Description
                   : Test for incr.v, an incrementer by 1
                      (32-bit input)
'include "incr.v"
module test ();
// Port Wires
   wire [31:0] IncrOut;
// Register Declarations
   reg [31:0] A;
  INCR incr1 (IncrOut, A); //instantiate the incrementer
   initial begin
     #10
     A = 3;
     #10;
     A = 15;
     #10
     A = 64;
     #5;
   end
   always @(A)
     #1 \frac{\text{display}}{\text{Time}} = \frac{00}{\text{Targor}} time, A,
         IncrOut);
endmodule // test
```

Listing 1.3: The testbench for the incrementer in figure 1.6 on page Lab 1–4

#### The ID pipeline stage.

**Objective:** To implement and test the Instruction Decode (ID) pipeline stage and integrate it with the IF stage.

This is part of a series of labs to implement the MIPS Datapath (figure 1.1 on page Lab 1–2) as a behavioral model in Verilog and simulate it.

For this week, you will implement the ID stage figure 2 on page Lab 2–2, integrate it together with the IF stage of last week, and test both together.

The parent module PIPELINE instantiates I\_FETCH (from the previous lab) and I\_DECODE.

- The module I\_DECODE instantiates the modules CONTROL, REG, S\_EXTEND, and ID\_EX
  - The CONTROL module has input the opcode field of the IF\_ID\_instr and output is the 9-bit control bits which are shown in figure 2.2 on page Lab 2-2.
  - The register file REG, which has 32 general purpose registers, and has input the rs and rt fields of IF\_ID\_instr, MEM\_WB\_Writereg, MEM\_WB\_Writedata, and RegWrite (for the time being it can be from anywhere). Outputs are the contents of register rs and register rt.
  - The combinational module S\_EXTEND receives as input the 16-bit immediate field of IF\_ID\_instr and output is the 32 bit sign-extended value.
  - The ID\_EX module includes the pipeline register ID/EX and inputs the outputs of the CONTROL, REG, S\_EXTEND modules, as well as the IF\_ID\_NPC, IF\_ID\_Instr[20-16] and IF\_ID\_Instr[15-11]. Outputs are the control bits (9 bits) NPC, Reg[rs], Reg[rt], signExtended (32 bit), Instr[20-16], and Instr[15-11].
- Testing: Initialize memory to the following hex values, beginning with location 0, and label and print out the outputs of the ID\_EX register. The control bits should be binary and all other values should be decimal. Simulate for sufficient cycles so that all instructions go through the ID\_EX register.



Figure 2.1: The ID stage

|             | Execution/Address Calculation stage control lines |            |            |            | Memory access stage control lines |             |              | Write-back stage control lines |               |
|-------------|---------------------------------------------------|------------|------------|------------|-----------------------------------|-------------|--------------|--------------------------------|---------------|
| Instruction | Reg<br>Dst                                        | ALU<br>Op1 | ALU<br>Op0 | ALU<br>Src | Branch                            | Mem<br>Read | Mem<br>Write | Reg<br>Write                   | Mem to<br>Reg |
| R-format    | 1                                                 | 1          | 0          | 0          | 0                                 | 0           | 0            | 1                              | 0             |
| lw          | 0                                                 | 0          | 0          | 1          | 0                                 | 1           | 0            | 1                              | 1             |
| sw          | Х                                                 | 0          | 0          | 1          | 0                                 | 0           | 1            | 0                              | Х             |
| beq         | X                                                 | 0          | 1          | 0          | 1                                 | 0           | 0            | 0                              | X             |

Figure 2.2: ALUOp Control Bit and Function Code Sets (after [4])

002300AA 10654321 00100022 8C123456 8F123456 AD654321 13012345 AC654321 12012345

• Turn in the source code and the printout of the clock cycle number and outputs off the ID\_EX register, as in testing above. Be ready to demonstrate.



Figure 2.3: The sign-extend unit



Figure 2.4: The control unit



Figure 2.5: The register file



Figure 2.6: The ID/EX pipeline register (latch)

#### The EX pipeline stage

**Objective:** To implement and test the Execution (EX) pipeline stage and integrate it with the IF and ID stages.

This is part of a series of labs to implement the MIPS Datapath (figure 1.1 on page Lab 1–2) as a behavioral model in Verilog and simulate it.

For this week, you will implement the EX stage figure 3 on page Lab 3–2, integrate it together with the IF and ID stages of the previous week, and test three of them together.

The parent module PIPELINE instantiates I\_FETCH (from the previous lab) and I\_DECODE.

**CHANGE**: Please note that the "Shift left 2" unit that exists in Figure 6.30 in Paterson and Hennessy's book [4], is eliminated in figure 1.1 on page Lab 1–2. Now there is direct line from the input of "Shift left 2" to its output.

The parent module PIPELINE instantiates LFETCH, and LDECODE, and LEXECUTE.

- The module I\_EXECUTE instantiates the following modules
  - ADDER for the branch target address computation.
  - The ALU\_CONTROL. Inputs are ALUop bits and the function bits. The specification is found in figure 1 on page Lab 1-3.
  - The instructions to be implemented are specified in the figure 3.2 on page Lab 3–2, and they are add, subtract, and, or, set less than. If the input information does not correspond to any valid instruction, ALUop = 11 and ALU output is 32 x's.
  - BOTTOM\_MUX. Notice that the inputs and output are 5 bits.
  - ALU\_MAX. Notice that you may instantiate the previously made MUX in the IF stage.
  - ID\_MEM, the pipeline register.
- In the I\_FETCH module we have resetmargins=true

```
reg EX_MEM_PCSrc;
reg [31:0] EX_MEM_NPC;
```

• Move the above to the EX\_MEM module, since EX\_MEM exists now, and make them as inputs to the I\_FETCH module.



Figure 3.1: The EX stage

| Instruction opcode | ALUOp | Instruction operation | Funct field | Desired<br>ALU action | ALU control input |
|--------------------|-------|-----------------------|-------------|-----------------------|-------------------|
| LW                 | 00    | load word             | XXXXXX      | add                   | 010               |
| sw                 | 00    | store word            | XXXXXX      | add                   | 010               |
| Branch equal       | 01    | branch equal          | XXXXXX      | subtract              | 110               |
| R-type             | 10    | add                   | 100000      | add                   | 010               |
| R-type             | 10    | subtract              | 100010      | subtract              | 110               |
| R-type             | 10    | AND                   | 100100      | and                   | 000               |
| R-type             | 10    | OR                    | 100101      | or                    | 001               |
| R-type             | 10    | set on less than      | 101010      | set on less than      | 111               |

Figure 3.2: ALUOp Control Bit and Function Code Sets (after [4])

• Testing: Initialize memory to the following hex values, beginning with location 0, and label and print out the outputs of the ID\_EX and EX\_MEM registers. The control bits should be binary and all other values should be decimal. Simulate for sufficient cycles so that all instructions go through the EX\_MEM register.

002300AA 10654321 00100022 8C123456 8F123456 AD654321 13012345 AC654321 12012345

• Be ready to use initialize memory with a given different set of instructions. Turn in the source code and the printout of the clock cycle number and outputs of the ID\_EX register and the EX\_MEM register. Be ready to demonstrate.



Figure 3.3: The multiplexer



Figure 3.4: The ALU control unit



Figure 3.5: The ALU



Figure 3.6: The adder



Figure 3.7: The EX/MEM pipeline register (latch)

#### 3.1 Testbenches

Testbenches and their corresponding outputs are given for the 5-bit multiplexer (figure 3.3 on page Lab 3–3 and listing 3.1 on page Lab 3–6), the ALU control unit (figure 3.4 on page Lab 3–4 and listing 3.2 on page Lab 3–7), and the ALU (figure 3.5 on page Lab 3–4 and listing 3.3 on page Lab 3–9). The results of running the testbench for the multiplexer are in figure 3.8, for the ALU control unit in figure 3.9 on page Lab 3–8, and for the ALU in figure 3.10 on page Lab 3–8.

```
Running...

At t = 11 sel = 1 A = 00000 B = 10101 Y = 00000

At t = 31 sel = 1 A = 00000 B = 11111 Y = 00000

At t = 36 sel = 1 A = 00101 B = 11111 Y = 00101

At t = 41 sel = 0 A = 00101 B = 11101 Y = 11101

At t = 46 sel = x A = 00101 B = 11101 Y = xx101

0 Errors, 0 Warnings

Normal exit
```

Figure 3.8: The output when running the testbench for the 5-bit multiplexer (listing 3.1 on page Lab 3–6)

```
// Filename
                   : test -5bitmux.v
// Description
                   : Testing the 5bit_mux module
                     of the EX stage of the pipeline.
'include "5 bit -mux.v"
module test();
// Wire Ports
   wire [4:0] Y;
// Register Declarations
   reg [4:0] A, B;
              sel;
   reg
  MUX5 mux1 (Y, A, B, sel); //instantiate the mux
   initial begin
    A = 5'b01010;
    B = 5'b10101;
     sel = 1'b1;
     #10;
     A = 5'b00000;
     #10
     sel = 1'b1;
     #10;
     B = 5'b111111;
     A = 5'b00101;
     #5:
     sel = 1'b0;
    B = 5'b11101;
     #5:
     sel = 1'bx;
   end
   always @(A or B or sel)
     #1 display ("At t = %0d sel = %b A = %b B = %b Y = %b", $time,
          sel, A, B, Y);
endmodule // test
```

Listing 3.1: The testbench for the 5-bit multiplexor in figure 3.3 on page Lab 3–3

```
// Filename
                    : test-alucontrol.v
// Description
                   : Testing the ALU control module
11
                      of the EX stage of the pipeline.
'include "alu-control.v"
module test ();
// Wire Ports
wire [2:0] select;
// Register Declarations
reg [1:0] alu_op;
reg [5:0] funct;
ALU_CONTROL alucontrol1 (select, alu_op, funct, );
initial begin
   alu_{-}op = 2'b00;
   funct = 6'b100000;
   $monitor("ALUOp = %b\tfunct = %b\tselect = %b", alu_op, funct,
       select);
   #1
   alu_{-}op = 2'b01;
   funct = 6'b100000;
   alu_op = 2'b10;
   funct = 6'b100000;
   funct = 6'b100010;
   funct = 6'b100100;
   funct = 6'b100101;
   funct = 6'b101010;
   $finish;
   end
endmodule // test
```

Listing 3.2: The testbench for the ALU control in figure 3.4 on page Lab 3-4

```
Running...

ALUOp = 00 funct = 100000 select = 010

ALUOp = 01 funct = 100000 select = 110

ALUOp = 10 funct = 100000 select = 010

ALUOp = 10 funct = 100010 select = 110

ALUOp = 10 funct = 100100 select = 000

ALUOp = 10 funct = 100101 select = 001

ALUOp = 10 funct = 101010 select = 111

Exiting VeriLogger at simulation time 7000

0 Errors, 0 Warnings

Normal exit
```

Figure 3.9: The output when running the testbench for the ALU control (listing 3.2 on page Lab 3–7)

Figure 3.10: The output when running the testbench for the ALU (listing 3.3 on page Lab 3–9)

```
// Filename
                     : test-alu.v
// Description
                    : Test module for the ALU
'include "alu.v"
module test ();
// Register Declarations
   reg [31:0] A,B;
        [02:0] control;
   reg
// Wire Ports
   wire [31:0] result;
   wire
                zero;
   initial begin
               <= 'b1010;
      A
               <= 'b0111;
      control <= 'b011;
      \frac{\text{sdisplay}}{\text{change}} = \frac{\text{b}}{\text{b}}, A, B;
      $monitor("ALUOp = %b\ tresult = %b", control, result);
      control <= 'b100;
      control <= b010;
      control <= 'b111;</pre>
      control <= 'b011;
      control <= 'b110;
      control <= 'b001;
      control <= b000;
      $finish;
   end
   ALU ALU1(result, zero, A, B, control);
endmodule // test
```

Listing 3.3: The testbench for the ALU in figure 3.5 on page Lab 3-4

#### The MEM pipeline stage.

**Objective:** To implement and test the Memory (MEM) pipeline stage and integrate it with the IF, ID, and EX stages.

This is part of a series of labs to implement the MIPS Datapath (figure 1.1 on page Lab 1–2) as a behavioral model in Verilog and simulate it.

For this week, you will implement the MEM stage figure 4 on page Lab 4–2, and integrate it together with the IF, ID, and EX stages of previous weeks, and test all of them together.

The parent module PIPELINE instantiates I\_FETCH (from the previous lab) and I\_DECODE.

The parent module PIPELINE instantiates L\_FETCH, L\_DECODE, L\_EXECUTE, MEM, and WB modules.

- The module MEMORY instantiates the following modules:
  - D\_MEM: the data memory module. Data memory has 256 32-bit words.
  - MEM\_WB: The pipeline register MEM/WB. The I\_FETCH module should receive inputs 'write data', 'write register' and RegWrite from the MEM modules.
- Testing: Initialize memory to the following hex values, beginning with location 0, and label and print out the outputs of the ID\_EX, EX\_MEM, and MEM registers. The control bits should be binary and all other values should be decimal. Simulate for sufficient cycles so that all instructions go through the MEM\_WB register.

002300AA 10654321 00100022 8C123456 8F123456 AD654321 13012345 AC654321 12012345

- Be ready to use initialize memory with a given different set of instructions.
- Turn in the source code and the printout of the clock cycle number and outputs the ID\_EX register, the EX\_EM register, and the MEM\_WB register. Be ready to demonstrate.



Figure 4.1: The MEM stage



Figure 4.2: The and gate



Figure 4.3: The data memory unit



Figure 4.4: The MEM/WB pipeline register (latch)

#### The WB pipeline stage

**Objective:** To implement and test the Write-back (WB) pipeline stage and integrate it with the IF, ID, EX, and MEM stages.

This is part of a series of labs to implement the MIPS Datapath (figure 1.1 on page Lab 1–2) as a behavioral model in Verilog and simulate it.

For this week, you will implement the WB stage figure 5, and integrate it together with the IF, ID, EX, and MEM stages of previous weeks, and test all of them together.



Figure 5.1: The WB stage

The parent module PIPELINE instantiates I\_FETCH (from the previous lab) and I\_DECODE. The parent module PIPELINE instantiates I\_FETCH, I\_DECODE, I\_EXECUTE, MEM, and WB modules.

- The module WB instantiates the following module:
  - MUX, the multiplexer at the output of MEM/WB. Instantiate the multiplexer at the IF stage.
- The WB module receives inputs from the MEM\_WB module MemeReg, ReadData, ALUResult, and gives output WriteData.

• Testing: Initialize memory to the following hex values, beginning with location 0, and label and print out the outputs of the ID\_EX, EX\_MEM, and MEM registers. The control bits should be binary and all other values should be decimal. Simulate for sufficient cycles so that all instructions go through the MEM\_WB register.

002300AA 10654321 00100022 8C123456 8F123456 AD654321 13012345 AC654321 12012345

Be ready to use initialize memory with a given different set of instructions.

• Turn in the source code and the printout of the clock cycle number and outputs the ID\_EX register, the EX\_EM register, and the MEM\_WB register. Be ready to demonstrate.



Figure 5.2: The multiplexer

#### Testing the MIPS datapath

**Objective:** To implement and test the MIPS datapath which was built in the previous labs.

This is part of a series of labs to implement the MIPS Datapath (figure 1.1 on page Lab 1–2) as a behavioral model in Verilog and simulate it.

For this week you will test the datapath with the given binary program in listing 6.1 on page Lab 6–2. Save it to file named "risc.txt". Also the initial contents of memory are given in listing 6.2 on page Lab 6–2. Save it to a file named "data.txt".

# How to read data in the instruction memory (in the instruction memory module):

Similarly for the data memory module:

- You must add the NOP instruction in the control module. Its opcode is 100000 and the output of the control unit should be all zeros.
- Make sure that r0 is initialized to zero.
- For testing, display registers r1, r2, and r3 from the ID/EX module. Register r1 should have values 1, 3, 6, 12, ... Simulate for 24 cycles.

```
// Program that adds the numbers (1 + 2) + 3 + 6 + 0 = 12
// And places 12 in register 1
100011_00000_00001_0000_0000_0000_0001
                      // LW r1, 1(r0)
100011\_00000\_00001\_0000\_0000\_0000\_0010
                      //LW r2, 2(r0)
100011_00000_00001_0000_0000_0000_0011
                      //LW r3, 3(r0)
000000 \, {}_{-}00001 \, {}_{-}00010 \, {}_{-}00001 \, {}_{-}00000 \, {}_{-}100000
                      //ADD r1, r1, r2
000000 - 00001 - 00011 - 00001 - 00000 - 100000
                      //ADD r1, r1, r3
000000 \, {\color{red}\_00001 \, {\color{gray}\_00001 \, {\color{gray}\_00001 \, {\color{gray}\_00000 \, {\color{gray}\_100000} }} }
                      //ADD r1, r1, r1
000000 \, {}_{-}00001 \, {}_{-}00000 \, {}_{-}00001 \, {}_{-}00000 \, {}_{-}100000
                      //ADD r1, r1, r0
```

Listing 6.1: Binary code for testing the MIPS datapath.

Listing 6.2: Initial data for memory.

#### Bibliography

- [1] Michael D. Ciletti. *Modeling, synthesis, and rapid prototyping with the Verilog HDL.* Prentice-Hall, 1999.
- [2] Dr. Daniel C. Hyde. *CSCI 320 Computer Architecture Handbook on Verilog HDL*. Bucknell University, 1997.
- [3] IEEE Institute of Electrical and Electronics Engineers. *IEEE 1364-1995 Verilog Language Reference Manual*, 1995.
- [4] David A. Patterson and John L. Hennessy. *Computer Organization & Design: The Hardware/Software Interface (Second Edition)*. Morgan Kaufmann, San Mateo, 1998.
- [5] D. Thomas and P. Moorby. *The Verilog Hardware Description Language*. Kluwer Academic, 1991.