## System Architecture

- 1. After startBtn is pressed, read\_enable will be set to 1 to allow reading of ROM values.
- 2. Following which, these ROM values will be used to calculate the matrix multiplication and values for the product matrix which will be stored in RAM\_P.
- 3. write\_enable will be set to 1 after each computation of new elements to allow the new values to be written in RAM\_P, with the address being write\_addr.
- 4. After computation of all values are done, the LED will be assigned values from RAM\_out, which are the values in RAM\_P based on read\_addr.



## **FSM**



- 1. After startBtn is pressed, the state will change from IDLE to MULTIPLY. During MULTIPLY state, values will be read from ROMs to be used to do matrix multiplication.
- 2. Every cycle in MULTIPLY state represents reading of different values from ROM for matrix multiplication. At every 4 cycles the values of each element are stored in RAM\_P. After the matrix multiplication is finished, computed will be set to 1 and the state will change to DISPLAY.
- 3. In state DISPLAY, the LED will be set to RAM\_out values. Each cycle in DISPLAY state represents different RAM\_out values being set to LED. Only after read\_addr is 15, which means that all 16 values have been displayed, will the state change back to IDLE state.

## Resources

## Slice Logic Distribution

| <u> </u>                                |     |     | L         |      |
|-----------------------------------------|-----|-----|-----------|------|
| Site Type                               |     |     | Available |      |
| Slice                                   | 35  |     | •         | 0.26 |
| SLICEL                                  | 21  | 1 0 | I         | I    |
| SLICEM                                  | 14  | 1 0 | I         | I    |
| LUT as Logic                            | 87  | 1 0 | 53200     | 0.16 |
| using 05 output only                    | 1 0 | I   | I         | I    |
| using 06 output only                    | 71  | I   | I         | I    |
| using 05 and 06                         | 16  | I   | I         | I    |
| LUT as Memory                           | 8   | 1 0 | 17400     | 0.05 |
| LUT as Distributed RAM                  | 8   | 1 0 | I         | I    |
| using 05 output only                    | 1 0 | I   | I         | I    |
| using 06 output only                    | 1 0 | I   | I         | I    |
| using 05 and 06                         | 8   | I   | I         | I    |
| LUT as Shift Register                   | 1 0 | 1 0 | I         | I    |
| LUT Flip Flop Pairs                     | 23  | 1 0 | 53200     | 0.04 |
| fully used LUT-FF pairs                 | 3   | I   | I         | I    |
| LUT-FF pairs with one unused LUT output | 18  | I   | I         | I    |
| LUT-FF pairs with one unused Flip Flop  | 20  | I   | I         | I    |
| Unique Control Sets                     | 5   | I   | I         | I    |
| +                                       | +   | +   | +         | +    |

| RAMB36/FIFO*   0   0   140   0.00   +                                               |           | Memory |       |           |       |  |
|-------------------------------------------------------------------------------------|-----------|--------|-------|-----------|-------|--|
| Block RAM Tile   0   0   140   0.00     Si<br>RAMB36/FIFO*   0   0   140   0.00   + | Site Type | Used   | Fixed | Available | Util% |  |
| I DS                                                                                |           | •      |       |           |       |  |
|                                                                                     |           |        |       | -         |       |  |

ed | Available | Util%

As we used distributed memory for both RAMs and ROMs, Block RAM usage is 0. We used distributed memory as it is more efficient since the number of values to be stored are minimal and FPGAs has a high number of LUTs. SLICEM are used for memory related LUTs whereas SLICEL are used for logic related LUTs. The 8 LUTs used as distributed RAM is for RAM whereas ROMs are implemented using LUT as Logic.