# DS0141 PolarFire Datasheet

December 2019





# **Contents**

| 1 Revision History                                                                 | 1  |
|------------------------------------------------------------------------------------|----|
| 1.1 Revision 1.7                                                                   |    |
| 1.2 Revision 1.6                                                                   |    |
| 1.3 Revision 1.5                                                                   | 2  |
| 1.4 Revision 1.4                                                                   | 2  |
| 1.5 Revision 1.3                                                                   | 2  |
| 1.6 Revision 1.2                                                                   | 2  |
| 1.7 Revision 1.1                                                                   | 2  |
| 1.8 Revision 1.0                                                                   | 2  |
| 2 Overview                                                                         | 3  |
| 3 References                                                                       | 4  |
| 4 Device Offering                                                                  | 5  |
| 5 Silicon and Libero Tool Status                                                   | 6  |
| 6 DC Characteristics                                                               | 8  |
| 6.1 Absolute Maximum Rating                                                        | 8  |
| 6.2 Recommended Operating Conditions                                               | 9  |
| 6.2.1 DC Characteristics over Recommended Operating Conditions                     | 11 |
| 6.2.2 Maximum Allowed Overshoot and Undershoot                                     | 12 |
| 6.3 Input and Output                                                               |    |
| 6.3.1 DC Input and Output Levels                                                   |    |
| 6.3.2 Differential DC Input and Output Levels                                      |    |
| 6.3.3 Complementary Differential DC Input and Output Levels                        |    |
| 6.3.4 HSIO On-Die Termination                                                      |    |
| 6.3.5 GPIO On-Die Termination                                                      |    |
| 7 AC Switching Characteristics                                                     | 29 |
| 7.1 I/O Standards Specifications                                                   |    |
| 7.1.1 Input Delay Measurement Methodology Maximum PHY Rate for Memory Interface IP | 29 |
| 7.1.2 Output Delay Measurement Methodology                                         |    |
| 7.1.3 Input Buffer Speed                                                           |    |
| 7.1.4 Output Buffer Speed                                                          |    |
| 7.1.5 Maximum PHY Rate for Memory Interface IP                                     |    |
| 7.1.6 User I/O Switching Characteristics                                           | 43 |
| 7.2 Clocking Specifications                                                        |    |
| 7.2.1 Clocking                                                                     |    |
| 7.2.2 PLL                                                                          | 50 |
| 7.2.3 DLL                                                                          |    |
| 7.2.4 RC Oscillators                                                               |    |
| 7.3 Fabric Specifications                                                          | 55 |
| 7.3.1 Math Blocks                                                                  |    |
| 7.3.2 SRAM Blocks                                                                  |    |
| 7.4 Transceiver Switching Characteristics                                          |    |
| 7.4.1 Transceiver Performance                                                      |    |
| 7.4.2 Transceiver Reference Clock Performance                                      |    |
| 7.4.3 Transceiver Reference Clock I/O Standards                                    | 60 |



| 7.4.4 Transmitter Performance                              | 61 |
|------------------------------------------------------------|----|
| 7.4.5 Receiver Performance                                 | 68 |
| 7.4.6 Transceiver and Receiver Return Loss Characteristics | 72 |
| 7.5 Transceiver Protocol Characteristics                   |    |
| 7.5.1 PCI Express                                          | 73 |
| 7.5.2 Interlaken                                           |    |
| 7.5.3 10GbE (10GBASE-R and 10GBASE-KR)                     | 74 |
| 7.5.4 1GbE (1000BASE-X)                                    |    |
| 7.5.5 SGMII and QSGMII                                     |    |
| 7.5.6 CPRI                                                 |    |
| 7.5.7 JESD204B                                             |    |
| 7.5.8 Display Port                                         |    |
| 7.5.9 Serial RapidIO                                       |    |
| 7.5.10 SDI                                                 |    |
| 7.5.11 OTN                                                 | 78 |
| 7.5.12 Fiber Channel                                       | 79 |
| 7.5.13 HiGig and HiGig+                                    |    |
| 7.5.14 HiGig II                                            |    |
| 7.5.15 Firewire IEEE 1394                                  |    |
| 7.6 Non-Volatile Characteristics                           |    |
| 7.6.1 FPGA Programming Cycle and Retention                 | 80 |
| 7.6.2 FPGA Programming Time                                |    |
| 7.6.3 FPGA Bitstream Sizes                                 |    |
| 7.6.4 Digest Cycles                                        |    |
| 7.6.5 Digest Time                                          |    |
| 7.6.6 Zeroization Time                                     |    |
| 7.6.7 Verify Time                                          |    |
| 7.6.8 Authentication Time                                  |    |
| 7.6.9 Secure NVM Performance                               |    |
| 7.6.10 Secure NVM Programming Cycles                       |    |
| 7.7 System Services                                        |    |
| 7.7.1 System Services Throughput Characteristics           |    |
| 7.8 Fabric Macros                                          |    |
| 7.8.1 UJTAG Switching Characteristics                      |    |
| 7.8.2 UJTAG_SEC Switching Characteristics                  |    |
| 7.8.3 USPI Switching Characteristics                       |    |
| 7.8.4 Tamper Detectors                                     |    |
| 7.8.5 System Controller Suspend Switching Characteristics  |    |
| 7.8.6 Dynamic Reconfiguration Interface                    |    |
| 7.8.7 User Voltage Detector Characteristics                |    |
| 7.9 Power-Up to Functional Timing                          |    |
| 7.9.1 Power-On (Cold) Reset Initialization Sequence        |    |
| 7.9.2 Warm Reset Initialization Sequence                   |    |
| 7.9.3 Power-On Reset Voltages                              |    |
| 7.9.4 User Design Dependence of Power-Up Times             |    |
| 7.9.5 Cold Reset to Fabric and I/Os (Low Speed) Functional |    |
| 7.9.6 Warm Reset to Fabric and I/Os (Low Speed) Functional |    |
| 7.9.7 Miscellaneous Initialization Parameters              |    |
| 7.9.8 I/O Calibration                                      |    |
| 7.10 Dedicated Pins                                        |    |
| 7.10.1 JTAG Switching Characteristics                      |    |
| 7.10.2 SPI Switching Characteristics                       |    |
| 7.10.3 SmartDebug Probe Switching Characteristics          |    |
| 7.10.4 DEVRST_N Switching Characteristics                  |    |
| 7.11 User Crypto                                           |    |
|                                                            |    |



| 7.11.1 TeraFire 5200B | Switching Characteristics  | .107 |
|-----------------------|----------------------------|------|
| 7.11.2 TeraFire 5200B | Throughput Characteristics | .107 |



## 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

#### 1.1 Revision 1.7

Revision 1.7 was published in December 2019. The following is a summary of changes.

- Updated table PolarFire FPGA Silicon Status. Libero 12.2 now contains production timing and power for all devices.
- Corrected footnote 5 in the table PolarFire Transceiver Reference Clock AC Requirements.
- Corrected footnote in the table sNVM Programming Cycles vs. Retention Characteristics.
- Added timing parameters to the table Master SPI Programming Time (IAP) and table Slave SPI Programming Time.
- · Added 270 mbps rates to the section SDI.
- · Added FireWire section.
- Added footnotes to the following tables:
  - Recommended Operating Conditions
  - I/O Digital Receive Double Data Rate Switching Characteristics
  - I/O Digital Transmit Single Data Rate Switching Characteristics
  - I/O Digital Transmit Double Data Rate Switching Characteristics
  - HSIO Maximum Input Buffer Speed
  - HSIO Maximum Output Buffer Speed
  - GPIO Maximum Output Buffer Speed
  - Programmable Delay
- Added MIPI data rates to the following tables:
  - GPIO Maximum Input Buffer Speed
  - GPIO Maximum Output Buffer Speed
- Updated MIPIE25 output DC specifications.

#### 1.2 **Revision 1.6**

Revision 1.6 was published in June 2019. The following is a summary of changes.

- The parameter RX\_DDRX\_B\_G\_FA (for Video7 applications) was added. For more information, see table I/O Digital Receive Double-Data Rate Switching Characteristics.
- I/O CDR switching characteristics were added. For more information, see table I/O CDR Switching Characteristics.
- High-speed I/O clock skew with bridging was added. For more information, see table High-Speed I/O Clock Characteristics (-40 °C to 100 °C).
- PCS and PMA minimum reset pulse widths were added. For more information, see table PolarFire Transceiver and TXPLL Performance.
- Auto adaptive calibration was added to CDR lock times, Burst Mode Receiver (BMR) high-gain lock time, and BMR high-gain state time. For more information, see table PolarFire Transceiver Receiver Characteristics.
- Fiber channel rates were corrected. For more information, see table Fiber Channel.
- · HiGig and HiGig+ specifications were updated. For more information, see table HiGig and HiGig+.



- HiGig II specifications were updated. For more information, see table HiGigII.
- The DEVRST\_N parameter was correctly classified as ramp time. For more information, see section Dedicated Pins.
- Transmitter and receiver return loss characteristics were added. For more information, see section Transceiver Switching Characteristics.
- Voltage detector specifications were added and the voltage glitch detector was removed. For more
  information, see section User Voltage Detector Characteristics.

### 1.3 Revision 1.5

- All tables have been reviewed and updated to reflect production silicon characteristics for the 200T, 200TL, 200TS, 200TLS, 100T, 100TL, 100TS, and 100TLS devices in all packages, speed grades, and temperature grades.
- The maximum transceiver reference clock input rate was changed from 800 MHz to 400 MHz due to a typo in version 1.4. For more information, see table PolarFire Transceiver Reference Clock AC Requirements.

## 1.4 **Revision 1.4**

Revision 1.4 was published September 2018. The following is a summary of changes.

 All tables have been reviewed and updated to reflect production silicon characteristics for the 300T, 300TL, 300TS, and 300TLS devices in all packages, speed grades, and temperature grades.

## 1.5 **Revision 1.3**

Revision 1.3 was published in June 2018. The following is a summary of changes.

- The System Services section was updated.
- The Non-Volatile Characteristics section was updated.
- The Fabric Macros section was updated.
- The Transceiver Switching Characteristics section was updated.

#### 1.6 Revision 1.2

Revision 1.2 was published in June 2018. The following is a summary of changes.

• The datasheet has moved to preliminary status. Every table has been updated.

## 1.7 **Revision 1.1**

Revision 1.1 was published in August 2017. The following is a summary of changes.

- LVDS specifications changed to 1.25G.
- LVDS18, LVDS25/LVDS33, and LVDS25 specifications changed to 800 Mbps.
- A note was added indicting a zeroization cycle counts as a programming cycle.
- A note was added defining power down conditions for programming recovery conditions.

#### 1.8 **Revision 1.0**

Revision 1.0 was the first publication of this document.



## 2 Overview

This datasheet describes PolarFire FPGA device characteristics with industrial temperature range ( $-40\,^{\circ}$ C to  $100\,^{\circ}$ C T<sub>J</sub>) and extended commercial temperature range ( $0\,^{\circ}$ C to  $100\,^{\circ}$ C T<sub>J</sub>). The devices are provided with a standard speed grade (STD) and a -1 speed grade with higher performance. The FPGA core supply V<sub>DD</sub> can operate at  $1.0\,\text{V}$  for lower-power or  $1.05\,\text{V}$  for higher performance. Similarly, the transceiver core supply V<sub>DDA</sub> can also operate at  $1.0\,\text{V}$  or  $1.05\,\text{V}$ . Users select the core operating voltage while creating the Libero project.



## 3 References

The following documents are recommended references. For more information about PolarFire static and dynamic power data, see the PolarFire Power Estimator Spreadsheet.

- PO0137: PolarFire FPGA Product Overview
- ER0217: PolarFire FPGA Pre-Production Device Errata
- UG0722: PolarFire FPGA Packaging and Pin Descriptions User Guide
- UG0726: PolarFire FPGA Board Design User Guide
- UG0686: PolarFire FPGA User I/O User Guide
- UG0680: PolarFire FPGA Fabric User Guide
- UG0714: PolarFire FPGA Programming User Guide
- UG0684: PolarFire FPGA Clocking Resources User Guide
- UG0687: PolarFire FPGA 1G Ethernet Solutions User Guide
- UG0727: PolarFire FPGA 10G Ethernet Solutions User Guide
- UG0748: PolarFire FPGA Low Power User Guide
- UG0676: PolarFire FPGA DDR Memory Controller User Guide
- UG0743: PolarFire FPGA Debugging User Guide
- UG0725: PolarFire FPGA Device Power-Up and Resets User Guide
- UG0677: PolarFire FPGA Transceiver User Guide
- UG0685: PolarFire FPGA PCI Express User Guide
- UG0753: PolarFire FPGA Security User Guide
- UG0752: PolarFire FPGA Power Estimator User Guide



# 4 Device Offering

The following table lists the PolarFire FPGA device options using the MPF300T as an example. The MPF100T, MPF200T, and MPF500T device densities have identical offerings.

**Table 1 • PolarFire FPGA Device Options** 

| Device Options | Extended Com-<br>mercial<br>0 °C-100 °C | Industrial<br>–40 °C–100 °C | STD | -1  | Transceivers T | Lower S-<br>tatic Pow-<br>er L | Data Security S |
|----------------|-----------------------------------------|-----------------------------|-----|-----|----------------|--------------------------------|-----------------|
| MPF300T        | Yes                                     | Yes                         | Yes | Yes | Yes            |                                |                 |
| MPF300TL       | Yes                                     | Yes                         | Yes |     | Yes            | Yes                            |                 |
| MPF300TS       |                                         | Yes                         | Yes | Yes | Yes            |                                | Yes             |
| MPF300TLS      |                                         | Yes                         | Yes |     | Yes            | Yes                            | Yes             |



# **5** Silicon and Libero Tool Status

There are three status levels:

- Advanced—initial estimated information based on simulations
- Preliminary—information based on simulation and/or initial characterization
- Production—final production data

The following tables list the status of the PolarFire FPGA silicon and Libero Timing and Power tool.

#### Table 2 • PolarFire FPGA Silicon Status

| Product              | Silicon    |
|----------------------|------------|
| MPF100T, TS, TL, TLS | Production |
| MPF200T, TS, TL, TLS | Production |
| MPF300T, TS, TL, TLS | Production |
| MPF500T, TS, TL, TLS | Production |

#### Table 3 • PolarFire FPGA Tool Status

| Product S               | Status                          | Libero Version |           |            |      |                     |      |            |      |
|-------------------------|---------------------------------|----------------|-----------|------------|------|---------------------|------|------------|------|
|                         |                                 | Timing         |           |            |      | Power               |      |            |      |
|                         |                                 | Extended C     | ommercial | Industrial |      | Extended Commercial |      | Industrial |      |
|                         |                                 | STD            | -1        | STD        | -1   | STD                 | -1   | STD        | -1   |
| MPF100T,<br>TS, TL, TLS | Prelimi-<br>nary                | 12.0           | 12.0      | 12.0       | 12.0 | 12.0                | 12.0 | 12.0       | 12.0 |
|                         | Production Vdd = 1.0 V          | 12.1           | 12.1      | 12.1       | 12.1 | 12.1                | 12.1 | 12.1       | 12.1 |
|                         | Produc-<br>tion Vdd =<br>1.05 V | 12.2           | 12.2      | 12.2       | 12.2 | 12.2                | 12.2 | 12.2       | 12.2 |
| MPF200T,<br>TS, TL, TLS | Prelimi-<br>nary                | 12.0           | 12.0      | 12.0       | 12.0 | 12.0                | 12.0 | 12.0       | 12.0 |
|                         | Production Vdd = 1.0 V          | 12.1           | 12.1      | 12.1       | 12.1 | 12.1                | 12.1 | 12.1       | 12.1 |
|                         | Produc-<br>tion Vdd =<br>1.05 V | 12.2           | 12.2      | 12.2       | 12.2 | 12.2                | 12.2 | 12.2       | 12.2 |
| MPF300T,<br>TS, TL, TLS | Prelimi-<br>nary                | 12.0           | 12.0      | 12.0       | 12.0 | 12.0                | 12.0 | 12.0       | 12.0 |



| Product                 | Status                  | Libero Version      |      |            |      |                     |       |            |      |  |
|-------------------------|-------------------------|---------------------|------|------------|------|---------------------|-------|------------|------|--|
|                         |                         | Timing              |      |            |      | Power               | Power |            |      |  |
|                         |                         | Extended Commercial |      | Industrial |      | Extended Commercial |       | Industrial |      |  |
|                         | STD                     | -1                  | STD  | -1         | STD  | -1                  | STD   | -1         |      |  |
|                         | Production Vdd = 1.0 V  | 12.1                | 12.0 | 12.1       | 12.1 | 12.1                | 12.1  | 12.1       | 12.1 |  |
|                         | Production Vdd = 1.05 V | 12.2                | 12.2 | 12.2       | 12.2 | 12.2                | 12.2  | 12.2       | 12.2 |  |
| MPF500T,<br>TS, TL, TLS | Prelimi-<br>nary        | 12.0                | 12.0 | 12.0       | 12.0 | 12.0                | 12.0  | 12.0       | 12.0 |  |
|                         | Production Vdd = 1.0 V  | 12.2                | 12.2 | 12.2       | 12.2 | 12.2                | 12.2  | 12.2       | 12.2 |  |
|                         | Production Vdd = 1.05 V | 12.2                | 12.2 | 12.2       | 12.2 | 12.2                | 12.2  | 12.2       | 12.2 |  |



# **6** DC Characteristics

This section lists the DC characteristics of the PolarFire FPGA device.

## 6.1 Absolute Maximum Rating

The following table lists the absolute maximum ratings for PolarFire devices.

**Table 4 • Absolute Maximum Rating** 

| Parameter                                                      | Symbol                             | Min  | Max  | Unit |
|----------------------------------------------------------------|------------------------------------|------|------|------|
| FPGA core power supply                                         | V <sub>DD</sub>                    | -0.5 | 1.13 | V    |
| Transceiver Tx and Rx lanes supply                             | $V_{DDA}$                          | -0.5 | 1.13 | V    |
| Programming and HSIO receiver supply                           | V <sub>DD18</sub>                  | -0.5 | 2.0  | V    |
| FPGA core and FPGA PL-<br>L high-voltage supply                | V <sub>DD25</sub>                  | -0.5 | 2.7  | V    |
| Transceiver PLL high-<br>voltage supply                        | V <sub>DDA25</sub>                 | -0.5 | 2.7  | V    |
| Transceiver reference clock supply                             | V <sub>DD_XCVR_CLK</sub>           | -0.5 | 3.6  | V    |
| Global V <sub>REF</sub> for<br>transceiver reference<br>clocks | XCVR <sub>VREF</sub>               | -0.5 | 3.6  | V    |
| HSIO DC I/O supply <sup>2</sup>                                | V <sub>DDIx</sub>                  | -0.5 | 2.0  | V    |
| GPIO DC I/O supply <sup>2</sup>                                | V <sub>DDIx</sub>                  | -0.5 | 3.6  | V    |
| Dedicated I/O DC supply<br>for JTAG and SPI                    | V <sub>DDI3</sub>                  | -0.5 | 3.6  | V    |
| GPIO auxiliary power supply for I/O bank x <sup>2</sup>        | V <sub>DDAUXx</sub>                | -0.5 | 3.6  | V    |
| Maximum DC input voltage on GPIO                               | V <sub>IN</sub>                    | -0.5 | 3.8  | V    |
| Maximum DC input voltage on HSIO                               | V <sub>IN</sub>                    | -0.5 | 2.2  | V    |
| Transceiver receiver absolute input voltage                    | Transceiver V <sub>IN</sub>        | -0.5 | 1.26 | V    |
| Transceiver reference clock absolute input voltage             | Transceiver REFCLK V <sub>IN</sub> | -0.5 | 3.6  | V    |



| Parameter                                  | Symbol               | Min | Max | Unit |
|--------------------------------------------|----------------------|-----|-----|------|
| Storage temperature (ambient) <sup>1</sup> | T <sub>STG</sub>     | -65 | 150 | °C   |
| Junction temperature <sup>1</sup>          | T <sub>J</sub>       | -55 | 135 | °C   |
| Maximum soldering temperature RoHS         | T <sub>SOLROHS</sub> |     | 260 | °C   |

- 1. See FPGA Programming Cycles vs Retention Characteristics for retention time vs temperature. The total time used in calculating the device retention includes the device operating temperature time and temperature during storage time.
- **2.** The power supplies for a given I/O bank x are shown as VDDIx and VDDAUXx.

## **6.2** Recommended Operating Conditions

The following table lists the recommended operating conditions.

**Table 5 • Recommended Operating Conditions** 

| Parameter                                                                | Symbol             | Min   | Тур  | Max   | Unit | Condition                                                                                                                     |
|--------------------------------------------------------------------------|--------------------|-------|------|-------|------|-------------------------------------------------------------------------------------------------------------------------------|
| FPGA core supply at 1.0 V mode <sup>1, 6</sup>                           | $V_{DD}$           | 0.97  | 1.00 | 1.03  | V    |                                                                                                                               |
| FPGA core supply at 1.05 V mode <sup>1, 6</sup>                          | V <sub>DD</sub>    | 1.02  | 1.05 | 1.08  | V    |                                                                                                                               |
| Transceiver TX<br>and RX lanes<br>supply (1.0 V<br>mode) <sup>6, 7</sup> | $V_{DDA}$          | 0.97  | 1.00 | 1.03  | V    | When all lane<br>rates are 10.312<br>5 Gbps or less. <sup>1</sup>                                                             |
| Transceiver TX<br>and RX lanes<br>supply (1.05 V<br>mode) <sup>6</sup>   | V <sub>DDA</sub>   | 1.02  | 1.05 | 1.08  | V    | Must when any lane rate is greater than 10. 3125 Gbps. Lane rates 10.31 25 Gbps or less may also be powered in 1.05 V mode. 1 |
| Programming<br>and HSIO receiv-<br>er supply <sup>6</sup>                | V <sub>DD18</sub>  | 1.71  | 1.80 | 1.89  | V    |                                                                                                                               |
| FPGA core and<br>FPGA PLL high-<br>voltage supply <sup>6</sup>           | V <sub>DD25</sub>  | 2.425 | 2.50 | 2.575 | V    |                                                                                                                               |
| Transceiver PLL<br>high-voltage<br>supply <sup>6</sup>                   | V <sub>DDA25</sub> | 2.425 | 2.50 | 2.575 | V    |                                                                                                                               |



| Parameter                                                                     | Symbol                   | Min    | Тур     | Max                      | Unit | Condition                                                                                  |
|-------------------------------------------------------------------------------|--------------------------|--------|---------|--------------------------|------|--------------------------------------------------------------------------------------------|
| Transceiver reference clock                                                   | V <sub>DD_XCVR_CLK</sub> | 3.135  | 3.3     | 3.465                    | V    | 3.3 V nominal                                                                              |
| supply <sup>6, 7</sup>                                                        |                          | 2.375  | 2.5     | 2.625                    | V    | 2.5 V nominal                                                                              |
| Global V <sub>REF</sub> for<br>transceiver refer-<br>ence clocks <sup>3</sup> | XCVR <sub>VREF</sub>     | Ground |         | V <sub>DD_XCVR_CLK</sub> | V    |                                                                                            |
| HSIO DC I/O<br>supply <sup>6</sup>                                            | V <sub>DDIx</sub>        | 1.14   | Various | 1.89                     | V    | Allowed nominal options: 1.2 V, 1.35 V, 1.5 V, and 1.8 V <sup>4, 5</sup>                   |
| GPIO DC I/O<br>supply <sup>6</sup>                                            | V <sub>DDIx</sub>        | 1.14   | Various | 3.465                    | V    | Allowed nominal options: 1.2 V, 1.5 V, 1.8 V, 2 .5 V, and 3.3 V <sup>2</sup> , 4, 5        |
| Dedicated I/O DC supply for JT- AG and SPI (GPI- O Bank 3) <sup>6</sup>       | V <sub>DDI3</sub>        | 1.71   | Various | 3.465                    | V    | Allowed nominal options: 1.8 V, 2.5 V, and 3.3 V                                           |
| GPIO auxiliary<br>supply <sup>6</sup>                                         | V <sub>DDAUXx</sub>      | 3.135  | 3.3     | 3.465                    | V    | For I/O bank x<br>with V <sub>DDIx</sub> = 3.3<br>V nominal <sup>2, 4, 5</sup>             |
|                                                                               |                          | 2.375  | 2.5     | 2.625                    | V    | For I/O bank x<br>with V <sub>DDIx</sub> = 2.5<br>V nominal or<br>lower <sup>2, 4, 5</sup> |
| Extended com-<br>mercial temper-<br>ature range                               | Т,                       | 0      |         | 100                      | °C   |                                                                                            |
| Industrial tem-<br>perature range                                             | T <sub>J</sub>           | -40    |         | 100                      | °C   |                                                                                            |
| Extended com-<br>mercial program-<br>ming tempera-<br>ture range              | T <sub>PRG</sub>         | 0      |         | 100                      | °C   |                                                                                            |
| Industrial pro-<br>gramming tem-<br>perature range                            | T <sub>PRG</sub>         | -40    |         | 100                      | °C   |                                                                                            |

- 1.  $V_{DD}$  and  $V_{DDA}$  can independently operate at 1.0 V or 1.05 V nominal. These supplies are not dynamically adjustable.
- 2. For GPIO buffers where I/O bank is designated as bank number, if V<sub>DDIx</sub> is 2.5 V nominal or 3.3 V nominal, V<sub>DDAUXx</sub> must be connected to the V<sub>DDIx</sub> supply for that bank. If V<sub>DDIx</sub> for a given GPIO bank is <2.5 V nominal, V<sub>DDAUXx</sub> per I/O bank must be powered at 2.5 V nominal.
- 3. XCVR<sub>VREF</sub> globally sets the reference voltage of the transceiver's single-ended reference clock input buffers. It is typically near  $V_{DD\_XCVR}$  <sub>CLK</sub>/2 V but is allowed in the specified range.



- 4. The power supplies for a given I/O bank x are shown as VDDIx and VDDAUXx.
- **5.** At power up and power down the VDDIx and VDDAUXx supply sequencing can cause signal glitches. Refer to UG0686: PolarFire FPGA I/O User Guide and UG0726: PolarFire FPGA Board Design User Guide for detailed explanation and recommended steps.
- **6.** The recommended power supply tolerances include DC offset of the supply plus any power supply ripple over the customer design frequencies of interest, as measured at the device package pins. An example for a valid power supply that meets the recommendations for the VDD supply is  $1.0 \text{ V} \pm 10 \text{ mV}$  or  $1.05 \text{ V} \pm 10 \text{ mV}$  for DC offset with an additional power supply ripple of  $\pm 20 \text{ mV}$  for a total of  $1.0 \text{ V} \pm 30 \text{ mV}$  or  $1.05 \text{ V} \pm 30 \text{ mV}$ .
- 7. Both V<sub>DDA</sub> and V<sub>DD\_XCVR\_CLK</sub> supplies must be powered when any of the transceivers are used. V<sub>DD\_XCVR\_CLK</sub> must power on within the I/O calibration time (as specified for the device in Libero). V<sub>DDA</sub> and V<sub>DD\_XCVR\_CLK</sub> must both then remain powered during operation. If V<sub>DDA</sub> needs to be powered down, V<sub>DD\_XCVR\_CLK</sub> must also be powered down. There is no required sequence for powering up or down V<sub>DDA</sub> and V<sub>DD\_XCVR\_CLK</sub>.

## 6.2.1 DC Characteristics over Recommended Operating Conditions

The following table lists the DC characteristics over recommended operating conditions.

**Table 6 ● DC Characteristics over Recommended Operating Conditions** 

| Parameter                                                 | Symbol                                       | Min | Max | Unit | Condition                  |
|-----------------------------------------------------------|----------------------------------------------|-----|-----|------|----------------------------|
| Input pin capacitance <sup>1</sup>                        | C <sub>IN</sub> (GPIO)  Dedicated input pins |     | 5.6 | pf   |                            |
|                                                           | C <sub>IN</sub> (HSIO)                       |     | 2.8 | pf   |                            |
| Input or output leakage current per pin                   | I <sub>L</sub> (GPIO)                        |     | 10  | μΑ   | I/O disabled, high—Z       |
| per piii                                                  | I <sub>L</sub> (HSIO)                        |     | 10  | μΑ   | I/O disabled, high—Z       |
| Pad pull-up when V <sub>IN</sub> = 0                      | I <sub>PU</sub>                              | 137 | 220 | μΑ   | V <sub>DDIx</sub> = 3.3 V  |
| Pad pull-up when V <sub>IN</sub> = 0                      |                                              | 102 | 166 | μΑ   | V <sub>DDIx</sub> = 2.5 V  |
| Pad pull-up when V <sub>IN</sub> = 0                      |                                              | 68  | 115 | μΑ   | V <sub>DDIx</sub> = 1.8 V  |
| Pad pull-up when V <sub>IN</sub> = 0                      |                                              | 51  | 88  | μΑ   | V <sub>DDIx</sub> = 1.5 V  |
| Pad pull-up when V <sub>IN</sub> = 0                      |                                              | 29  | 73  | μΑ   | V <sub>DDIx</sub> = 1.35 V |
| Pad pull-up when V <sub>IN</sub> = 0                      |                                              | 16  | 46  | μΑ   | V <sub>DDIx</sub> = 1.2 V  |
| Pad pull-down when V <sub>IN</sub> = 3.3<br>V (GPIO only) | I <sub>PD</sub>                              | 65  | 187 | μА   | V <sub>DDIx</sub> = 3.3 V  |
| Pad pull-down when V <sub>IN</sub> = 2.5<br>V (GPIO only) |                                              | 63  | 160 | μА   | V <sub>DDIx</sub> = 2.5 V  |
| Pad pull-down when V <sub>IN</sub> = 1.8<br>V             |                                              | 60  | 117 | μА   | V <sub>DDIx</sub> = 1.8 V  |
| Pad pull-down when V <sub>IN</sub> = 1.5<br>V             |                                              | 57  | 95  | μΑ   | V <sub>DDIx</sub> = 1.5 V  |



| Parameter                                      | Symbol | Min | Max | Unit | Condition                  |
|------------------------------------------------|--------|-----|-----|------|----------------------------|
| Pad pull-down when V <sub>IN</sub> = 1.35<br>V |        | 52  | 86  | μΑ   | V <sub>DDIx</sub> = 1.35 V |
| Pad pull-down when V <sub>IN</sub> = 1.2<br>V  |        | 47  | 79  | μА   | V <sub>DDIx</sub> = 1.2 V  |

**1.** Represents the die input capacitance at the pad (not the package).

Table 7 • Minimum and Maximum Rise and Fall times

| Parameter                                                                                         | Symbol | Min                   | Max              | Unit   | Maximum frequency   | Condition             |
|---------------------------------------------------------------------------------------------------|--------|-----------------------|------------------|--------|---------------------|-----------------------|
| Input rise time <sup>1,4</sup> T <sub>RISE</sub> Input fall time <sup>1,4</sup> T <sub>FALL</sub> |        | 200 ps <sup>2,3</sup> | 10% bit period   | ps     | 100 KHz             | Not to exceed 1<br>μs |
|                                                                                                   |        |                       | 12.5% bit period | ps     | 400 KHz             | Not to exceed 30 0 ns |
|                                                                                                   |        | 20% bit period        | ps               | 50 MHz | Not to exceed 50 ns |                       |
|                                                                                                   |        |                       | 4                | ns     | 800 MHz             |                       |

- 1. Voltage ramp must be monotonic. For single-ended IO standards, input rise time is specified from 10%–90% of VDDIx and input fall time is specified from 90%–10% of VDDIx. For voltage referenced and differential IO configurations, ramp times must always comply with I/O standard requirements to ensure compliance.
- Input slew rates must be controlled to never exceed PAD overshoot/undershoot requirements. Input pad overshoot and undershoot specifications are shown in section Maximum Allowed Overshoot and Undershoot.
- **3.** Rise and fall times in this table are for unterminated inputs. When inputs are terminated, minimum ramp time is not restricted. Recommended minimum ramp time is 25% of bit period, not to exceed a rate of 5 V/ns.
- **4.** Ramp times must not exceed I/O standard requirements to ensure compliance.

#### 6.2.2 Maximum Allowed Overshoot and Undershoot

The following table lists the maximum AC input voltage (V<sub>IN</sub>) overshoot duration for HSIO.

During transitions, input signals may overshoot and undershoot the voltage listed as follows. Input currents must be limited to less than 100 mA per latch-up specifications.

The maximum overshoot duration is specified as a high-time percentage over the lifetime of the device. A DC signal is equivalent to 100% of the duty-cycle.

**Table 8 • Maximum Overshoot During Transitions for HSIO** 

| AC (V <sub>IN</sub> ) Overshoot Duration as % at T <sub>J</sub> = 100 °C | Condition (V) |
|--------------------------------------------------------------------------|---------------|
| 100                                                                      | 1.8           |
| 100                                                                      | 1.85          |
| 100                                                                      | 1.9           |



| AC ( $V_{IN}$ ) Overshoot Duration as % at $T_J$ = 100 °C | Condition (V) |
|-----------------------------------------------------------|---------------|
| 100                                                       | 1.95          |
| 100                                                       | 2             |
| 100                                                       | 2.05          |
| 100                                                       | 2.1           |
| 100                                                       | 2.15          |
| 100                                                       | 2.2           |
| 90                                                        | 2.25          |
| 30                                                        | 2.3           |
| 7.5                                                       | 2.35          |
| 1.9                                                       | 2.4           |

Note: Overshoot level is for VDDI at 1.8 V.

The following table lists the maximum AC input voltage ( $V_{\rm IN}$ ) undershoot duration for HSIO.

**Table 9 ● Maximum Undershoot During Transitions for HSIO** 

| AC (V <sub>IN</sub> ) Undershoot Duration as % at T <sub>J</sub> = 100 °C | Condition (V) |
|---------------------------------------------------------------------------|---------------|
| 100                                                                       | -0.05         |
| 100                                                                       | -0.1          |
| 100                                                                       | -0.15         |
| 100                                                                       | -0.2          |
| 100                                                                       | -0.25         |
| 100                                                                       | -0.3          |
| 100                                                                       | -0.35         |
| 100                                                                       | -0.4          |
| 44                                                                        | -0.45         |
| 14                                                                        | -0.5          |
| 4.8                                                                       | -0.55         |
| 1.6                                                                       | -0.6          |

The following table lists the maximum AC input voltage ( $V_{\text{IN}}$ ) overshoot duration for GPIO.



**Table 10 • Maximum Overshoot During Transitions for GPIO** 

| AC ( $V_{IN}$ ) Overshoot Duration as % at $T_J$ = 100 °C | Condition (V) |
|-----------------------------------------------------------|---------------|
| 100                                                       | 3.8           |
| 100                                                       | 3.85          |
| 100                                                       | 3.9           |
| 100                                                       | 3.95          |
| 70                                                        | 4             |
| 50                                                        | 4.05          |
| 33                                                        | 4.1           |
| 22                                                        | 4.15          |
| 14                                                        | 4.2           |
| 9.8                                                       | 4.25          |
| 6.5                                                       | 4.3           |
| 4.4                                                       | 4.35          |
| 3                                                         | 4.4           |
| 2                                                         | 4.45          |
| 1.4                                                       | 4.5           |
| 0.9                                                       | 4.55          |
| 0.6                                                       | 4.6           |

Note: Overshoot level is for  $\rm V_{\rm DDI}$  at 3.3 V.

The following table lists the maximum AC input voltage ( $V_{\rm IN}$ ) undershoot duration for GPIO.

**Table 11 • Maximum Undershoot During Transitions for GPIO** 

| AC (V <sub>IN</sub> ) Undershoot Duration as % at T <sub>J</sub> = 100 °C | Condition (V) |
|---------------------------------------------------------------------------|---------------|
| 100                                                                       | -0.5          |
| 100                                                                       | -0.55         |
| 100                                                                       | -0.6          |
| 100                                                                       | -0.65         |
| 100                                                                       | -0.7          |
| 100                                                                       | -0.75         |
| 100                                                                       | -0.8          |



| AC ( $V_{IN}$ ) Undershoot Duration as % at $T_J$ = 100 °C | Condition (V) |
|------------------------------------------------------------|---------------|
| 100                                                        | -0.85         |
| 100                                                        | -0.9          |
| 100                                                        | -0.95         |
| 100                                                        | -1            |
| 100                                                        | -1.05         |
| 100                                                        | -1.1          |
| 100                                                        | -1.15         |
| 100                                                        | -1.2          |
| 69                                                         | -1.25         |
| 45                                                         | -1.3          |

## 6.2.2.1 Power Supply Ramp Times

The following table lists the allowable power-up ramp times. Times shown correspond to the ramp of the supply from 0 V to the minimum recommended voltage as specified in the section Recommended Operating Conditions. All supplies must rise and fall monotonically.

Table 12 • Power Supply Ramp Times

| Parameter                              | Symbol                    | Min | Max | Unit |
|----------------------------------------|---------------------------|-----|-----|------|
| FPGA core supply                       | V <sub>DD</sub>           | 0.2 | 50  | ms   |
| Transceiver core supply                | V <sub>DDA</sub>          | 0.2 | 50  | ms   |
| Must connect to 1.8 V supply           | V <sub>DD18</sub>         | 0.2 | 50  | ms   |
| Must connect to 2.5 V supply           | V <sub>DD25</sub>         | 0.2 | 50  | ms   |
| Must connect to 2.5 V supply           | V <sub>DDA25</sub>        | 0.2 | 50  | ms   |
| HSIO bank I/O power supplies           | V <sub>DDI[0,1,6,7]</sub> | 0.2 | 50  | ms   |
| GPIO bank I/O power supplies           | V <sub>DDI[2,4,5]</sub>   | 0.2 | 50  | ms   |
| Bank 3 dedicated I/O<br>buffers (GPIO) | V <sub>DDI3</sub>         | 0.2 | 50  | ms   |
| GPIO bank auxiliary power supplies     | V <sub>DDAUX[2,4,5]</sub> | 0.2 | 50  | ms   |



| Parameter                                                      | Symbol                   | Min | Max | Unit |
|----------------------------------------------------------------|--------------------------|-----|-----|------|
| Transceiver reference clock supply                             | V <sub>DD_XCVR_CLK</sub> | 0.2 | 50  | ms   |
| Global V <sub>REF</sub> for<br>transceiver reference<br>clocks | XCVR <sub>VREF</sub>     | 0.2 | 50  | ms   |

Note: For proper operation of programming recovery mode, if a VDD supply brownout occurs during programming, a minimum supply ramp down time for only the VDD supply is recommended to be 10 ms or longer by using a programmable regulator or on-board capacitors.

#### 6.2.2.2 Hot Socketing

The following table lists the hot socketing DC characteristics over recommended operating conditions.

Table 13 • Hot Socketing DC Characteristics over Recommended Operating Conditions

| Parameter                                                                                            | Symbol               | Min | Тур | Max | Unit | Condition                               |
|------------------------------------------------------------------------------------------------------|----------------------|-----|-----|-----|------|-----------------------------------------|
| Current per<br>transceiver Rx<br>input pin (P or<br>N single-ended) <sup>1</sup>                     | XCVRRX_HS            |     |     | ±4  | mA   | V <sub>DDA</sub> = 0 V                  |
| Current per<br>transceiver Tx<br>output pin (P or<br>N single-ended) <sup>3</sup>                    | XCVRTX_HS            |     |     | ±10 | mA   | V <sub>DDA</sub> = 0 V                  |
| Current per<br>transceiver refer-<br>ence clock input<br>pin (P or N sin-<br>gle-ended) <sup>4</sup> | XCVRREF_HS           |     |     | ±1  | mA   | V <sub>DD_XCVR_CLK</sub> = 0<br>V       |
| Current per GPI-<br>O pin (P or N<br>single-ended) <sup>5</sup>                                      | I <sub>GPIO_HS</sub> |     |     | ±1  | mA   | V <sub>DDIx</sub> = 0 V                 |
| Current per HSI-<br>O pin (P or N<br>single-ended)                                                   |                      |     |     |     |      | Hot socketing is not supported in HSIO. |

- 1. Assumes device is powered-down, all supplies are grounded, AC-coupled interface, and input pin pairs are driven by a CML driver at the maximum amplitude (1 V pk-pk) that is toggling at any rate with PRBS7 data.
- 2. Each P and N transceiver input has less than the specified maximum input current.
- 3. Each P and N transceiver output is connected to a 40  $\Omega$  resistor (50  $\Omega$  CML termination—20% tolerance) to the maximum allowed output voltage ( $V_{DDAmax} + 0.3 V = 1.4 V$ ) through an AC-coupling capacitor with all PolarFire device supplies grounded. This shows the current for a worst-case DC coupled interface. As an AC-coupled interface, the output signal will settle at ground and no hot socket current will be seen.
- **4.**  $V_{DD\_XCVR\_CLK}$  is powered down and the device is driven to –0.3 V <  $V_{IN}$  <  $V_{DD\_XCVR\_CLK}$ .



5.  $V_{DDIx}$  is powered down and the device is driven to  $-0.3 \text{ V} < V_{IN} < \text{GPIO } V_{DDImax}$ .

Note: The following dedicated pins do not support hot socketing: TMS, TDI, TRSTB, and DEVRST\_N. Weak pull-up (as specified in GPIO) is always enabled.

## 6.3 Input and Output

The following section describes DC I/O levels, differential and complementary differential DC I/O levels, HSIO and GPIO on-die termination specifications, and LVDS specifications.

## 6.3.1 DC Input and Output Levels

The following tables list the DC I/O levels.

Table 14 • DC Input Levels

| I/O Standard          | V <sub>DDI</sub><br>Min (V) | V <sub>DDI</sub><br>Typ (V) | V <sub>DDI</sub><br>Max (V) | V <sub>IL</sub><br>Min (V) | V <sub>IL</sub><br>Max (V) | V <sub>IH</sub><br>Min (V) | V <sub>IH</sub> <sup>1</sup><br>Max (V) |
|-----------------------|-----------------------------|-----------------------------|-----------------------------|----------------------------|----------------------------|----------------------------|-----------------------------------------|
| PCI                   | 3.15                        | 3.3                         | 3.45                        | -0.3                       | 0.3 × V <sub>DDI</sub>     | $0.5 \times V_{DDI}$       | 3.45                                    |
| LVTTL                 | 3.15                        | 3.3                         | 3.45                        | -0.3                       | 0.8                        | 2                          | 3.45                                    |
| LVCMOS33              | 3.15                        | 3.3                         | 3.45                        | -0.3                       | 0.8                        | 2                          | 3.45                                    |
| LVCMOS25              | 2.375                       | 2.5                         | 2.625                       | -0.3                       | 0.7                        | 1.7                        | 2.625                                   |
| LVCMOS18              | 1.71                        | 1.8                         | 1.89                        | -0.3                       | 0.35 × V <sub>DDI</sub>    | 0.65 × V <sub>DDI</sub>    | 1.89                                    |
| LVCMOS15              | 1.425                       | 1.5                         | 1.575                       | -0.3                       | 0.35 × V <sub>DDI</sub>    | 0.65 × V <sub>DDI</sub>    | 1.575                                   |
| LVCMOS12              | 1.14                        | 1.2                         | 1.26                        | -0.3                       | 0.35 × V <sub>DDI</sub>    | 0.65 × V <sub>DDI</sub>    | 1.26                                    |
| SSTL25I <sup>2</sup>  | 2.375                       | 2.5                         | 2.625                       | -0.3                       | V <sub>REF</sub> - 0.15    | V <sub>REF</sub> + 0.15    | 2.625                                   |
| SSTL25II <sup>2</sup> | 2.375                       | 2.5                         | 2.625                       | -0.3                       | V <sub>REF</sub> - 0.15    | V <sub>REF</sub> + 0.15    | 2.625                                   |
| SSTL18I <sup>2</sup>  | 1.71                        | 1.8                         | 1.89                        | -0.3                       | V <sub>REF</sub> - 0.125   | V <sub>REF</sub> + 0.125   | 1.89                                    |
| SSTL18II <sup>2</sup> | 1.71                        | 1.8                         | 1.89                        | -0.3                       | V <sub>REF</sub> - 0.125   | V <sub>REF</sub> + 0.125   | 1.89                                    |
| SSTL15I               | 1.425                       | 1.5                         | 1.575                       | -0.3                       | V <sub>REF</sub> - 0.1     | V <sub>REF</sub> + 0.1     | 1.575                                   |
| SSTL15II              | 1.425                       | 1.5                         | 1.575                       | -0.3                       | V <sub>REF</sub> - 0.1     | V <sub>REF</sub> + 0.1     | 1.575                                   |
| SSTL135I              | 1.283                       | 1.35                        | 1.418                       | -0.3                       | V <sub>REF</sub> - 0.09    | V <sub>REF</sub> + 0.09    | 1.418                                   |
| SSTL135II             | 1.283                       | 1.35                        | 1.418                       | -0.3                       | V <sub>REF</sub> - 0.09    | V <sub>REF</sub> + 0.09    | 1.418                                   |
| HSTL15I               | 1.425                       | 1.5                         | 1.575                       | -0.3                       | V <sub>REF</sub> - 0.1     | V <sub>REF</sub> + 0.1     | 1.575                                   |
| HSTL15II              | 1.425                       | 1.5                         | 1.575                       | -0.3                       | V <sub>REF</sub> - 0.1     | V <sub>REF</sub> + 0.1     | 1.575                                   |
| HSTL135I              | 1.283                       | 1.35                        | 1.418                       | -0.3                       | V <sub>REF</sub> - 0.09    | V <sub>REF</sub> + 0.09    | 1.418                                   |
| HSTL135II             | 1.283                       | 1.35                        | 1.418                       | -0.3                       | V <sub>REF</sub> – 0.09    | V <sub>REF</sub> + 0.09    | 1.418                                   |



| I/O Standard | V <sub>DDI</sub><br>Min (V) | V <sub>DDI</sub><br>Typ (V) | V <sub>DDI</sub><br>Max (V) | V <sub>IL</sub><br>Min (V) | V <sub>IL</sub><br>Max (V) | V <sub>IH</sub><br>Min (V) | V <sub>IH</sub> <sup>1</sup><br>Max (V) |
|--------------|-----------------------------|-----------------------------|-----------------------------|----------------------------|----------------------------|----------------------------|-----------------------------------------|
| HSTL12I      | 1.14                        | 1.2                         | 1.26                        | -0.3                       | V <sub>REF</sub> - 0.1     | V <sub>REF</sub> + 0.1     | 1.26                                    |
| HSTL12II     | 1.14                        | 1.2                         | 1.26                        | -0.3                       | V <sub>REF</sub> - 0.1     | V <sub>REF</sub> + 0.1     | 1.26                                    |
| HSUL18I      | 1.71                        | 1.8                         | 1.89                        | -0.3                       | $0.3 \times V_{DDI}$       | $0.7 \times V_{DDI}$       | 1.89                                    |
| HSUL18II     | 1.71                        | 1.8                         | 1.89                        | -0.3                       | $0.3 \times V_{DDI}$       | $0.7 \times V_{DDI}$       | 1.89                                    |
| HSUL12I      | 1.14                        | 1.2                         | 1.26                        | -0.3                       | V <sub>REF</sub> - 0.1     | V <sub>REF</sub> + 0.1     | 1.26                                    |
| POD12I       | 1.14                        | 1.2                         | 1.26                        | -0.3                       | V <sub>REF</sub> - 0.08    | V <sub>REF</sub> + 0.08    | 1.26                                    |
| POD12II      | 1.14                        | 1.2                         | 1.26                        | -0.3                       | V <sub>REF</sub> - 0.08    | V <sub>REF</sub> + 0.08    | 1.26                                    |

- $\textbf{1.} \quad \mathsf{GPIO} \, \mathsf{V}_{\mathsf{IH}} \, \mathsf{max} \, \mathsf{is} \, 3.45 \, \mathsf{V} \, \mathsf{with} \, \mathsf{PCI} \, \mathsf{clamp} \, \mathsf{diode} \, \mathsf{turned} \, \mathsf{off} \, \mathsf{regardless} \, \mathsf{of} \, \mathsf{mode}, \mathsf{that} \, \mathsf{is}, \mathsf{over-voltage} \, \mathsf{tolerant}.$
- 2. For external stub-series resistance. This resistance is on-die for GPIO.

Note: 3.3 V and 2.5 V are only supported in GPIO banks.

**Table 15 • DC Output Levels** 

| I/O Standard          | V <sub>DDI</sub><br>Min (V) | V <sub>DDI</sub><br>Typ (V) | V <sub>DDI</sub><br>Max (V) | V <sub>OL</sub><br>Max (V) | V <sub>OH</sub><br>Min (V) | I <sub>OL</sub> <sup>2,6</sup><br>mA | I <sub>OH</sub> <sup>2,6</sup> mA            |
|-----------------------|-----------------------------|-----------------------------|-----------------------------|----------------------------|----------------------------|--------------------------------------|----------------------------------------------|
| PCI <sup>1</sup>      | 3.15                        | 3.3                         | 3.45                        | 0.1 × V <sub>DDI</sub>     | 0.9 × V <sub>DDI</sub>     | 1.5                                  | 0.5                                          |
| LVTTL                 | 3.15                        | 3.3                         | 3.45                        | 0.4                        | 2.4                        | Refer to note                        |                                              |
| LVCMOS33              | 3.15                        | 3.3                         | 3.45                        | 0.4                        | V <sub>DDI</sub> - 0.4     | _                                    |                                              |
| LVCMOS25              | 2.375                       | 2.5                         | 2.625                       | 0.4                        | V <sub>DDI</sub> - 0.4     |                                      |                                              |
| LVCMOS18              | 1.71                        | 1.8                         | 1.89                        | 0.45                       | V <sub>DDI</sub> - 0.45    |                                      |                                              |
| LVCMOS15              | 1.425                       | 1.5                         | 1.575                       | 0.25 × V <sub>DDI</sub>    | 0.75 × V <sub>DDI</sub>    |                                      |                                              |
| LVCMOS12              | 1.14                        | 1.2                         | 1.26                        | 0.25 × V <sub>DDI</sub>    | 0.75 × V <sub>DDI</sub>    |                                      |                                              |
| SSTL25I <sup>3</sup>  | 2.375                       | 2.5                         | 2.625                       | V <sub>TT</sub> - 0.608    | V <sub>TT</sub> + 0.608    | 8.1                                  | 8.1                                          |
| SSTL25II <sup>3</sup> | 2.375                       | 2.5                         | 2.625                       | V <sub>TT</sub> - 0.810    | V <sub>TT</sub> + 0.810    | 16.2                                 | 16.2                                         |
| SSTL18I <sup>3</sup>  | 1.71                        | 1.8                         | 1.89                        | V <sub>TT</sub> – 0.603    | V <sub>TT</sub> + 0.603    | 6.7                                  | 6.7                                          |
| SSTL18II <sup>3</sup> | 1.71                        | 1.8                         | 1.89                        | V <sub>TT</sub> – 0.603    | V <sub>TT</sub> + 0.603    | 13.4                                 | 13.4                                         |
| SSTL15I <sup>4</sup>  | 1.425                       | 1.5                         | 1.575                       | 0.2 × V <sub>DDI</sub>     | 0.8 × V <sub>DDI</sub>     | V <sub>OL</sub> /40                  | (V <sub>DDI</sub> – V <sub>OH</sub> )/4<br>0 |
| SSTL15II <sup>4</sup> | 1.425                       | 1.5                         | 1.575                       | 0.2 × V <sub>DDI</sub>     | 0.8 × V <sub>DDI</sub>     | V <sub>OL</sub> /34                  | (V <sub>DDI</sub> – V <sub>OH</sub> )/3      |
| SSTL135I <sup>4</sup> | 1.283                       | 1.35                        | 1.418                       | 0.2 × V <sub>DDI</sub>     | 0.8 × V <sub>DDI</sub>     | V <sub>OL</sub> /40                  | (V <sub>DDI</sub> – V <sub>OH</sub> )/4<br>0 |



| I/O Standard           | V <sub>DDI</sub><br>Min (V) | V <sub>DDI</sub><br>Typ (V) | V <sub>DDI</sub><br>Max (V) | V <sub>OL</sub><br>Max (V) | V <sub>OH</sub><br>Min (V) | I <sub>OL</sub> <sup>2,6</sup><br>mA | I <sub>OH</sub> <sup>2,6</sup> mA            |
|------------------------|-----------------------------|-----------------------------|-----------------------------|----------------------------|----------------------------|--------------------------------------|----------------------------------------------|
| SSTL135II <sup>4</sup> | 1.283                       | 1.35                        | 1.418                       | 0.2 × V <sub>DDI</sub>     | 0.8 × V <sub>DDI</sub>     | V <sub>OL</sub> /34                  | (V <sub>DDI</sub> – V <sub>OH</sub> )/3      |
| HSTL15I                | 1.425                       | 1.5                         | 1.575                       | 0.4                        | V <sub>DDI</sub> - 0.4     | 8                                    | 8                                            |
| HSTL15II               | 1.425                       | 1.5                         | 1.575                       | 0.4                        | V <sub>DDI</sub> - 0.4     | 16                                   | 16                                           |
| HSTL135I <sup>4</sup>  | 1.283                       | 1.35                        | 1.418                       | 0.2 × V <sub>DDI</sub>     | 0.8 × V <sub>DDI</sub>     | V <sub>OL</sub> /50                  | (V <sub>DDI</sub> – V <sub>OH</sub> )/5<br>0 |
| HSTL135II <sup>4</sup> | 1.283                       | 1.35                        | 1.418                       | 0.2 × V <sub>DDI</sub>     | 0.8 × V <sub>DDI</sub>     | V <sub>OL</sub> /25                  | (V <sub>DDI</sub> – V <sub>OH</sub> )/2<br>5 |
| HSTL12I <sup>4</sup>   | 1.14                        | 1.2                         | 1.26                        | 0.1 × V <sub>DDI</sub>     | 0.9 × V <sub>DDI</sub>     | V <sub>OL</sub> /50                  | (V <sub>DDI</sub> – V <sub>OH</sub> )/5<br>0 |
| HSTL12II <sup>4</sup>  | 1.14                        | 1.2                         | 1.26                        | 0.1 × V <sub>DDI</sub>     | 0.9 × V <sub>DDI</sub>     | V <sub>OL</sub> /25                  | (V <sub>DDI</sub> – V <sub>OH</sub> )/2<br>5 |
| HSUL18I <sup>4</sup>   | 1.71                        | 1.8                         | 1.89                        | 0.1 × V <sub>DDI</sub>     | 0.9 × V <sub>DDI</sub>     | V <sub>OL</sub> /55                  | (V <sub>DDI</sub> – V <sub>OH</sub> )/5<br>5 |
| HSUL18II <sup>4</sup>  | 1.71                        | 1.8                         | 1.89                        | 0.1 × V <sub>DDI</sub>     | 0.9 × V <sub>DDI</sub>     | V <sub>OL</sub> /25                  | (V <sub>DDI</sub> – V <sub>OH</sub> )/2<br>5 |
| HSUL12I <sup>4</sup>   | 1.14                        | 1.2                         | 1.26                        | 0.1 × V <sub>DDI</sub>     | 0.9 × V <sub>DDI</sub>     | V <sub>OL</sub> /40                  | (V <sub>DDI</sub> – V <sub>OH</sub> )/4<br>0 |
| POD12I <sup>4,5</sup>  | 1.14                        | 1.2                         | 1.26                        | 0.5 × V <sub>DDI</sub>     |                            | V <sub>OL</sub> /48                  | (V <sub>DDI</sub> – V <sub>OH</sub> )/4<br>8 |
| POD12II <sup>4,5</sup> | 1.14                        | 1.2                         | 1.26                        | 0.5 × V <sub>DDI</sub>     |                            | V <sub>OL</sub> /34                  | (V <sub>DDI</sub> – V <sub>OH</sub> )/3      |

- 1. Drive strengths per PCI specification V/I curves.
- 2. Refer to UG0686: PolarFire FPGA User I/O User Guide for details on supported drive strengths.
- 3. For external stub-series resistance. This resistance is on-die for GPIO.
- **4.**  $I_{OL}/I_{OH}$  units for impedance standards in amps (not mA).
- 5. VOH\_MAX based on external pull-up termination (pseudo-open drain).
- **6.** The total DC sink/source current of all IOs within a lane is limited as follows:
  - a. HSIO lane: 120 mA per 12 IO buffers.
  - **b.** GPIO lane: 160 mA per 12 IO buffers.

Note: 3.3 V and 2.5 V are only supported in GPIO banks.

## 6.3.2 Differential DC Input and Output Levels

The follow tables list the differential DC I/O levels.



Table 16 • Differential DC Input Levels

| I/O Stan-<br>dard   | Bank Type | VICM_RAN-<br>GE Libero S-<br>etting | V <sub>ICM</sub> 1,3<br>Min (V) | V <sub>ICM</sub> <sup>1,3</sup><br>Typ (V) | V <sub>ICM</sub> 1,3<br>Max (V) | V <sub>ID</sub> <sup>2</sup><br>Min (V) | V <sub>ID</sub><br>Typ (V) | V <sub>ID</sub><br>Max (V) |
|---------------------|-----------|-------------------------------------|---------------------------------|--------------------------------------------|---------------------------------|-----------------------------------------|----------------------------|----------------------------|
| LVDS33              | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 2.35                            | 0.1                                     | 0.35                       | 0.6                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.1                                     | 0.35                       | 0.6                        |
| LVDS25 <sup>7</sup> | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 2.35                            | 0.1                                     | 0.35                       | 0.6                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.1                                     | 0.35                       | 0.6                        |
| LVDS18 <sup>4</sup> | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 1.65                            | 0.1                                     | 0.35                       | 0.6                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.1                                     | 0.35                       | 0.6                        |
| LVDS18 <sup>7</sup> | HSIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 1.65                            | 0.1                                     | 0.35                       | 0.6                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.1                                     | 0.35                       | 0.6                        |
| LCMDS33             | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 2.35                            | 0.1                                     | 0.35                       | 0.6                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.1                                     | 0.35                       | 0.6                        |
| LCMDS18             | HSIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 1.65                            | 0.1                                     | 0.35                       | 0.6                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.1                                     | 0.35                       | 0.6                        |
| LCMDS25             | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 2.35                            | 0.1                                     | 0.35                       | 0.6                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.1                                     | 0.35                       | 0.6                        |
| RSDS33              | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 2.35                            | 0.1                                     | 0.2                        | 0.6                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.1                                     | 0.2                        | 0.6                        |
| RSDS25              | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 2.35                            | 0.1                                     | 0.2                        | 0.6                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.1                                     | 0.2                        | 0.6                        |
| RSDS18 <sup>5</sup> | HSIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 1.65                            | 0.1                                     | 0.2                        | 0.6                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.1                                     | 0.2                        | 0.6                        |
| MINILVDS3           | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 2.35                            | 0.1                                     | 0.3                        | 0.6                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.1                                     | 0.3                        | 0.6                        |
|                     |           |                                     |                                 |                                            |                                 |                                         |                            |                            |



| I/O Stan-<br>dard           | Bank Type | VICM_RAN-<br>GE Libero S-<br>etting | V <sub>ICM</sub> <sup>1,3</sup><br>Min (V) | V <sub>ICM</sub> <sup>1,3</sup><br>Typ (V) | V <sub>ICM</sub> <sup>1,3</sup><br>Max (V) | V <sub>ID</sub> <sup>2</sup><br>Min (V) | V <sub>ID</sub><br>Typ (V) | V <sub>ID</sub><br>Max (V) |
|-----------------------------|-----------|-------------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|-----------------------------------------|----------------------------|----------------------------|
| MINILVDS2<br>5              | GPIO      | Mid (de-<br>fault)                  | 0.6                                        | 1.25                                       | 2.35                                       | 0.1                                     | 0.3                        | 0.6                        |
|                             |           | Low                                 | 0.05                                       | 0.4                                        | 0.8                                        | 0.1                                     | 0.3                        | 0.6                        |
| MINILVDS1<br>8 <sup>5</sup> | HSIO      | Mid (de-<br>fault)                  | 0.6                                        | 1.25                                       | 1.65                                       | 0.1                                     | 0.3                        | 0.6                        |
|                             |           | Low                                 | 0.05                                       | 0.4                                        | 0.8                                        | 0.1                                     | 0.3                        | 0.6                        |
| SUBLVDS33                   | GPIO      | Mid (de-<br>fault)                  | 0.6                                        | 0.9                                        | 2.35                                       | 0.1                                     | 0.15                       | 0.3                        |
|                             |           | Low                                 | 0.05                                       | 0.4                                        | 0.8                                        | 0.1                                     | 0.15                       | 0.3                        |
| SUBLVDS25                   | GPIO      | Mid (de-<br>fault)                  | 0.6                                        | 0.9                                        | 2.35                                       | 0.1                                     | 0.15                       | 0.3                        |
|                             |           | Low                                 | 0.05                                       | 0.4                                        | 0.8                                        | 0.1                                     | 0.15                       | 0.3                        |
| SUBLVDS1<br>8 <sup>5</sup>  | HSIO      | Mid (de-<br>fault)                  | 0.6                                        | 0.9                                        | 1.65                                       | 0.1                                     | 0.15                       | 0.3                        |
|                             |           | Low                                 | 0.05                                       | 0.4                                        | 0.8                                        | 0.1                                     | 0.15                       | 0.3                        |
| PPDS33                      | GPIO      | Mid (de-<br>fault)                  | 0.6                                        | 0.8                                        | 2.35                                       | 0.1                                     | 0.2                        | 0.6                        |
|                             |           | Low                                 | 0.05                                       | 0.4                                        | 0.8                                        | 0.1                                     | 0.2                        | 0.6                        |
| PPDS25                      | GPIO      | Mid (de-<br>fault)                  | 0.6                                        | 0.8                                        | 2.35                                       | 0.1                                     | 0.2                        | 0.6                        |
|                             |           | Low                                 | 0.05                                       | 0.4                                        | 0.8                                        | 0.1                                     | 0.2                        | 0.6                        |
| PPDS18 <sup>5</sup>         | HSIO      | Mid (de-<br>fault)                  | 0.6                                        | 0.8                                        | 1.65                                       | 0.1                                     | 0.2                        | 0.6                        |
|                             |           | Low                                 | 0.05                                       | 0.4                                        | 0.8                                        | 0.1                                     | 0.2                        | 0.6                        |
| SLVS33 <sup>6</sup>         | GPIO      | Mid (de-<br>fault)                  | 0.6                                        | 1.25                                       | 2.35                                       | 0.1                                     | 0.2                        | 0.3                        |
|                             |           | Low                                 | 0.05                                       | 0.2                                        | 0.8                                        | 0.1                                     | 0.2                        | 0.3                        |
| SLVS25 <sup>6</sup>         | GPIO      | Mid (de-<br>fault)                  | 0.6                                        | 1.25                                       | 2.35                                       | 0.1                                     | 0.2                        | 0.3                        |
|                             |           | Low                                 | 0.05                                       | 0.2                                        | 0.8                                        | 0.1                                     | 0.2                        | 0.3                        |
| SLVS18 <sup>5</sup>         | HSIO      | Mid (de-<br>fault)                  | 0.6                                        | 1.00                                       | 1.65                                       | 0.1                                     | 0.2                        | 0.3                        |
|                             |           | Low                                 | 0.05                                       | 0.4                                        | 0.8                                        | 0.1                                     | 0.2                        | 0.3                        |



| I/O Stan-<br>dard   | Bank Type | VICM_RAN-<br>GE Libero S-<br>etting | V <sub>ICM</sub> 1,3<br>Min (V) | V <sub>ICM</sub> <sup>1,3</sup><br>Typ (V) | V <sub>ICM</sub> 1,3<br>Max (V) | V <sub>ID</sub> <sup>2</sup><br>Min (V) | V <sub>ID</sub><br>Typ (V) | V <sub>ID</sub><br>Max (V) |
|---------------------|-----------|-------------------------------------|---------------------------------|--------------------------------------------|---------------------------------|-----------------------------------------|----------------------------|----------------------------|
| HCSL33 <sup>6</sup> | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 2.35                            | 0.1                                     | 0.55                       | 1.1                        |
|                     |           | Low                                 | 0.05                            | 0.35                                       | 0.8                             | 0.1                                     | 0.55                       | 1.1                        |
| HCSL25 <sup>6</sup> | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 2.35                            | 0.1                                     | 0.55                       | 1.1                        |
|                     |           | Low                                 | 0.05                            | 0.35                                       | 0.8                             | 0.1                                     | 0.55                       | 1.1                        |
| HCSL18 <sup>5</sup> | HSIO      | Mid (de-<br>fault)                  | 0.6                             | 1.0                                        | 1.65                            | 0.1                                     | 0.55                       | 1.1                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.1                                     | 0.55                       | 1.1                        |
| BUSLVDSE2<br>5      | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 2.35                            | 0.05                                    | 0.1                        | V <sub>DDIn</sub>          |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.05                                    | 0.1                        | V <sub>DDIn</sub>          |
| MLVDSE25            | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 2.35                            | 0.05                                    | 0.35                       | 2.4                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.05                                    | 0.35                       | 2.4                        |
| LVPECL33            | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.65                                       | 2.35                            | 0.05                                    | 0.8                        | 2.4                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.05                                    | 0.8                        | 2.4                        |
| LVPECLE33           | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.65                                       | 2.35                            | 0.05                                    | 0.8                        | 2.4                        |
|                     |           | Low                                 | 0.05                            | 0.4                                        | 0.8                             | 0.05                                    | 0.8                        | 2.4                        |
| MIPI25              | GPIO      | Mid (de-<br>fault)                  | 0.6                             | 1.25                                       | 2.35                            | 0.05                                    | 0.2                        | 0.3                        |
|                     |           | Low                                 | 0.05                            | 0.2                                        | 0.8                             | 0.05                                    | 0.2                        | 0.3                        |

- 1.  $V_{ICM}$  is the input common mode.
- 2.  $V_{\text{ID}}$  is the input differential voltage.
- **3.** V<sub>ICM</sub> rules are as follows:
  - **a.**  $V_{ICM}$  must be less than  $V_{DDI} 0.4 V$ ;
  - **b.**  $V_{ICM} + V_{ID}/2$  must be  $< V_{DDI} + 0.4 \text{ V}$ ;
  - **c.**  $V_{ICM} V_{ID}/2$  must be >VSS 0.3 V;
  - d. Any differential input with V<sub>ICM</sub> ≤0.6 V requires the low common mode setting in Libero (VICM\_RANGE=LOW).
- **4.** VDDI = 1.8 V, VDDAUX = 2.5 V.



- 5. HSIO receiver only.
- 6. GPIO receiver only.
- **7.** LVDS25 (GPIO) and LVDS18 (HSIO) configurations should be used in conjunction with I/O CDR when implementing SGMII receivers.

**Table 17 • Differential DC Output Levels** 

| I/O Standard            | Bank Type  | V <sub>OCM</sub> <sup>1</sup><br>Min (V) | V <sub>OCM</sub><br>Typ (V) | V <sub>OCM</sub><br>Max (V) | V <sub>OD</sub> <sup>2</sup><br>Min (V) | V <sub>OD</sub> <sup>2</sup><br>Typ (V) | V <sub>OD</sub> <sup>2</sup><br>Max (V) |
|-------------------------|------------|------------------------------------------|-----------------------------|-----------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|
| LVDS33                  | GPIO       | 1.125                                    | 1.2                         | 1.375                       | 0.25                                    | 0.35                                    | 0.45                                    |
| LVDS25 <sup>4</sup>     | GPIO       | 1.125                                    | 1.2                         | 1.375                       | 0.25                                    | 0.35                                    | 0.45                                    |
| LCMDS33                 | GPIO       | 0.45                                     | 0.6                         | 0.7                         | 0.25                                    | 0.35                                    | 0.45                                    |
| LCMDS25                 | GPIO       | 0.45                                     | 0.6                         | 0.7                         | 0.25                                    | 0.35                                    | 0.45                                    |
| RSDS33                  | GPIO       | 1.125                                    | 1.2                         | 1.375                       | 0.17                                    | 0.2                                     | 0.23                                    |
| RSDS25                  | GPIO       | 1.125                                    | 1.2                         | 1.375                       | 0.17                                    | 0.2                                     | 0.23                                    |
| MINILVDS33              | GPIO       | 1.125                                    | 1.2                         | 2.375                       | 0.3                                     | 0.4                                     | 0.6                                     |
| MINILVDS25              | GPIO       | 1.125                                    | 1.2                         | 2.375                       | 0.3                                     | 0.4                                     | 0.6                                     |
| SUBLVDS33               | GPIO       | 0.8                                      | 0.9                         | 1.0                         | 0.1                                     | 0.15                                    | 0.3                                     |
| SUBLVDS25               | GPIO       | 0.8                                      | 0.9                         | 1.0                         | 0.1                                     | 0.15                                    | 0.3                                     |
| PPDS33                  | GPIO       | 0.05                                     | 0.8                         | 1.4                         | 0.17                                    | 0.2                                     | 0.23                                    |
| PPDS25                  | GPIO       | 0.05                                     | 0.8                         | 1.4                         | 0.17                                    | 0.2                                     | 0.23                                    |
| SLVSE15 <sup>3</sup>    | GPIO, HSIO | 0.1                                      | 0.2                         | 0.3                         | 0.12                                    | 0.135                                   | 0.15                                    |
| BUSLVDSE25 <sup>3</sup> | GPIO       | 1.15                                     | 1.25                        | 1.31                        | 0.24                                    | 0.262                                   | 0.272                                   |
| MLVDSE25 <sup>3</sup>   | GPIO       | 1.15                                     | 1.25                        | 1.31                        | 0.396                                   | 0.442                                   | 0.453                                   |
| LVPECLE33 <sup>3</sup>  | GPIO       | 1.51                                     | 1.65                        | 1.74                        | 0.664                                   | 0.722                                   | 0.755                                   |
| MIPIE25 <sup>3</sup>    | GPIO       | 0.15                                     | 0.2                         | 0.25                        | 0.14                                    | 0.2                                     | 0.27                                    |

- 1.  $V_{OCM}$  is the output common mode voltage.
- **2.**  $V_{OD}$  is the output differential voltage.
- **3.** Emulated output only, using external resistors.
- **4.** LVDS25 configuration should be used when implementing SGMII transmitters.

## 6.3.3 Complementary Differential DC Input and Output Levels

The following tables list the complementary differential DC I/O levels.



Table 18 • Complementary Differential DC Input Levels

| I/O Stan-<br>dard | V <sub>DDI</sub><br>Min (V) | V <sub>DDI</sub><br>Typ (V) | V <sub>DDI</sub><br>Max (V) | V <sub>ICM</sub> <sup>1,3</sup><br>Min (V) | V <sub>ICM</sub> <sup>1,3</sup><br>Typ (V) | V <sub>ICM</sub> <sup>1,3</sup><br>Max (V) | V <sub>ID</sub> <sup>2</sup><br>Min (V) | V <sub>ID</sub> <sup>2</sup><br>Max (V)                     |
|-------------------|-----------------------------|-----------------------------|-----------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|-----------------------------------------|-------------------------------------------------------------|
| SSTL25I           | 2.375                       | 2.5                         | 2.625                       | 1.164                                      | 1.250                                      | 1.339                                      | 0.1                                     | V <sub>DDAUX</sub> (GPI-O)                                  |
| SSTL25II          | 2.375                       | 2.5                         | 2.625                       | 1.164                                      | 1.250                                      | 1.339                                      | 0.1                                     | V <sub>DDAUX</sub> (GPI-O)                                  |
| SSTL18I           | 1.71                        | 1.8                         | 1.89                        | 0.838                                      | 0.900                                      | 0.964                                      | 0.1                                     | V <sub>DDAUX</sub> (GPI-<br>O) V <sub>DDI</sub> (HSI-<br>O) |
| SSTL18II          | 1.71                        | 1.8                         | 1.89                        | 0.838                                      | 0.900                                      | 0.964                                      | 0.1                                     | V <sub>DDAUX</sub> (GPI-<br>O) V <sub>DDI</sub> (HSI-<br>O) |
| SSTL15I           | 1.425                       | 1.5                         | 1.575                       | 0.698                                      | 0.750                                      | 0.803                                      | 0.1                                     | V <sub>DDAUX</sub> (GPI-<br>O) V <sub>DDI</sub> (HSI-<br>O) |
| SSTL15II          | 1.425                       | 1.5                         | 1.575                       | 0.698                                      | 0.750                                      | 0.803                                      | 0.1                                     | V <sub>DDAUX</sub> (GPI-<br>O) V <sub>DDI</sub> (HSI-<br>O) |
| SSTL135I          | 1.283                       | 1.35                        | 1.418                       | 0.629                                      | 0.675                                      | 0.723                                      | 0.1                                     | V <sub>DDI</sub> (HSIO)                                     |
| SSTL135II         | 1.283                       | 1.35                        | 1.418                       | 0.629                                      | 0.675                                      | 0.723                                      | 0.1                                     | V <sub>DDI</sub> (HSIO)                                     |
| HSTL15I           | 1.425                       | 1.5                         | 1.575                       | 0.698                                      | 0.750                                      | 0.803                                      | 0.1                                     | V <sub>DDAUX</sub> (GPI-<br>O) V <sub>DDI</sub> (HSI-<br>O) |
| HSTL15II          | 1.425                       | 1.5                         | 1.575                       | 0.698                                      | 0.750                                      | 0.803                                      | 0.1                                     | V <sub>DDAUX</sub> (GPI-<br>O) V <sub>DDI</sub> (HSI-<br>O) |
| HSTL135I          | 1.283                       | 1.35                        | 1.418                       | 0.629                                      | 0.675                                      | 0.723                                      | 0.1                                     | V <sub>DDI</sub> (HSIO)                                     |
| HSTL135II         | 1.283                       | 1.35                        | 1.418                       | 0.629                                      | 0.675                                      | 0.723                                      | 0.1                                     | V <sub>DDI</sub> (HSIO)                                     |
| HSTL12I           | 1.14                        | 1.2                         | 1.26                        | 0.559                                      | 0.600                                      | 0.643                                      | 0.1                                     | V <sub>DDI</sub> (HSIO)                                     |
| HSTL12II          | 1.14                        | 1.2                         | 1.26                        | 0.559                                      | 0.600                                      | 0.643                                      | 0.1                                     | V <sub>DDI</sub> (HSIO)                                     |
| HSUL18I           | 1.71                        | 1.8                         | 1.89                        | 0.838                                      | 0.900                                      | 0.964                                      | 0.1                                     | V <sub>DDI</sub> (HSIO)                                     |
| HSUL18II          | 1.71                        | 1.8                         | 1.89                        | 0.838                                      | 0.900                                      | 0.964                                      | 0.1                                     | V <sub>DDI</sub> (HSIO)                                     |
| HSUL12I           | 1.14                        | 1.2                         | 1.26                        | 0.559                                      | 0.600                                      | 0.643                                      | 0.1                                     | V <sub>DDI</sub> (HSIO)                                     |
| POD12I            | 1.14                        | 1.2                         | 1.26                        | 0.787                                      | 0.840                                      | 0.895                                      | 0.1                                     | V <sub>DDI</sub> (HSIO)                                     |
| POD12II           | 1.14                        | 1.2                         | 1.26                        | 0.787                                      | 0.840                                      | 0.895                                      | 0.1                                     | V <sub>DDI</sub> (HSIO)                                     |

1.  $V_{\text{ICM}}$  is the input common mode voltage.



- 2.  $V_{\text{ID}}$  is the input differential voltage.
- **3.** V<sub>ICM</sub> rules are as follows:
  - **a.**  $V_{ICM}$  must be less than  $V_{DDI} 0.4 V$ ;
  - **b.**  $V_{ICM} + V_{ID}/2$  must be  $< V_{DDI} + 0.4 V$ ;
  - **c.**  $V_{ICM} V_{ID}/2$  must be >VSS 0.3 V.

**Table 19 • Complementary Differential DC Output Levels** 

| I/O Stan-<br>dard      | V <sub>DDI</sub><br>Min (V) | V <sub>DDI</sub> | V <sub>DDI</sub> | V <sub>OL</sub><br>Min (V) | V <sub>OL</sub><br>Max (V) | V <sub>OH</sub> <sup>1,3</sup><br>Min (V) | I <sub>OL</sub> <sup>2</sup> | I <sub>OH</sub> <sup>2</sup><br>Min (mA)                 |
|------------------------|-----------------------------|------------------|------------------|----------------------------|----------------------------|-------------------------------------------|------------------------------|----------------------------------------------------------|
|                        | wiin (v)                    | Typ (V)          | Max (V)          | IVIIII (V)                 | iviax (v)                  | wiin (v)                                  | Min (mA)                     | Will (MA)                                                |
| SSTL25I                | 2.375                       | 2.5              | 2.625            |                            | V <sub>TT</sub> – 0.608    | V <sub>TT</sub> + 0.608                   | 8.1                          | 8.1                                                      |
| SSTL25II               | 2.375                       | 2.5              | 2.625            |                            | V <sub>TT</sub> - 0.810    | V <sub>TT</sub> + 0.810                   | 16.2                         | 16.2                                                     |
| SSTL18I                | 1.71                        | 1.8              | 1.89             |                            | V <sub>TT</sub> - 0.603    | V <sub>TT</sub> + 0.603                   | 6.7                          | 6.7                                                      |
| SSTL18II               | 1.71                        | 1.8              | 1.89             |                            | V <sub>TT</sub> – 0.603    | V <sub>TT</sub> + 0.603                   | 13.4                         | 13.4                                                     |
| SSTL15I <sup>4</sup>   | 1.425                       | 1.5              | 1.575            |                            | 0.2 × V <sub>DDI</sub>     | 0.8 × V <sub>DDI</sub>                    | V <sub>OL</sub> /40          | (V <sub>DDI</sub> – V <sub>O-</sub><br><sub>H</sub> )/40 |
| SSTL15II <sup>4</sup>  | 1.425                       | 1.5              | 1.575            |                            | 0.2 × V <sub>DDI</sub>     | 0.8 × V <sub>DDI</sub>                    | V <sub>OL</sub> /34          | (V <sub>DDI</sub> – V <sub>O-</sub><br><sub>H</sub> )/34 |
| SSTL135I <sup>4</sup>  | 1.283                       | 1.35             | 1.418            |                            | 0.2 × V <sub>DDI</sub>     | 0.8 × V <sub>DDI</sub>                    | V <sub>OL</sub> /40          | (V <sub>DDI</sub> – V <sub>O-</sub><br><sub>H</sub> )/40 |
| SSTL135II <sup>4</sup> | 1.283                       | 1.35             | 1.418            |                            | 0.2 × V <sub>DDI</sub>     | 0.8 × V <sub>DDI</sub>                    | V <sub>OL</sub> /34          | (V <sub>DDI</sub> – V <sub>O-</sub><br><sub>H</sub> )/34 |
| HSTL15I                | 1.425                       | 1.5              | 1.575            |                            | 0.4                        | V <sub>DDI</sub> - 0.4                    | 8                            | 8                                                        |
| HSTL15II               | 1.425                       | 1.5              | 1.575            |                            | 0.4                        | V <sub>DDI</sub> - 0.4                    | 16                           | 16                                                       |
| HSTL135I <sup>4</sup>  | 1.283                       | 1.35             | 1.418            |                            | 0.2 × V <sub>DDI</sub>     | 0.8 × V <sub>DDI</sub>                    | V <sub>OL</sub> /50          | (V <sub>DDI</sub> – V <sub>O-</sub><br><sub>H</sub> )/50 |
| HSTL135II <sup>4</sup> | 1.283                       | 1.35             | 1.418            |                            | 0.2 × V <sub>DDI</sub>     | 0.8 × V <sub>DDI</sub>                    | V <sub>OL</sub> /25          | (V <sub>DDI</sub> – V <sub>O-</sub><br><sub>H</sub> )/25 |
| HSTL12I <sup>4</sup>   | 1.14                        | 1.2              | 1.26             |                            | 0.1 × V <sub>DDI</sub>     | 0.9 × V <sub>DDI</sub>                    | V <sub>OL</sub> /50          | (V <sub>DDI</sub> – V <sub>O-</sub><br><sub>H</sub> )/50 |
| HSTL12II <sup>4</sup>  | 1.14                        | 1.2              | 1.26             |                            | 0.1 × V <sub>DDI</sub>     | 0.9 × V <sub>DDI</sub>                    | V <sub>OL</sub> /25          | (V <sub>DDI</sub> – V <sub>O-</sub><br><sub>H</sub> )/25 |
| HSUL18I <sup>4</sup>   | 1.71                        | 1.8              | 1.89             |                            | 0.1 × V <sub>DDI</sub>     | 0.9 × V <sub>DDI</sub>                    | V <sub>OL</sub> /55          | (V <sub>DDI</sub> – V <sub>O-</sub><br><sub>H</sub> )/55 |
| HSUL18II <sup>4</sup>  | 1.71                        | 1.8              | 1.89             |                            | 0.1 × V <sub>DDI</sub>     | 0.9 × V <sub>DDI</sub>                    | V <sub>OL</sub> /25          | (V <sub>DDI</sub> – V <sub>O-</sub><br><sub>H</sub> )/25 |
| HSUL12I <sup>4</sup>   | 1.14                        | 1.2              | 1.26             |                            | 0.1 × V <sub>DDI</sub>     | 0.9 × V <sub>DDI</sub>                    | V <sub>OL</sub> /40          | (V <sub>DDI</sub> – V <sub>O-</sub><br><sub>H</sub> )/40 |



| I/O Stan-<br>dard      | V <sub>DDI</sub><br>Min (V) | V <sub>DDI</sub><br>Typ (V) | V <sub>DDI</sub><br>Max (V) | V <sub>OL</sub><br>Min (V) | V <sub>OL</sub><br>Max (V) | V <sub>OH</sub> <sup>1,3</sup><br>Min (V) | I <sub>OL</sub> <sup>2</sup><br>Min (mA) | I <sub>OH</sub> <sup>2</sup><br>Min (mA)                 |
|------------------------|-----------------------------|-----------------------------|-----------------------------|----------------------------|----------------------------|-------------------------------------------|------------------------------------------|----------------------------------------------------------|
| POD12I <sup>3,4</sup>  | 1.14                        | 1.2                         | 1.26                        |                            | $0.5 \times V_{DDI}$       |                                           | V <sub>OL</sub> /48                      | (V <sub>DDI</sub> – V <sub>O-</sub><br><sub>H</sub> )/48 |
| POD12II <sup>3,4</sup> | 1.14                        | 1.2                         | 1.26                        |                            | 0.5 × V <sub>DDI</sub>     |                                           | V <sub>OL</sub> /34                      | (V <sub>DDI</sub> – V <sub>O-</sub><br><sub>H</sub> )/34 |

- 1.  $V_{OH}$  is the single-ended high-output voltage.
- 2. The total DC sink/source current of all I/Os within a lane is limited as follows:
  - a. HSIO lane: 120 mA per 12 I/O buffers.
  - **b.** GPIO lane: 160 mA per 12 I/O buffers.
- **3.** V<sub>OH MAX</sub> is based on external pull-up termination (pseudo-open drain).
- 4.  $I_{OL}/I_{OH}$  units for impedance standards are in amps (not mA).

#### 6.3.4 HSIO On-Die Termination

The following tables list the on-die termination calibration accuracy specifications for the HSIO bank.

Table 20 • Single-Ended (Internal Parallel) Thevenin Termination

| Min (%) | Тур | Max (%) | Unit | Condition                                      |
|---------|-----|---------|------|------------------------------------------------|
| -40     | 50  | 20      | Ω    | V <sub>DDI</sub> = 1.8 V/1.5 V/1.35<br>V/1.2 V |
| -40     | 75  | 20      | Ω    | V <sub>DDI</sub> = 1.8 V                       |
| -40     | 150 | 20      | Ω    | V <sub>DDI</sub> = 1.8 V                       |
| -20     | 20  | 20      | Ω    | V <sub>DDI</sub> = 1.5 V/1.35 V                |
| -20     | 30  | 20      | Ω    | V <sub>DDI</sub> = 1.5 V/1.35 V                |
| -20     | 40  | 20      | Ω    | V <sub>DDI</sub> = 1.5 V/1.35 V                |
| -20     | 60  | 20      | Ω    | V <sub>DDI</sub> = 1.5 V/1.35 V                |
| -20     | 120 | 20      | Ω    | V <sub>DDI</sub> = 1.5 V/1.35 V                |
| -20     | 60  | 20      | Ω    | V <sub>DDI</sub> = 1.2 V                       |
| -20     | 120 | 20      | Ω    | V <sub>DDI</sub> = 1.2 V                       |

Note: Thevenin impedance is calculated based on independent P and N as measured at 50% of V<sub>DDI</sub>. For 50  $\Omega/150~\Omega$  cases, the nearest supported values of 40  $\Omega/60~\Omega/120~\Omega$  are used.

Table 21 • Single-Ended (Internal Parallel) Termination to VDDI

| Min (%) | Тур | Max (%) | Unit | Condition                |
|---------|-----|---------|------|--------------------------|
| -20     | 34  | 20      | Ω    | V <sub>DDI</sub> = 1.2 V |



| Min (%) | Тур | Max (%) | Unit | Condition                |
|---------|-----|---------|------|--------------------------|
| -20     | 40  | 20      | Ω    | V <sub>DDI</sub> = 1.2 V |
| -20     | 48  | 20      | Ω    | V <sub>DDI</sub> = 1.2 V |
| -20     | 60  | 20      | Ω    | V <sub>DDI</sub> = 1.2 V |
| -20     | 80  | 20      | Ω    | V <sub>DDI</sub> = 1.2 V |
| -20     | 120 | 20      | Ω    | V <sub>DDI</sub> = 1.2 V |
| -20     | 240 | 20      | Ω    | V <sub>DDI</sub> = 1.2 V |

Note: Measured at 80% of  $V_{\text{DDI}}$ .

Table 22 • Single-Ended (Internal Parallel) Termination to VSS

| Min (%) | Тур | Max (%) | Unit | Condition                      |
|---------|-----|---------|------|--------------------------------|
| -20     | 120 | 20      | Ω    | V <sub>DDI</sub> = 1.8 V/1.5 V |
| -20     | 240 | 20      | Ω    | V <sub>DDI</sub> = 1.8 V/1.5 V |
| -20     | 120 | 20      | Ω    | V <sub>DDI</sub> = 1.2 V       |
| -20     | 240 | 20      | Ω    | V <sub>DDI</sub> = 1.2 V       |

Note: Measured at 50% of  $V_{DDI}$ .

## **6.3.5 GPIO On-Die Termination**

The following table lists the on-die termination calibration accuracy specifications for the GPIO bank.

Table 23 • On-Die Termination Calibration Accuracy Specifications for GPIO Bank

| Parameter                                                 | Description                                    | Min (%) | Тур | Max (%) | Unit | Condition                                          |
|-----------------------------------------------------------|------------------------------------------------|---------|-----|---------|------|----------------------------------------------------|
| Differential ter-<br>mination <sup>1</sup>                | Internal differen-<br>tial termination         | -20     | 100 | 20      | Ω    | $V_{ICM}$ < 0.8 $V^6$                              |
|                                                           |                                                | -20     | 100 | 40      | Ω    | 0.6 V < V <sub>ICM</sub> < 1.<br>65 V <sup>6</sup> |
|                                                           |                                                | -20     | 100 | 80      | Ω    | 1.4 V < V <sub>ICM</sub> <sup>6</sup>              |
| Single-ended<br>thevenin termi-<br>nation <sup>2, 3</sup> | Internal parallel<br>thevenin termi-<br>nation | -40     | 50  | 20      | Ω    | V <sub>DDI</sub> = 1.8 V/1.5<br>V                  |
|                                                           |                                                | -40     | 75  | 20      | Ω    | V <sub>DDI</sub> = 1.8 V                           |
|                                                           |                                                | -40     | 150 | 20      | Ω    | V <sub>DDI</sub> = 1.8 V                           |
|                                                           |                                                | -20     | 20  | 20      | Ω    | V <sub>DDI</sub> = 1.5 V                           |
|                                                           |                                                | -20     | 30  | 20      | Ω    | V <sub>DDI</sub> = 1.5 V                           |
|                                                           |                                                | -20     | 40  | 20      | Ω    | V <sub>DDI</sub> = 1.5 V                           |



| Parameter                                  | Description                                      | Min (%) | Тур | Max (%) | Unit | Condition                                     |
|--------------------------------------------|--------------------------------------------------|---------|-----|---------|------|-----------------------------------------------|
|                                            |                                                  | -20     | 60  | 20      | Ω    | V <sub>DDI</sub> = 1.5 V                      |
|                                            |                                                  | -20     | 120 | 20      | Ω    | V <sub>DDI</sub> = 1.5 V                      |
| Single-ended termination to $V_{SS}^{4,5}$ | Internal parallel termination to V <sub>SS</sub> | -20     | 120 | 20      | Ω    | V <sub>DDI</sub> = 2.5 V/1.8<br>V/1.5 V/1.2 V |
|                                            | - 55                                             | -20     | 240 | 20      | Ω    | V <sub>DDI</sub> = 2.5 V/1.8<br>V/1.5 V/1.2 V |

- 1. Measured across P to N with 400 mV bias.
- 2. The venin impedance is calculated based on independent P and N as measured at 50% of  $V_{DDI}$ .
- **3.** For 50  $\Omega/75$   $\Omega/150$   $\Omega$  cases, the nearest supported values of 40  $\Omega/60$   $\Omega/120$   $\Omega$  are used.
- **4.** Measured at 50% of V<sub>DDI</sub>.
- **5.** Supported terminations vary with the I/O type regardless of V<sub>DDI</sub> nominal voltage. Refer to Libero for available combinations and default settings.
- **6.** When V<sub>ICM</sub> complies with more than one range, use the maximum percentage tolerance of the two ranges.



# 7 AC Switching Characteristics

This section contains the AC switching characteristics of the PolarFire FPGA device.

## 7.1 I/O Standards Specifications

This section describes I/O delay measurement methodology, buffer speed, switching characteristics, digital latency, gearing training calibration, and maximum physical interface (PHY) rate for memory interface IP.

## 7.1.1 Input Delay Measurement Methodology Maximum PHY Rate for Memory Interface IP

The following table provides information about the methodology for input delay measurement.

Table 24 • Input Delay Measurement Methodology

| Standard | Description            | V <sub>L</sub> <sup>1</sup> | V <sub>H</sub> <sup>1</sup> | V <sub>ID</sub> <sup>2</sup> | V <sub>ICM</sub> <sup>2</sup> | V <sub>MEAS</sub> 3, 4 | V <sub>REF</sub> 1, 5 | Unit |
|----------|------------------------|-----------------------------|-----------------------------|------------------------------|-------------------------------|------------------------|-----------------------|------|
| PCI      | PCIE 3.3 V             | 0                           | VDDI                        |                              |                               | VDDI/2                 |                       | V    |
| LVTTL    | LVTTL 3.3 V            | 0                           | VDDI                        |                              |                               | VDDI/2                 |                       | V    |
| LVCMOS33 | LVCMOS 3.3<br>V        | 0                           | VDDI                        |                              |                               | VDDI/2                 |                       | V    |
| LVCMOS25 | LVCMOS 2.5<br>V        | 0                           | VDDI                        |                              |                               | VDDI/2                 |                       | V    |
| LVCMOS18 | LVCMOS 1.8<br>V        | 0                           | VDDI                        |                              |                               | VDDI/2                 |                       | V    |
| LVCMOS15 | LVCMOS 1.5<br>V        | 0                           | VDDI                        |                              |                               | VDDI/2                 |                       | V    |
| LVCMOS12 | LVCMOS 1.2<br>V        | 0                           | VDDI                        |                              |                               | VDDI/2                 |                       | V    |
| SSTL25I  | SSTL 2.5 V<br>Class I  | V <sub>REF</sub> - 0.5      | V <sub>REF</sub> + 0.5      |                              |                               | V <sub>REF</sub>       | 1.25                  | V    |
| SSTL25II | SSTL 2.5 V<br>Class II | V <sub>REF</sub> – 0.5      | V <sub>REF</sub> + 0.5      |                              |                               | V <sub>REF</sub>       | 1.25                  | V    |
| SSTL18I  | SSTL 1.8 V<br>Class I  | V <sub>REF</sub> - 0.5      | V <sub>REF</sub> + 0.5      |                              |                               | V <sub>REF</sub>       | 0.90                  | V    |
| SSTL18II | SSTL 1.8 V<br>Class II | V <sub>REF</sub> - 0.5      | V <sub>REF</sub> + 0.5      |                              |                               | V <sub>REF</sub>       | 0.90                  | V    |
| SSTL15I  | SSTL 1.5 V<br>Class I  | V <sub>REF</sub> 175        | V <sub>REF</sub> + .175     |                              |                               | V <sub>REF</sub>       | 0.75                  | V    |
| SSTL15II | SSTL 1.5 V<br>Class II | V <sub>REF</sub> 175        | V <sub>REF</sub> + .175     |                              |                               | V <sub>REF</sub>       | 0.75                  | V    |
| SSTL135I | SSTL 1.35 V<br>Class I | V <sub>REF</sub> 16         | V <sub>REF</sub> + .16      |                              |                               | V <sub>REF</sub>       | 0.675                 | V    |



| Standard  | Description                                                             | V <sub>L</sub> <sup>1</sup> | V <sub>H</sub> <sup>1</sup> | V <sub>ID</sub> <sup>2</sup> | V <sub>ICM</sub> <sup>2</sup> | V <sub>MEAS</sub> 3, 4 | V <sub>REF</sub> 1, 5 | Unit |
|-----------|-------------------------------------------------------------------------|-----------------------------|-----------------------------|------------------------------|-------------------------------|------------------------|-----------------------|------|
| SSTL135II | SSTL 1.35 V<br>Class II                                                 | V <sub>REF</sub> 16         | V <sub>REF</sub> + .16      |                              |                               | V <sub>REF</sub>       | 0.675                 | V    |
| HSTL15I   | HSTL 1.5 V<br>Class I                                                   | V <sub>REF</sub> 5          | V <sub>REF</sub> + .5       |                              |                               | V <sub>REF</sub>       | 0.75                  | V    |
| HSTL15II  | HSTL 1.5 V<br>Class II                                                  | V <sub>REF</sub> 5          | V <sub>REF</sub> + .5       |                              |                               | V <sub>REF</sub>       | 0.75                  | V    |
| HSTL135I  | HSTL 1.35<br>V Class I                                                  | V <sub>REF</sub> 45         | V <sub>REF</sub> + .45      |                              |                               | V <sub>REF</sub>       | 0.675                 | V    |
| HSTL135II | HSTL 1.35<br>V Class II                                                 | V <sub>REF</sub> 45         | V <sub>REF</sub> + .45      |                              |                               | V <sub>REF</sub>       | 0.675                 | V    |
| HSTL12I   | HSTL 1.2 V<br>Class I                                                   | V <sub>REF</sub> 4          | V <sub>REF</sub> + .4       |                              |                               | $V_{REF}$              | 0.60                  | V    |
| HSTL12II  | HSTL 1.2 V<br>Class II                                                  | V <sub>REF</sub> 4          | V <sub>REF</sub> + .4       |                              |                               | $V_{REF}$              | 0.60                  | V    |
| HSUL18I   | HSUL 1.8 V<br>Class I                                                   | V <sub>REF</sub> 54         | V <sub>REF</sub> + .54      |                              |                               | $V_{REF}$              | 0.90                  | V    |
| HSUL18II  | HSUL 1.8 V<br>Class II                                                  | V <sub>REF</sub> 54         | V <sub>REF</sub> + 0.54     |                              |                               | $V_{REF}$              | 0.90                  | V    |
| HSUL12I   | HSUL 1.2 V                                                              | V <sub>REF</sub> 22         | V <sub>REF</sub> + .22      |                              |                               | V <sub>REF</sub>       | 0.60                  | V    |
| POD12I    | Pseudo<br>open drain<br>(POD) logic<br>1.2 V Class I                    | V <sub>REF</sub> 15         | V <sub>REF</sub> + .15      |                              |                               | V <sub>REF</sub>       | 0.84                  | V    |
| POD12II   | POD 1.2 V<br>Class II                                                   | V <sub>REF</sub> 15         | V <sub>REF</sub> + .15      |                              |                               | $V_{REF}$              | 0.84                  | V    |
| LVDS33    | Low-voltage<br>differential<br>signaling (L-<br>VDS) 3.3 V              | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |
| LVDS25    | LVDS 2.5 V                                                              | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |
| LVDS18    | LVDS 1.8 V                                                              | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |
| LCMDS33   | Low-com-<br>mon mode<br>differential<br>signaling (L-<br>CMDS) 3.3<br>V | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |
| LCMDS25   | LCMDS 2.5<br>V                                                          | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |
| LCMDS18   | LCMDS 1.8                                                               | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |



| Standard              | Description                                                   | V <sub>L</sub> 1        | V <sub>H</sub> <sup>1</sup> | V <sub>ID</sub> <sup>2</sup> | V <sub>ICM</sub> <sup>2</sup> | V <sub>MEAS</sub> 3, 4 | V <sub>REF</sub> 1, 5 | Unit |
|-----------------------|---------------------------------------------------------------|-------------------------|-----------------------------|------------------------------|-------------------------------|------------------------|-----------------------|------|
| RSDS33                | RSDS 3.3 V                                                    | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |
| RSDS25                | RSDS 2.5 V                                                    | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |
| RSDS18                | RSDS 1.8 V                                                    | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |
| MINILVDS3             | Mini-LVDS 3                                                   | V <sub>ICM</sub> – .125 | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |
| MINILVDS2<br>5        | Mini-LVDS 2<br>.5 V                                           | V <sub>ICM</sub> – .125 | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |
| MINILVDS1             | Mini-LVDS 1<br>.8 V                                           | V <sub>ICM</sub> – .125 | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |
| SUBLVDS33             | Sub-LVDS 3.<br>3 V                                            | V <sub>ICM</sub> – .125 | V <sub>ICM</sub> + .125     | 0.250                        | 0.900                         | 0                      |                       | V    |
| SUBLVDS25             | Sub-LVDS 2.<br>5 V                                            | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 0.900                         | 0                      |                       | V    |
| SUBLVDS18             | Sub-LVDS 1.<br>8 V                                            | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 0.900                         | 0                      |                       | V    |
| PPDS33                | Point-to-<br>point differ-<br>ential signal-<br>ing 3.3 V     | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 0.800                         | 0                      |                       | V    |
| PPDS25                | PPDS 2.5 V                                                    | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 0.800                         | 0                      |                       | V    |
| PPDS18                | PPDS 1.8 V                                                    | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 0.800                         | 0                      |                       | V    |
| SLVS33                | Scalable<br>low-voltage<br>signaling 3.<br>3 V                | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 0.200                         | 0                      |                       | V    |
| SLVS25                | SLVS 2.5 V                                                    | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 0.200                         | 0                      |                       | V    |
| SLVS18                | SLVS 1.8 V                                                    | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 0.200                         | 0                      |                       | V    |
| HCSL33                | High-speed<br>current<br>steering log-<br>ic (HCSL) 3.<br>3 V | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 0.350                         | 0                      |                       | V    |
| HCSL25                | HCSL 2.5 V                                                    | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 0.350                         | 0                      |                       | V    |
| HCSL18                | HCSL 1.8 V                                                    | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 0.350                         | 0                      |                       | V    |
| BLVDSE25 <sup>6</sup> | Bus LVDS 2.<br>5 V                                            | V <sub>ICM</sub> – .125 | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |
| MLVDSE25 <sup>6</sup> | Multipoint<br>LVDS 2.5 V                                      | V <sub>ICM</sub> 125    | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |



| Standard               | Description                                           | V <sub>L</sub> <sup>1</sup> | V <sub>H</sub> <sup>1</sup> | V <sub>ID</sub> <sup>2</sup> | V <sub>ICM</sub> <sup>2</sup> | V <sub>MEAS</sub> 3, 4 | V <sub>REF</sub> 1, 5 | Unit |
|------------------------|-------------------------------------------------------|-----------------------------|-----------------------------|------------------------------|-------------------------------|------------------------|-----------------------|------|
| LVPECL33               | Low-voltage<br>positive<br>emitter cou-<br>pled logic | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 1.650                         | 0                      |                       | V    |
| LVPECLE33 <sup>6</sup> | Low-voltage<br>positive<br>emitter cou-<br>pled logic | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 1.650                         | 0                      |                       | V    |
| SSTL25I                | Differential<br>SSTL 2.5 V<br>Class I                 | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |
| SSTL25II               | Differential<br>SSTL 2.5 V<br>Class II                | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 1.250                         | 0                      |                       | V    |
| SSTL18I                | Differential<br>SSTL 1.8 V<br>Class I                 | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.900                         | 0                      |                       | V    |
| SSTL18II               | Differential<br>SSTL 1.8 V<br>Class II                | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.900                         | 0                      |                       | V    |
| SSTL15I                | Differential<br>SSTL 1.5 V<br>Class I                 | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.750                         | 0                      |                       | V    |
| SSTL15II               | Differential<br>SSTL 1.5 V<br>Class II                | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.750                         | 0                      |                       | V    |
| SSTL135I               | Differential<br>SSTL 1.35 V<br>Class I                | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.675                         | 0                      |                       | V    |
| SSTL135II              | Differential<br>SSTL 1.35 V<br>Class I                | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.675                         | 0                      |                       | V    |
| HSTL15I                | Differential<br>HSTL 1.5 V<br>Class I                 | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.750                         | 0                      |                       | V    |
| HSTL15II               | Differential<br>HSTL 1.5 V<br>Class II                | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.750                         | 0                      |                       | V    |
| HSTL135I               | Differential<br>HSTL 1.35<br>V Class I                | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.675                         | 0                      |                       | V    |
| HSTL135II              | Differential<br>HSTL 1.35<br>V Class II               | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.675                         | 0                      |                       | V    |



| Standard | Description                                        | V <sub>L</sub> <sup>1</sup> | V <sub>H</sub> <sup>1</sup> | V <sub>ID</sub> <sup>2</sup> | V <sub>ICM</sub> <sup>2</sup> | V <sub>MEAS</sub> 3, 4 | V <sub>REF</sub> 1, 5 | Unit |
|----------|----------------------------------------------------|-----------------------------|-----------------------------|------------------------------|-------------------------------|------------------------|-----------------------|------|
| HSTL12I  | Differential<br>HSTL 1.2 V<br>Class I              | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.600                         | 0                      |                       | V    |
| HSTL12II | Differential<br>HSTL 1.2 V<br>Class II             | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.600                         | 0                      |                       | V    |
| HSUL18I  | Differential<br>HSUL 1.8 V<br>Class I              | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.900                         | 0                      |                       | V    |
| HSUL18II | Differential<br>HSUL 1.8 V<br>Class II             | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.900                         | 0                      |                       | V    |
| HSUL12I  | Differential<br>HSUL 1.2 V                         | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.600                         | 0                      |                       | V    |
| POD12I   | Differential<br>POD 1.2 V<br>Class I               | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.840                         | 0                      |                       | V    |
| POD12II  | Differential<br>POD 1.2 V<br>Class II              | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.840                         | 0                      |                       | V    |
| MIPI25   | Mobile I-<br>ndustry Pro-<br>cessor Inter-<br>face | V <sub>ICM</sub> 125        | V <sub>ICM</sub> + .125     | 0.250                        | 0.200                         | 0                      |                       | V    |

- 1. Measurements are made at typical, minimum, and maximum  $V_{REF}$  values. Reported delays reflect worst-case of these measurements.  $V_{REF}$  values listed are typical. Input waveform switches between  $V_{IL}$  and  $V_{IH}$ . All rise and fall rates must be 1 V/ns for non-mixed mode input buffers as one-third the minimum period for mixed-mode input buffers.
- 2. Differential receiver standards all use 250 mV  $V_{ID}$  for timing.  $V_{ICM}$  is different between different standards.
- **3.** Input voltage level from which measurement starts.
- **4.** The value given is the differential input voltage.
- **5.** This is an input voltage reference that bears no relation to the V<sub>REF</sub>/V<sub>MEAS</sub> parameters found in IBIS models or shown in the figure Output Delay Measurement—Single-Ended Test Setup.
- 6. Emulated bidirectional interface.

## 7.1.2 Output Delay Measurement Methodology

The following section provides information about the methodology for output delay measurement.

Table 25 • Output Delay Measurement Methodology

| Standard | Description | R <sub>REF</sub> (Ω) | C <sub>REF</sub> (pF) | V <sub>MEAS</sub> (V) | V <sub>REF</sub> (V) |
|----------|-------------|----------------------|-----------------------|-----------------------|----------------------|
| PCI      | PCIE 3.3 V  | 25                   | 10                    | 1.65                  |                      |



| Standard  | Description                                             | R <sub>REF</sub> (Ω) | C <sub>REF</sub> (pF) | V <sub>MEAS</sub> (V) | V <sub>REF</sub> (V) |
|-----------|---------------------------------------------------------|----------------------|-----------------------|-----------------------|----------------------|
| LVTTL     | LVTTL 3.3 V                                             | 1M                   | 0                     | 1.65                  |                      |
| LVCMOS33  | LVCMOS 3.3 V                                            | 1M                   | 0                     | 1.65                  |                      |
| LVCMOS25  | LVCMOS 2.5 V                                            | 1M                   | 0                     | 1.25                  |                      |
| LVCMOS18  | LVCMOS 1.8 V                                            | 1M                   | 0                     | 0.90                  |                      |
| LVCMOS15  | LVCMOS 1.5 V                                            | 1M                   | 0                     | 0.75                  |                      |
| LVCMOS12  | LVCMOS 1.2 V                                            | 1M                   | 0                     | 0.60                  |                      |
| SSTL25I   | Stub-series termi-<br>nated logic 2.5 V C-<br>lass I    | 50                   | 0                     | V <sub>REF</sub>      | 1.25                 |
| SSTL25II  | SSTL 2.5 V Class II                                     | 50                   | 0                     | V <sub>REF</sub>      | 1.25                 |
| SSTL18I   | SSTL 1.8 V Class I                                      | 50                   | 0                     | V <sub>REF</sub>      | 0.9                  |
| SSTL18II  | SSTL 1.8 V Class II                                     | 50                   | 0                     | V <sub>REF</sub>      | 0.9                  |
| SSTL15I   | SSTL 1.5 V Class I                                      | 50                   | 0                     | V <sub>REF</sub>      | 0.75                 |
| SSTL15II  | SSTL 1.5 V Class II                                     | 50                   | 0                     | V <sub>REF</sub>      | 0.75                 |
| SSTL135I  | SSTL 1.35 V Class I                                     | 50                   | 0                     | V <sub>REF</sub>      | 0.675                |
| SSTL135II | SSTL 1.35 V Class II                                    | 50                   | 0                     | V <sub>REF</sub>      | 0.675                |
| HSTL15I   | High-speed<br>transceiver logic<br>(HSTL) 1.5 V Class I | 50                   | 0                     | V <sub>REF</sub>      | 0.75                 |
| HSTL15II  | HSTL 1.5 V Class II                                     | 50                   | 0                     | V <sub>REF</sub>      | 0.75                 |
| HSTL135I  | HSTL 1.35 V Class I                                     | 50                   | 0                     | V <sub>REF</sub>      | 0.675                |
| HSTL135II | HSTL 1.35 V Class II                                    | 50                   | 0                     | V <sub>REF</sub>      | 0.675                |
| HSTL12I   | HSTL 1.2 V Class I                                      | 50                   | 0                     | V <sub>REF</sub>      | 0.6                  |
| HSTL12II  | HSTL 1.2 V Class II                                     | 50                   | 0                     | V <sub>REF</sub>      | 0.6                  |
| HSUL18I   | High-speed untermi-<br>nated logic 1.8 V C-<br>lass I   | 50                   | 0                     | V <sub>REF</sub>      | 0.9                  |
| HSUL18II  | HSUL 1.8 V Class II                                     | 50                   | 0                     | V <sub>REF</sub>      | 0.9                  |
| HSUL12I   | HSUL 1.2 V Class I                                      | 50                   | 0                     | V <sub>REF</sub>      | 0.6                  |
| POD12I    | Pseudo open drain<br>(POD) logic 1.2 V C-<br>lass I     | 50                   | 0                     | V <sub>REF</sub>      | 0.84                 |
| POD12II   | POD 1.2 V Class II                                      | 50                   | 0                     | V <sub>REF</sub>      | 0.84                 |



| Standard   | Description                                                   | R <sub>REF</sub> (Ω) | C <sub>REF</sub> (pF) | V <sub>MEAS</sub> (V) | V <sub>REF</sub> (V) |
|------------|---------------------------------------------------------------|----------------------|-----------------------|-----------------------|----------------------|
| LVDS33     | LVDS 3.3 V                                                    | 100                  | 0                     | 01                    | 0                    |
| LVDS25     | LVDS 2.5 V                                                    | 100                  | 0                     | 01                    | 0                    |
| LCMDS33    | Low-common<br>mode differential<br>signaling (LCMDS)<br>3.3 V | 100                  | 0                     | 01                    | 0                    |
| LCMDS25    | LCMDS 2.5 V                                                   | 100                  | 0                     | 0                     | 0                    |
| RSDS33     | Reduced swing dif-<br>ferential signaling 3<br>.3 V           | 100                  | 0                     | 01                    | 0                    |
| RSDS25     | RSDS 2.5 V                                                    | 100                  | 0                     | 01                    | 0                    |
| MINILVDS33 | Mini-LVDS 3.3 V                                               | 100                  | 0                     | 01                    | 0                    |
| MINILVDS25 | Mini-LVDS 2.5 V                                               | 100                  | 0                     | 01                    | 0                    |
| SUBLVDS33  | Sub-LVDS 3.3 V                                                | 100                  | 0                     | 01                    | 0                    |
| SUBLVDS25  | Sub-LVDS 2.5 V                                                | 100                  | 0                     | 01                    | 0                    |
| PPDS33     | Point-to-point dif-<br>ferential signaling 3<br>.3 V          | 100                  | 0                     | 01                    | 0                    |
| PPDS25     | PPDS 2.5 V                                                    | 100                  | 0                     | 01                    | 0                    |
| SLVS33     | Scalable low-voltage signaling 3.3 V                          | 100                  | 0                     | 01                    | 0                    |
| SLVS25     | SLVS 2.5 V                                                    | 100                  | 0                     | 01                    | 0                    |
| SLVSE15    | SLVS 1.5 V                                                    | 100                  | 0                     | 01                    | 0                    |
| HCSL33     | High-speed current steering logic 3.3 V                       | 100                  | 0                     | 01                    | 0                    |
| HCSL25     | HCSL 2.5 V                                                    | 100                  | 0                     | 01                    | 0                    |
| BUSLVDSE25 | Bus LVDS                                                      | 100                  | 0                     | 01                    | 0                    |
| MLVDSE25   | Multipoint LVDS 2.<br>5 V                                     | 100                  | 0                     | 01                    | 0                    |
| LVPECLE33  | Low-voltage posi-<br>tive emitter-cou-<br>pled logic          | 100                  | 0                     | 01                    | 0                    |
| MIPIE25    | Mobile industry<br>processor interface<br>2.5 V               | 100                  | 0                     | 01                    | 0                    |



| Standard  | Description                           | R <sub>REF</sub> (Ω) | C <sub>REF</sub> (pF) | V <sub>MEAS</sub> (V) | V <sub>REF</sub> (V) |
|-----------|---------------------------------------|----------------------|-----------------------|-----------------------|----------------------|
| SSTL25I   | Differential SSTL 2.<br>5 V Class I   | 50                   | 0                     | 01                    | 0                    |
| SSTL25II  | Differential SSTL 2.<br>5 V Class II  | 50                   | 0                     | 01                    | 0                    |
| SSTL18I   | Differential SSTL 1.<br>8 V Class I   | 50                   | 0                     | 01                    | 0                    |
| SSTL18II  | Differential SSTL 1.<br>8 V Class II  | 50                   | 0                     | 01                    | 0                    |
| SSTL15I   | Differential SSTL 1.<br>5 V Class I   | 50                   | 0                     | 01                    | 0                    |
| SSTL15II  | Differential SSTL 1.<br>5 V Class II  | 50                   | 0                     | 01                    | 0                    |
| SSTL135I  | Differential SSTL 1.<br>35 V Class I  | 50                   | 0                     | 01                    | 0                    |
| SSTL135II | Differential SSTL 1.<br>35 V Class II | 50                   | 0                     | 01                    | 0                    |
| HSTL15I   | Differential HSTL 1.<br>5 V Class I   | 50                   | 0                     | 01                    | 0                    |
| HSTL15II  | Differential HSTL 1.<br>5 V Class II  | 50                   | 0                     | 01                    | 0                    |
| HSTL135I  | Differential HSTL 1.<br>35 V Class I  | 50                   | 0                     | 01                    | 0                    |
| HSTL135II | Differential HSTL 1.<br>35 V Class II | 50                   | 0                     | 01                    | 0                    |
| HSTL12I   | Differential HSTL 1.<br>2 V Class I   | 50                   | 0                     | 01                    | 0                    |
| HSTL12II  | Differential HSTL 1.<br>2 V Class II  | 50                   | 0                     | 01                    | 0                    |
| HSUL18I   | Differential HSUL 1<br>.8 V Class I   | 50                   | 0                     | 01                    | 0                    |
| HSUL18II  | Differential HSUL 1<br>.8 V Class II  | 50                   | 0                     | 01                    | 0                    |
| HSUL12I   | Differential HSUL 1<br>.2 V Class I   | 50                   | 0                     | 01                    | 0                    |
| POD12I    | Differential POD 1.<br>2 V Class II   | 50                   | 0                     | 01                    | 0                    |
| POD12II   | Differential POD 1.<br>2 V Class II   | 50                   | 0                     | 01                    | 0                    |



1. The value given is the differential output voltage.

Figure 1 • Output Delay Measurement—Single-Ended Test Setup



Figure 2 • Output Delay Measurement—Differential Test Setup



## 7.1.3 Input Buffer Speed

The following tables describe input buffer speed.

Table 26 • HSIO Maximum Input Buffer Speed

| Standard   | STD  | -1   | Unit |
|------------|------|------|------|
| LVDS18     | 1250 | 1250 | Mbps |
| LCMDS18    | 1250 | 1250 | Mbps |
| HCSL18     | 800  | 800  | Mbps |
| RSDS18     | 800  | 800  | Mbps |
| MINILVDS18 | 800  | 800  | Mbps |



| Standard         | STD  | -1   | Unit |
|------------------|------|------|------|
| SUBLVDS18        | 800  | 800  | Mbps |
| PPDS18           | 800  | 800  | Mbps |
| SLVS18           | 800  | 800  | Mbps |
| SSTL18I          | 800  | 1066 | Mbps |
| SSTL18II         | 800  | 1066 | Mbps |
| SSTL15I          | 1066 | 1333 | Mbps |
| SSTL15II         | 1066 | 1333 | Mbps |
| SSTL135I         | 1066 | 1333 | Mbps |
| SSTL135II        | 1066 | 1333 | Mbps |
| HSTL15I          | 900  | 1100 | Mbps |
| HSTL15II         | 900  | 1100 | Mbps |
| HSTL135I         | 1066 | 1066 | Mbps |
| HSTL135II        | 1066 | 1066 | Mbps |
| HSUL18I          | 400  | 400  | Mbps |
| HSUL18II         | 400  | 400  | Mbps |
| HSUL12I          | 1066 | 1333 | Mbps |
| HSTL12I          | 1066 | 1266 | Mbps |
| HSTL12II         | 1066 | 1266 | Mbps |
| POD12I           | 1333 | 1600 | Mbps |
| POD12II          | 1333 | 1600 | Mbps |
| LVCMOS18 (12 mA) | 500  | 500  | Mbps |
| LVCMOS15 (10 mA) | 500  | 500  | Mbps |
| LVCMOS12 (8 mA)  | 300  | 300  | Mbps |

### Notes:

- Performance is achieved with  $V_{ID} \ge 200$  mV.
- LVDS18 configuration should be used in conjunction with I/O CDR when implementing SGMII receivers.

## Table 27 • GPIO Maximum Input Buffer Speed

| Standard                           | STD  | -1   | Unit |
|------------------------------------|------|------|------|
| LVDS25/LVDS33/LCMDS25/LC-<br>MDS33 | 1250 | 1600 | Mbps |



| Standard              | STD  | -1   | Unit |
|-----------------------|------|------|------|
| RSDS25/RSDS33         | 800  | 800  | Mbps |
| MINILVDS25/MINILVDS33 | 800  | 800  | Mbps |
| SUBLVDS25/SUBLVDS33   | 800  | 800  | Mbps |
| PPDS25/PPDS33         | 800  | 800  | Mbps |
| SLVS25/SLVS33         | 800  | 800  | Mbps |
| SLVSE15               | 800  | 800  | Mbps |
| HCSL25/HCSL33         | 800  | 800  | Mbps |
| BUSLVDSE25            | 800  | 800  | Mbps |
| MLVDSE25              | 800  | 800  | Mbps |
| LVPECL33              | 800  | 800  | Mbps |
| SSTL25I               | 800  | 800  | Mbps |
| SSTL25II              | 800  | 800  | Mbps |
| SSTL18I               | 800  | 800  | Mbps |
| SSTL18II              | 800  | 800  | Mbps |
| SSTL15I               | 800  | 1066 | Mbps |
| SSTL15II              | 800  | 1066 | Mbps |
| HSTL15I               | 800  | 900  | Mbps |
| HSTL15II              | 800  | 900  | Mbps |
| HSUL18I               | 400  | 400  | Mbps |
| HSUL18II              | 400  | 400  | Mbps |
| PCI                   | 500  | 500  | Mbps |
| LVTTL                 | 500  | 500  | Mbps |
| LVCMOS33              | 500  | 500  | Mbps |
| LVCMOS25              | 500  | 500  | Mbps |
| LVCMOS18              | 500  | 500  | Mbps |
| LVCMOS15              | 500  | 500  | Mbps |
| LVCMOS12              | 300  | 300  | Mbps |
| MIPI25 <sup>3</sup>   | 1000 | 1500 | Mbps |



- 1. All SSTLD/HSTLD/HSULD/LVSTLD/POD type receivers use the LVDS differential receiver.
- **2.** Performance is achieved with  $V_{ID} \ge 200$  mV.
- **3.**  $V_{ID} \ge 200 \text{ mV}$ ,  $V_{ICM} \ge 100 \text{ mV}$ ,  $T_j = 0.4 \text{ UI}$ .
- **4.** LVDS25 configuration should be used in conjunction with I/O CDR when implementing SGMII receivers.

## 7.1.4 Output Buffer Speed

The following tables describe output buffer speed.

Table 28 • HSIO Maximum Output Buffer Speed

| Standard                 | STD  | -1   | Unit |
|--------------------------|------|------|------|
| SSTL18I                  | 800  | 1066 | Mbps |
| SSTL18II                 | 800  | 1066 | Mbps |
| SSTL18I (differential)   | 800  | 1066 | Mbps |
| SSTL18II (differential)  | 800  | 1066 | Mbps |
| SSTL15I                  | 1066 | 1333 | Mbps |
| SSTL15II                 | 1066 | 1333 | Mbps |
| SSTL15I (differential)   | 1066 | 1333 | Mbps |
| SSTL15II (differential)  | 1066 | 1333 | Mbps |
| SSTL135I                 | 1066 | 1333 | Mbps |
| SSTL135II                | 1066 | 1333 | Mbps |
| SSTL135I (differential)  | 1066 | 1333 | Mbps |
| SSTL135II (differential) | 1066 | 1333 | Mbps |
| HSTL15I                  | 900  | 1100 | Mbps |
| HSTL15II                 | 900  | 1100 | Mbps |
| HSTL15I (differential)   | 900  | 1100 | Mbps |
| HSTL15II (differential)  | 900  | 1100 | Mbps |
| HSTL135I                 | 1066 | 1066 | Mbps |
| HSTL135II                | 1066 | 1066 | Mbps |
| HSTL135I (differential)  | 1066 | 1066 | Mbps |
| HSTL135II (differential) | 1066 | 1066 | Mbps |
| HSUL18I                  | 400  | 400  | Mbps |
| HSUL18II                 | 400  | 400  | Mbps |



| Standard                | STD  | -1   | Unit |
|-------------------------|------|------|------|
| HSUL18I (differential)  | 400  | 400  | Mbps |
| HSUL18II (differential) | 400  | 400  | Mbps |
| HSUL12I                 | 1066 | 1333 | Mbps |
| HSUL12I (differential)  | 1066 | 1333 | Mbps |
| HSTL12I                 | 1066 | 1266 | Mbps |
| HSTL12II                | 1066 | 1266 | Mbps |
| HSTL12I (differential)  | 1066 | 1266 | Mbps |
| HSTL12II (differential) | 1066 | 1266 | Mbps |
| POD12I                  | 1333 | 1600 | Mbps |
| POD12II                 | 1333 | 1600 | Mbps |
| LVCMOS18 (12 mA)        | 500  | 500  | Mbps |
| LVCMOS15 (10 mA)        | 500  | 500  | Mbps |
| LVCMOS12 (8 mA)         | 250  | 300  | Mbps |

## Table 29 • GPIO Maximum Output Buffer Speed

| Standard               | STD  | -1   | Unit |
|------------------------|------|------|------|
| LVDS25/LCMDS25         | 1250 | 1250 | Mbps |
| LVDS33/LCMDS33         | 1250 | 1600 | Mbps |
| RSDS25                 | 800  | 800  | Mbps |
| MINILVDS25             | 800  | 800  | Mbps |
| SUBLVDS25              | 800  | 800  | Mbps |
| PPDS25                 | 800  | 800  | Mbps |
| SLVSE15                | 500  | 500  | Mbps |
| BUSLVDSE25             | 500  | 500  | Mbps |
| MLVDSE25               | 500  | 500  | Mbps |
| LVPECLE33              | 500  | 500  | Mbps |
| SSTL25I                | 800  | 800  | Mbps |
| SSTL25II               | 800  | 800  | Mbps |
| SSTL25I (differential) | 800  | 800  | Mbps |



| Standard                | STD  | -1   | Unit |
|-------------------------|------|------|------|
| SSTL25II (differential) | 800  | 800  | Mbps |
| SSTL18I                 | 800  | 800  | Mbps |
| SSTL18II                | 800  | 800  | Mbps |
| SSTL18I (differential)  | 800  | 800  | Mbps |
| SSTL18II (differential) | 800  | 800  | Mbps |
| SSTL15I                 | 800  | 1066 | Mbps |
| SSTL15II                | 800  | 1066 | Mbps |
| SSTL15I (differential)  | 800  | 1066 | Mbps |
| SSTL15II (differential) | 800  | 1066 | Mbps |
| HSTL15I                 | 900  | 900  | Mbps |
| HSTL15II                | 900  | 900  | Mbps |
| HSTL15I (differential)  | 900  | 900  | Mbps |
| HSTL15II (differential) | 900  | 900  | Mbps |
| HSUL18I                 | 400  | 400  | Mbps |
| HSUL18II                | 400  | 400  | Mbps |
| HSUL18I (differential)  | 400  | 400  | Mbps |
| HSUL18II (differential) | 400  | 400  | Mbps |
| PCI                     | 500  | 500  | Mbps |
| LVTTL (20 mA)           | 500  | 500  | Mbps |
| LVCMOS33 (20 mA)        | 500  | 500  | Mbps |
| LVCMOS25 (16 mA)        | 500  | 500  | Mbps |
| LVCMOS18 (12 mA)        | 500  | 500  | Mbps |
| LVCMOS15 (10 mA)        | 500  | 500  | Mbps |
| LVCMOS12 (8 mA)         | 250  | 300  | Mbps |
| MIPIE25                 | 1000 | 1000 | Mbps |

Note: LVDS25 configuration should be used when implementing SGMII transmitters.

## 7.1.5 Maximum PHY Rate for Memory Interface IP

The following tables describe the maximum PHY rate for memory interface IP.



Table 30 • Maximum PHY Rate for Memory Interfaces IP for HSIO Banks

| Memory Stan-<br>dard  | Gearing Ratio | V <sub>DDAUX</sub> | V <sub>DDI</sub> | STD (Mbps) | -1 (Mbps) | Fabric STD<br>(MHz) | Fabric –1 (M-<br>Hz) |
|-----------------------|---------------|--------------------|------------------|------------|-----------|---------------------|----------------------|
| DDR4                  | 8:1           | 1.8 V              | 1.2 V            | 1333       | 1600      | 167                 | 200                  |
| DDR3                  | 8:1           | 1.8 V              | 1.5 V            | 1067       | 1333      | 133                 | 167                  |
| DDR3L <sup>1</sup>    | 8:1           | 1.8 V              | 1.35 V           | 1067       | 1333      | 133                 | 167                  |
| LPDDR3                | 8:1           | 1.8 V              | 1.2 V            | 800        | 1333      | 133                 | 167                  |
| QDRII+                | 8:1           | 1.8 V              | 1.5 V            | 900        | 1100      | 112.5               | 137.5                |
| RLDRAM3 <sup>1</sup>  | 8:1           | 1.8 V              | 1.35 V           | 1067       | 1067      | 133                 | 133                  |
| RLDRAM3 <sup>1</sup>  | 4:1           | 1.8 V              | 1.35 V           | 667        | 800       | 167                 | 200                  |
| RLDRAM3 <sup>1</sup>  | 2:1           | 1.8 V              | 1.35 V           | 333        | 400       | 167                 | 200                  |
| RLDRAMII <sup>1</sup> | 8:1           | 1.8 V              | 1.8 V            | 800        | 1067      | 100                 | 133                  |
| RLDRAMII <sup>1</sup> | 4:1           | 1.8 V              | 1.8 V            | 667        | 800       | 167                 | 200                  |
| RLDRAMII <sup>1</sup> | 2:1           | 1.8 V              | 1.8 V            | 333        | 400       | 167                 | 200                  |

- 1. Simulation data only. Microchip does not provide a soft controller for RLDRAMII, RLDRAM3, or DDR3L.
- 2. Simulation data only. RLDRAMII is currently not supported with a soft IP controller.

Table 31 • Maximum PHY Rate for Memory Interfaces IP for GPIO Banks

| Memory Stan-<br>dard  | Gearing Ratio | V <sub>DDAUX</sub> | V <sub>DDI</sub> | STD (Mbps) | -1 (Mbps) | Fabric STD<br>(MHz) | Fabric –1 (M-<br>Hz) |
|-----------------------|---------------|--------------------|------------------|------------|-----------|---------------------|----------------------|
| DDR3                  | 8:1           | 2.5 V              | 1.5 V            | 800        | 1067      | 100                 | 133                  |
| QDRII+                | 8:1           | 2.5 V              | 1.5 V            | 900        | 900       | 113                 | 113                  |
| RLDRAMII <sup>1</sup> | 4:1           | 2.5 V              | 1.8 V            | 800        | 800       | 200                 | 200                  |
| RLDRAMII <sup>1</sup> | 2:1           | 2.5 V              | 1.8 V            | 400        | 400       | 200                 | 200                  |

1. Simulation data only. RLDRAMII is currently not supported with a soft IP controller.

## 7.1.6 User I/O Switching Characteristics

The following section describes user I/O switching characteristics. For more information about user I/O timing, see the PolarFire I/O Timing Spreadsheet (to be released). The following interface names are described in UG0686: PolarFire FPGA User I/O User Guide.

## 7.1.6.1 I/O Digital

The following tables describe I/O digital.



Table 32 ● I/O Digital Receive Single-Data Rate Switching Characteristics

| Parameter              | Interface N-<br>ame | Topology | І/О Туре   | STD (MHz) | -1 (MHz) | STD (Mbps) | -1 (Mbps) | Clock-to-D-<br>ata Condi-<br>tion               |
|------------------------|---------------------|----------|------------|-----------|----------|------------|-----------|-------------------------------------------------|
| Input F <sub>MAX</sub> | RX_SDR_G_<br>A      | Rx SDR   | HSIO, GPIO | 500       | 500      | 500        | 500       | From a<br>global clock<br>source,<br>aligned    |
| Input F <sub>MAX</sub> | RX_SDR_R_<br>A      | Rx SDR   | HSIO, GPIO | 250       | 250      | 250        | 250       | From a regional clock source, aligned           |
| Input F <sub>MAX</sub> | RX_SDR_G_<br>C      | Rx SDR   | HSIO, GPIO | 500       | 500      | 500        | 500       | From a<br>global clock<br>source, cen-<br>tered |
| Input F <sub>MAX</sub> | RX_SDR_R_<br>C      | Rx SDR   | HSIO, GPIO | 250       | 250      | 250        | 250       | From a regional clock source, centered          |

Table 33 ● I/O Digital Receive Double Data Rate Switching Characteristics

| Parameter                     | Interface N-<br>ame | Topology                 | І/О Туре | STD (MHz) | -1 (MHz) | STD (Mbps) | -1 (Mbps) | Clock-to-D-<br>ata Condi-<br>tion                        |
|-------------------------------|---------------------|--------------------------|----------|-----------|----------|------------|-----------|----------------------------------------------------------|
| Input F <sub>MAX</sub>        | RX_DDR_G_<br>A      | Rx DDR                   | HSIO     | 335       | 345      | 670        | 690       | From a global clock                                      |
|                               |                     |                          | GPIO     | 310       | 325      | 620        | 650       | source,<br>aligned                                       |
| Input F <sub>MAX</sub>        | RX_DDR_R_<br>A      | Rx DDR                   | HSIO     | 250       | 250      | 500        | 500       | From a re-                                               |
|                               |                     |                          | GPIO     | 250       | 250      | 500        | 500       | source,<br>aligned                                       |
| Input F <sub>MAX</sub>        | RX_DDR_G_<br>C      | Rx DDR                   | HSIO     | 335       | 345      | 670        | 690       | From a global clock                                      |
|                               |                     |                          | GPIO     | 310       | 325      | 620        | 650       | source, cen-<br>tered                                    |
| Input F <sub>MAX</sub>        | RX_DDR_R_           | Rx DDR                   | HSIO     | 250       | 250      | 500        | 500       | From a re-<br>gional clock                               |
|                               |                     |                          | GPIO     | 250       | 250      | 500        | 500       | source, cen-<br>tered                                    |
| Input F <sub>MAX</sub><br>2:1 | RX_DDRX_<br>B_G_A   | Rx DDR digi-<br>tal mode | HSIO     | 350       | 350      | 700        | 700       | From a HS_<br>IO_CLK                                     |
| 2.1                           | 5_5_A               | Commode                  | GPIO     | 300       | 310      | 600        | 620       | clock<br>source,<br>aligned,<br>global fab-<br>ric clock |



| Parameter                           | Interface N-<br>ame          | Topology                        | I/O Type | STD (MHz)        | -1 (MHz)         | STD (Mbps) | -1 (Mbps)         | Clock-to-D-<br>ata Condi-<br>tion                                                   |
|-------------------------------------|------------------------------|---------------------------------|----------|------------------|------------------|------------|-------------------|-------------------------------------------------------------------------------------|
| Input F <sub>MAX</sub><br>4:1       | RX_DDRX_<br>B_G_A            | Rx DDR digi-<br>tal mode        | HSIO     | 350              | 350              | 700        | 700               | From a HS_<br>IO_CLK                                                                |
| 4.1                                 | D_0_A                        | turmode                         | GPIO     | 300              | 310              | 600        | 620               | clock<br>source,<br>aligned,<br>global fab-<br>ric clock                            |
| Input F <sub>MAX</sub><br>3.5:1     | RX_DDRX_<br>B_G_FA           | Rx DDR digi-<br>tal mode        | HSIO     | 350              | 350              | 700        | 700               | From a HS_<br>IO_CLK                                                                |
| 5.5.1                               | B_0_1A                       | for fraction-<br>al             | GPIO     | 320              | 320              | 640        | 640               | clock<br>source,<br>aligned,<br>global fab-<br>ric clock,<br>fractional<br>input    |
| Input F <sub>MAX</sub><br>2:1       | RX_DDRX_<br>B_G_C            | Rx DDR digi-<br>tal mode        | HSIO     | 350              | 350              | 700        | 700               | From a HS_<br>IO_CLK                                                                |
| 2.1                                 | B_0_C                        | tarmode                         | GPIO     | 300              | 310              | 600        | 620               | clock<br>source, cen-<br>tered, glob-<br>al fabric<br>clock                         |
| Input F <sub>MAX</sub><br>4:1 Input | RX_DDRX_<br>B_G_C            | Rx DDR digi-<br>tal mode        | HSIO     | 350              | 350              | 700        | 700               | From a HS_<br>IO_CLK                                                                |
| F <sub>MAX</sub> 5:1                | 5_0_0                        | turmode                         | GPIO     | 300              | 310              | 600        | 620               | clock<br>source, cen-<br>tered, glob-<br>al fabric<br>clock                         |
| Input F <sub>MAX</sub> 4:1          | RX_DDRX_<br>B_G_DYN_<br>MIPI | Rx DDR digital mode<br>for MIPI | GPIO     | 500 <sup>1</sup> | 750 <sup>1</sup> | 10001      | 1500 <sup>1</sup> | From a HS_<br>IO_CLK<br>clock<br>source, cen-<br>tered, glob-<br>al fabric<br>clock |
| Input F <sub>MAX</sub><br>2:1       | RX_DDRX_<br>B_R_A            | Rx DDR digi-<br>tal mode        | HSIO     | 220              | 270              | 440        | 540               | From a HS_<br>IO CLK                                                                |
|                                     |                              |                                 | GPIO     | 205              | 250              | 410        | 500               | clock<br>source,<br>aligned, re-<br>gional fab-<br>ric clock                        |
| Input F <sub>MAX</sub>              | RX_DDRX_                     | Rx DDR digi-                    | HSIO     | 220              | 270              | 440        | 540               | From a HS_                                                                          |
| 4:1 Input<br>F <sub>MAX</sub> 5:1   | B_R_A                        | tal mode                        | GPIO     | 205              | 250              | 410        | 500               | IO_CLK<br>clock<br>source,<br>aligned, re-<br>gional fab-<br>ric clock              |



| Parameter                           | Interface N-<br>ame | Topology                 | I/O Type | STD (MHz) | −1 (MHz) | STD (Mbps) | -1 (Mbps) | Clock-to-D-<br>ata Condi-<br>tion                               |
|-------------------------------------|---------------------|--------------------------|----------|-----------|----------|------------|-----------|-----------------------------------------------------------------|
| Input F <sub>MAX</sub><br>2:1       | RX_DDRX_<br>B_R_C   | Rx DDR digi-<br>tal mode | HSIO     | 220       | 270      | 440        | 540       | From a HS_<br>IO_CLK                                            |
|                                     |                     |                          | GPIO     | 205       | 250      | 410        | 500       | clock<br>source, cen-<br>tered, re-<br>gional fab-<br>ric clock |
| Input F <sub>MAX</sub><br>4:1 Input | RX_DDRX_<br>B R C   | Rx DDR digi-<br>tal mode | HSIO     | 220       | 270      | 440        | 540       | From a HS_<br>IO CLK                                            |
| F <sub>MAX</sub> 5:1                | 3_1,_0              | ta made                  | GPIO     | 205       | 250      | 410        | 500       | clock<br>source, cen-<br>tered, re-<br>gional fab-<br>ric clock |

- **1.**  $V_{ID} \ge 200 \text{ mV}$ ,  $V_{ICM} \ge 100 \text{ mV}$ ,  $T_j = 0.4 \text{ UI}$ .
- **2.** A centered clock-to-data interface can be created with a negedge launch of the data.

Table 34 • I/O Digital Transmit Single Data Rate Switching Characteristics

| Parameter               | Interface N-<br>ame | Topology | I/O Type   | STD (MHz) | -1 (MHz) | STD (Mbps) | -1 (Mbps) | Forwarded<br>Clock-to-D-<br>ata Skew                         |
|-------------------------|---------------------|----------|------------|-----------|----------|------------|-----------|--------------------------------------------------------------|
| Output F <sub>MA-</sub> | TX_SDR_G_<br>A      | Tx SDR   | HSIO, GPIO | 500       | 500      | 500        | 500       | From a<br>global clock<br>source,<br>aligned <sup>1</sup>    |
|                         | TX_SDR_G_<br>C      | Tx SDR   | HSIO, GPIO | 500       | 500      | 500        | 500       | From a<br>global clock<br>source, cen-<br>tered <sup>1</sup> |

**1.** A centered clock-to-data interface can be created with a negedge launch of the data.

**Table 35 ● I/O Digital Transmit Double Data Rate Switching Characteristics** 

| Parameter                                   | Interface N-<br>ame | Topology                 | I/O Type   | STD (MHz) | -1 (MHz) | STD (Mbps) | -1 (Mbps) | Forwarded<br>Clock-to-D-<br>ata Skew            |
|---------------------------------------------|---------------------|--------------------------|------------|-----------|----------|------------|-----------|-------------------------------------------------|
| Output F <sub>MA</sub>                      | TX_DDR_G_<br>A      | Tx DDR                   | HSIO, GPIO | 500       | 500      | 1000       | 1000      | From a<br>global clock<br>source,<br>aligned    |
|                                             | TX_DDR_G_<br>C      | Tx DDR                   | HSIO, GPIO | 500       | 500      | 1000       | 1000      | From a<br>global clock<br>source, cen-<br>tered |
| Output F <sub>MA-</sub><br><sub>X</sub> 2:1 | TX_DDRX_<br>B_A     | Tx DDR digi-<br>tal mode | HSIO       | 400       | 500      | 800        | 1000      | From a HS_<br>IO_CLK<br>clock                   |



| Parameter                                                                            | Interface N-<br>ame  | Topology                     | I/O Type | STD (MHz) | -1 (MHz) | STD (Mbps) | -1 (Mbps) | Forwarded<br>Clock-to-D-<br>ata Skew                               |
|--------------------------------------------------------------------------------------|----------------------|------------------------------|----------|-----------|----------|------------|-----------|--------------------------------------------------------------------|
|                                                                                      |                      |                              |          |           |          |            |           | source,<br>aligned                                                 |
| Output F <sub>MA-</sub> <sub>X</sub> 4:1<br>Output F <sub>MA-</sub> <sub>X</sub> 5:1 | TX_DDRX_<br>B_A      | Tx DDR digital mode          | HSIO     | 667       | 800      | 1333       | 1600      | From a HS_<br>IO_CLK<br>clock<br>source,<br>aligned                |
| Output F <sub>MA-</sub> <sub>x</sub> 2:1                                             | TX_DDRX_<br>B_C      | Tx DDR digi-<br>tal mode     | HSIO     | 400       | 500      | 800        | 1000      | From a HS_<br>IO_CLK<br>clock<br>source, cen-<br>tered with<br>PLL |
| Output F <sub>MA-</sub> <sub>x</sub> 4:1<br>Output F <sub>MA-</sub> <sub>x</sub> 5:1 | TX_DDRX_<br>B_C      | Tx DDR digi-<br>tal mode     | HSIO     | 667       | 800      | 1333       | 1600      | From a HS_<br>IO_CLK<br>clock<br>source, cen-<br>tered with<br>PLL |
| Output F <sub>MA-</sub> <sub>X</sub> 2:1                                             | TX_DDRX_<br>B_A      | Tx DDR digital mode          | GPIO     | 400       | 500      | 800        | 1000      | From a HS_<br>IO_CLK<br>clock<br>source,<br>aligned                |
| Output F <sub>MA-</sub> <sub>X</sub> 4:1<br>Output F <sub>MA-</sub> <sub>X</sub> 5:1 | TX_DDRX_<br>B_A      | Tx DDR digital mode          | GPIO     | 625       | 800      | 1250       | 1600      | From a HS_<br>IO_CLK<br>clock<br>source,<br>aligned                |
| Output F <sub>MA</sub> . <sub>x</sub> 2:1                                            | TX_DDRX_<br>B_C      | Tx DDR digital mode          | GPIO     | 400       | 500      | 800        | 1000      | From a HS_<br>IO_CLK<br>clock<br>source, cen-<br>tered with<br>PLL |
| Output F <sub>MA</sub> . <sub>X</sub> 4:1 Output F <sub>MA</sub> . <sub>X</sub> 5:1  | TX_DDRX_<br>B_C      | Tx DDR digital mode          | GPIO     | 625       | 800      | 1250       | 1600      | From a HS_<br>IO_CLK<br>clock<br>source, cen-<br>tered with<br>PLL |
| Output F <sub>MA-</sub> <sub>x</sub> 4:1                                             | TX_DDRX_<br>B_C_MIPI | Tx DDR digital mode for MIPI | GPIO     | 400       | 500      | 800        | 1000      | From a HS_<br>IO_CLK<br>clock<br>source, cen-<br>tered with<br>PLL |



**Table 36 • Programmable Delay** 

| Parameter                                          | STD Min | STD Typ | STD Max | -1 Min | –1 Тур | -1 Max | Unit |
|----------------------------------------------------|---------|---------|---------|--------|--------|--------|------|
| In delay, out<br>delay, DLL<br>delay step<br>sizes | 12.7    | 30      | 35      | 12.7   | 25     | 29.5   | ps   |

Note: Refer to Libero timing reports for configuration specific intrinsic and incremental delays.

Figure 3 • LVDS Jitter Tolerance Plot



Table 37 • I/O CDR Switching Characteristics

| Buffer Type          | I/O Configuration | Min Data Rate (M-<br>bps) | Max Data Rate (M-<br>bps) | Max Tx to Rx Frequency Offset (ppm) | Jtol <sub>min</sub> (UI) |
|----------------------|-------------------|---------------------------|---------------------------|-------------------------------------|--------------------------|
| HSIO <sup>1, 2</sup> | LVDS18            | 266                       | 1250                      | ±200                                | 0.08                     |
| HSIO <sup>1, 2</sup> | LVDS18            | 266                       | 1250                      | ±100                                | 0.1                      |
| GPIO <sup>1, 3</sup> | LVDS25            | 266                       | 1250                      | ±100                                | 0.1                      |

- 1. Jitter tolerance of applied sinusoidal jitter from 1 KHz to 120 MHz, as shown in figure LVDS Jitter Tolerance Plot. It is measured in addition to a stressed eye of  $T_j$ = 0.24 UI with  $V_{ICM}$  of 1.25 V and  $V_{IDmin}$  of 250 mV, with the CDR operating at a rate of 1250 Mbps plus or minus the ppm offset listed.
- **2.** HSIO LVDS uses an external 100  $\Omega$  differential termination resistor. For more information, see LVDS specification in table Differential DC Input Levels.



**3.** GPIO LVDS uses an internal  $100~\Omega$  differential termination resistor. For more information, see LVDS specification in table Differential DC Input Levels.

# 7.2 Clocking Specifications

This section describes the PLL and DLL clocking and oscillator specifications.

## 7.2.1 Clocking

The following table describes clocking specifications.

Table 38 • Global and Regional Clock Characteristics (-40 °C to 100 °C)

| Parameter                                    | Symbol            | V <sub>DD</sub> =1.0 V S-<br>TD | V <sub>DD</sub> = 1.0 V<br>-1 | V <sub>DD</sub> = 1.05 V<br>STD | V <sub>DD</sub> = 1.05 V<br>-1 | Unit | Condition                  |
|----------------------------------------------|-------------------|---------------------------------|-------------------------------|---------------------------------|--------------------------------|------|----------------------------|
| Global clock<br>F <sub>MAX</sub>             | F <sub>MAXG</sub> | 500                             | 500                           | 500                             | 500                            | MHz  |                            |
| Regional<br>clock F <sub>MAX</sub>           | F <sub>MAXR</sub> | 375                             | 375                           | 375                             | 375                            | MHz  | Transceiver interfaces on- |
|                                              | F <sub>MAXR</sub> | 250                             | 250                           | 250                             | 250                            | MHz  | All other interfaces       |
| Global clock<br>duty cycle dis-<br>tortion   | T <sub>DCDG</sub> | 190                             | 190                           | 190                             | 190                            | ps   | At 500 MHz                 |
| Regional<br>clock duty cy-<br>cle distortion | T <sub>DCDR</sub> | 120                             | 120                           | 120                             | 120                            | ps   | At 250 MHz                 |

The following table describes clocking specifications from -40 °C to 100 °C.

Table 39 • High-Speed I/O Clock Characteristics (-40 °C to 100 °C)

| Parameter                                                     | Symbol             | V <sub>DD</sub> = 1.0 V ST-<br>D                 | V <sub>DD</sub> = 1.0 V -1 | V <sub>DD</sub> = 1.05 V<br>STD | V <sub>DD</sub> = 1.05 V<br>-1 | Unit | Condition             |
|---------------------------------------------------------------|--------------------|--------------------------------------------------|----------------------------|---------------------------------|--------------------------------|------|-----------------------|
| High-speed I/<br>O clock F <sub>MAX</sub>                     | F <sub>MAXB</sub>  | 1000                                             | 1250                       | 1000                            | 1250                           | MHz  | HSIO and GPI-         |
| High-speed I/<br>O clock skew <sup>1</sup> F <sub>SKEWB</sub> | F <sub>SKEWB</sub> | 30                                               | 20                         | 30                              | 20                             | ps   | HSIO without bridging |
|                                                               | F <sub>SKEWB</sub> | See table HSI-<br>O Clock Skew<br>with Bridging. | ps                         | HSIO with bridging              |                                |      |                       |
|                                                               | F <sub>SKEWB</sub> | 45                                               | 35                         | 45                              | 35                             | ps   | GPIO without bridging |
|                                                               | F <sub>SKEWB</sub> | 75                                               | 60                         | 75                              | 60                             | ps   | GPIO with bridging    |
| High-speed I/<br>O clock duty                                 | T <sub>DCB</sub>   | 90                                               | 90                         | 90                              | 90                             | ps   | HSIO without bridging |



| Parameter                          | Symbol           | V <sub>DD</sub> = 1.0 V ST-<br>D | V <sub>DD</sub> = 1.0 V -1 | V <sub>DD</sub> = 1.05 V<br>STD | V <sub>DD</sub> = 1.05 V<br>-1 | Unit | Condition             |
|------------------------------------|------------------|----------------------------------|----------------------------|---------------------------------|--------------------------------|------|-----------------------|
| cycle distor-<br>tion <sup>2</sup> | T <sub>DCB</sub> | 115                              | 115                        | 115                             | 115                            | ps   | HSIO with bridging    |
|                                    | T <sub>DCB</sub> | 90                               | 90                         | 90                              | 90                             | ps   | GPIO without bridging |
|                                    | T <sub>DCB</sub> | 115                              | 115                        | 115                             | 115                            | ps   | GPIO with bridging    |

- 1. F<sub>SKEWB</sub> is the worst-case clock-tree skew observable between sequential I/O elements. Clock-tree skew is significantly smaller at I/O registers close to each other because they are fed by the same or adjacent clock-tree branches. Use the Microsemi Timing Analyzer tool to evaluate clock skew specific to the design.
- 2. Parameters listed in this table correspond to the worst-case duty cycle distortion observable at the I/O flip flops. IBIS should be used to calculate any additional duty cycle distortion that might be caused by asymmetrical rise/fall times for any I/O standard.

The following table describes high-speed I/O clock skew (F<sub>SKFWB</sub>) with bridging from -40 °C to 100 °C.

Note: F<sub>SKEWB</sub> is the worst-case clock-tree skew observable between sequential I/O elements. Clock-tree skew is significantly smaller at I/O registers close to each other and fed by the same or adjacent clock-tree branches. Use the Microsemi Timing Analyzer tool to evaluate clock skew specific to the design.

Table 40 • HSIO Clock Skew with Bridging (-40 °C to 100 °C)

| Device  | Total I/O B-<br>anks | Bridging S-<br>ource | V <sub>DD</sub> = 1.0 V ST-<br>D | V <sub>DD</sub> = 1.0 V -1 | V <sub>DD</sub> = 1.05 V<br>STD | V <sub>DD</sub> = 1.05 V<br>-1 | Unit |
|---------|----------------------|----------------------|----------------------------------|----------------------------|---------------------------------|--------------------------------|------|
| MPF100T | 2                    | NNW <sup>1</sup>     | 120                              | 80                         | 120                             | 80                             | ps   |
|         | 2                    | NNE <sup>2</sup>     | 110                              | 70                         | 110                             | 70                             | ps   |
| MPF200T | 2                    | NNW <sup>1</sup>     | 120                              | 80                         | 120                             | 80                             | ps   |
|         | 2                    | NNE <sup>2</sup>     | 110                              | 70                         | 110                             | 70                             | ps   |
| MPF300T | 3                    | NNW <sup>1</sup>     | 120                              | 80                         | 120                             | 80                             | ps   |
|         | 3                    | NNE <sup>2</sup>     | 280                              | 200                        | 280                             | 200                            | ps   |
| MPF500T | 3                    | NNW <sup>1</sup>     | 125                              | 85                         | 125                             | 85                             | ps   |
|         | 3                    | NNE <sup>2</sup>     | 300                              | 220                        | 300                             | 220                            | ps   |

- 1. NNW source designates bridging that originates from the North West Corner or PIOs inside I/O bank 0 (the most western I/O bank at the north edge).
- 2. NNE source designates bridging that originates from the North East Corner or PIOs inside I/O bank 1 (the most eastern I/O bank at the north edge).

#### 7.2.2 PLL

The following table describes PLL.



**Table 41 • PLL Electrical Characteristics** 

| Parameter                                                                                    | Symbol                 | Min                    | Тур                    | Max                              | Unit       | Condition                  |
|----------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------|----------------------------------|------------|----------------------------|
| Input clock frequency (integer mode)                                                         | F <sub>INI</sub>       | 1                      |                        | 1250                             | MHz        |                            |
| Input clock frequency (fractional mode)                                                      | F <sub>INF</sub>       | 10                     |                        | 1250                             | MHz        |                            |
| Minimum refer-<br>ence or feed-<br>back pulse<br>width <sup>1</sup>                          | F <sub>INPULSE</sub>   | 200                    |                        |                                  | ps         |                            |
| Frequency at<br>the Frequency<br>Phase Detector<br>(PFD) (integer<br>mode)                   | F <sub>PHDETI</sub>    | 1                      |                        | 312                              | MHz        |                            |
| Frequency at<br>the PFD (frac-<br>tional mode)                                               | F <sub>PHDETF</sub>    | 10                     |                        | 225                              | MHz        |                            |
| Allowable input duty cycle                                                                   | F <sub>INDUTY</sub>    | 25                     |                        | 75                               | %          |                            |
| Maximum input<br>period clock jit-<br>ter (reference<br>and feedback<br>clocks) <sup>2</sup> | F <sub>MAXINJ</sub>    |                        | 120                    | 1000                             | ps         |                            |
| PLL VCO fre-<br>quency                                                                       | F <sub>VCO</sub>       | 800                    |                        | 5000                             | MHz        |                            |
| Loop bandwidth (Int) <sup>3</sup>                                                            | F <sub>BW</sub>        | F <sub>PHDET</sub> /55 | F <sub>PHDET</sub> /44 | F <sub>PHDET</sub> /30           | MHz        |                            |
| Loop bandwidth<br>(FRAC) <sup>3</sup>                                                        | F <sub>BW</sub>        | F <sub>PHDET</sub> /91 | F <sub>PHDET</sub> /77 | F <sub>PHDET</sub> /56           | MHz        |                            |
| Static phase off-<br>set of the PLL<br>outputs <sup>4</sup>                                  | T <sub>SPO</sub>       |                        |                        | Max (±60 ps, ±0 .5 degrees)      | ps         |                            |
| PLL output period jitter <sup>10</sup>                                                       | T <sub>OUTJITTER</sub> |                        |                        | 0.025*output_<br>period          | ps         | 1.5 MHz ≤ Fout<br>< 15 MHz |
| 135                                                                                          | ps                     | Fout ≥ 15 MHz          |                        | (                                |            |                            |
| PLL output duty cycle precision                                                              | T <sub>OUTDUTY</sub>   | 48                     |                        | 54                               | %          |                            |
| PLL lock time <sup>5</sup>                                                                   | T <sub>LOCK</sub>      |                        |                        | Max (6.0 μs, 62<br>5 PFD cycles) | μs         |                            |
| PLL unlock time <sup>6</sup>                                                                 | T <sub>UNLOCK</sub>    | 2                      |                        | 8                                | PFD cycles |                            |



| Parameter                                                   | Symbol              | Min                                | Тур | Max                        | Unit       | Condition |
|-------------------------------------------------------------|---------------------|------------------------------------|-----|----------------------------|------------|-----------|
| PLL output frequency                                        | F <sub>OUT</sub>    | 0.050                              |     | 1250                       | MHz        |           |
| Minimum pow-<br>er-down pulse<br>width                      | T <sub>MPDPW</sub>  | 1                                  |     |                            | μs         |           |
| Maximum delay<br>in the feedback<br>path <sup>7</sup>       | F <sub>MAXDFB</sub> |                                    |     | 1.5                        | PFD cycles |           |
| Spread spec-<br>trum modula-<br>tion spread <sup>8</sup>    | Mod_Spread          | 0.1                                |     | 3.1                        | %          |           |
| Spread spec-<br>trum modula-<br>tion frequency <sup>9</sup> | Mod_Freq            | F <sub>PHDETF</sub> / (128x6<br>3) | 32  | F <sub>PHDETF</sub> /(128) | KHz        |           |

- 1. Minimum time for high or low pulse width.
- 2. Maximum jitter the PLL can tolerate without losing lock.
- **3.** Default bandwidth setting of BW\_PROP\_CTRL = "01" for Integer and Fraction modes leads to the typical estimated bandwidth. This bandwidth can be lowered by setting BW\_PROP\_CTRL = "00" and can be increased if BW\_PROP\_CTRL = "10" and will be at the highest value if BW\_PROP\_CTRL = "11".
- 4. Maximum (±3-Sigma) phase error between any two outputs with nominally aligned phases.
- 5. Input clock cycle is REFDIV/ $F_{REF}$ . For example,  $F_{REF} = 25$  MHz, REFDIV = 1, lock time = 10.0 (assumes LOCKCOUNTSEL setting = 4'd8 (256 cycles)).
- 6. Unlock occurs if two cycles slip within LOCKCOUNT/4 PFD cycles.
- 7. Maximum propagation delay of external feedback path in Deskew mode.
- 8. Programmable capability for depth of down spread or center spread modulation.
- 9. Programmable modulation rate based on the modulation divider setting (1 to 63).
- 10. Period jitter is measured at the output of the device using HSUL12 output buffers and includes the jitter effects of the reference clock source, PLL, clock routing networks, and output buffer. PLL is configured with internal feedback enabled and in integer mode. FPGA fabric is active during testing (75% utilization).

Note: In order to meet all datasheet specifications, the PLL must be programmed such that the PLL Loop Bandwidth < (0.0017 \* VCO Frequency) - 0.4863 MHz. The Libero PLL configuration tool will enforce this rule when creating PLL configurations.

#### 7.2.3 DLL

The following table provides information about DLL.

#### **Table 42 • DLL Electrical Characteristics**

| Parameter <sup>1</sup>          | Symbol           | Min | Тур | Max | Unit |
|---------------------------------|------------------|-----|-----|-----|------|
| Input reference clock frequency | F <sub>INF</sub> | 133 |     | 800 | MHz  |



| Parameter <sup>1</sup>                                                                     | Symbol                   | Min  | Тур | Max                               | Unit                        |
|--------------------------------------------------------------------------------------------|--------------------------|------|-----|-----------------------------------|-----------------------------|
| Input feedback<br>clock frequency                                                          | F <sub>INFDBF</sub>      | 133  |     | 800                               | MHz                         |
| Primary output clock frequency                                                             | F <sub>OUTPF</sub>       | 133  |     | 800                               | MHz                         |
| Secondary output clock frequency <sup>2</sup>                                              | F <sub>OUTSF</sub>       | 33.3 |     | 800                               | MHz                         |
| Input clock cycle-<br>to-cycle jitter                                                      | F <sub>INJ</sub>         |      |     | 200                               | ps                          |
| Output clock cycle-<br>to-cycle jitter (with<br>clean input clock)                         | T <sub>OUTJITTERCC</sub> |      |     | Max (250 ps, 15% of clock period) | ps                          |
| Output clock period jitter (with clean input clock)                                        | T <sub>OUTJITTERP</sub>  |      |     | Max (300 ps, 20% of clock period) | ps                          |
| Output clock-to-<br>clock skew be-<br>tween two outputs<br>with the same<br>phase settings | T <sub>SKEW</sub>        |      |     | ±150                              | ps                          |
| DLL lock time                                                                              | T <sub>LOCK</sub>        | 16   |     | 16K                               | Reference clock cy-<br>cles |
| Minimum reset pulse width                                                                  | T <sub>MRPW</sub>        | 3    |     |                                   | ns                          |
| Minimum input<br>pulse width <sup>3</sup>                                                  | T <sub>MIPW</sub>        | 20   |     |                                   | ns                          |
| Minimum input<br>clock pulse width<br>high                                                 | T <sub>MPWH</sub>        | 400  |     |                                   | ps                          |
| Minimum input<br>clock pulse width<br>low                                                  | T <sub>MPWL</sub>        | 400  |     |                                   | ps                          |
| Delay step size                                                                            | T <sub>DEL</sub>         | 12.7 | 30  | 35                                | ps                          |
| Maximum delay<br>block delay <sup>4</sup>                                                  | T <sub>DELMAX</sub>      | 1.8  |     | 4.8                               | ns                          |
| Output clock duty<br>cycle (with 50% du-<br>ty cycle input) <sup>5</sup>                   | T <sub>DUTY</sub>        | 40   |     | 60                                | %                           |
| Output clock duty<br>cycle (with 50% du-<br>ty cycle input) <sup>6</sup>                   | T <sub>DUTY50</sub>      | 45   |     | 55                                | %                           |

- 1. For all DLL modes.
- 2. Secondary output clock divided by four option.



- **3.** On load, direction, move, hold, and update input signals.
- **4.** 128 delay taps in one delay block.
- 5. Without duty cycle correction enabled.
- **6.** With duty cycle correction enabled.

#### 7.2.4 RC Oscillators

The following tables describe internal RC clock resources for user designs. They also describe system design with RF front-end information about emitters generated on-chip to support programming operations.

Table 43 • 2 MHz RC Oscillator Electrical Characteristics

| Parameter                                         | Symbol               | Min | Тур | Max | Unit |
|---------------------------------------------------|----------------------|-----|-----|-----|------|
| Operating frequen-<br>cy                          | RC <sub>2FREQ</sub>  |     | 2   |     | MHz  |
| Accuracy                                          | RC <sub>2FACC</sub>  | -4  |     | 4   | %    |
| Duty cycle                                        | RC <sub>2DC</sub>    | 46  |     | 54  | %    |
| Peak-to-peak out-<br>put period jitter            | RC <sub>2PJIT</sub>  |     | 5   | 10  | ns   |
| Peak-to-peak out-<br>put cycle-to-cycle<br>jitter | RC <sub>2CJIT</sub>  |     | 5   | 10  | ns   |
| Operating current (V <sub>DD25</sub> )            | RC <sub>2IVPPA</sub> |     |     | 60  | μΑ   |
| Operating current (V <sub>DD</sub> )              | RC <sub>2IVDD</sub>  |     |     | 2.6 | μΑ   |

Table 44 • 160 MHz RC Oscillator Electrical Characteristics

| Parameter                                         | Symbol               | Min | Тур | Max | Unit |
|---------------------------------------------------|----------------------|-----|-----|-----|------|
| Operating frequen-<br>cy                          | RC <sub>SCFREQ</sub> |     | 160 |     | MHz  |
| Accuracy                                          | RC <sub>SCFACC</sub> | -4  |     | 4   | %    |
| Duty cycle                                        | RC <sub>SCDC</sub>   | 47  |     | 52  | %    |
| Peak-to-peak out-<br>put period jitter            | RC <sub>SCPJIT</sub> |     |     | 600 | ps   |
| Peak-to-peak out-<br>put cycle-to-cycle<br>jitter | RC <sub>SCCJIT</sub> |     |     | 172 | ps   |
| Operating current (V <sub>DD25</sub> )            | RC <sub>SCVPPA</sub> |     |     | 599 | μΑ   |
| Operating current (V <sub>DD18</sub> )            | RC <sub>SCVPP</sub>  |     |     | 0.1 | μΑ   |



| Parameter                            | Symbol              | Min | Тур | Max  | Unit |
|--------------------------------------|---------------------|-----|-----|------|------|
| Operating current (V <sub>DD</sub> ) | RC <sub>SCVDD</sub> |     |     | 60.7 | μΑ   |

# **7.3** Fabric Specifications

The following section describes specifications for the fabric.

## 7.3.1 Math Blocks

The following table lists the maximum operating frequency ( $F_{MAX}$ ) of the math block in the extended commercial temperature range (0 °C to 100 °C).

Table 45 • Math Block Performance Extended Commercial Range (0 °C to 100 °C)

| Modes                                           | V <sub>DD</sub> = 1.0 V – STD | V <sub>DD</sub> = 1.0 V – 1 | V <sub>DD</sub> = 1.05 V - STD | V <sub>DD</sub> = 1.05 V - 1 | Unit |
|-------------------------------------------------|-------------------------------|-----------------------------|--------------------------------|------------------------------|------|
| 18 × 18 multiplica-<br>tion                     | 370                           | 470                         | 440                            | 500                          | MHz  |
| 18 × 18 multiplication summed with 48-bit input | 370                           | 470                         | 440                            | 500                          | MHz  |
| 18 × 19 multiplier<br>pre-adder ROM<br>mode     | 365                           | 465                         | 435                            | 500                          | MHz  |
| Two 9 × 9 multiplication                        | 370                           | 470                         | 440                            | 500                          | MHz  |
| 9 × 9 dot product<br>(DOTP)                     | 370                           | 470                         | 440                            | 500                          | MHz  |
| Complex 18 × 19<br>multiplication               | 360                           | 455                         | 430                            | 500                          | MHz  |

The following table lists the maximum operating frequency ( $F_{MAX}$ ) of the math block in the industrial temperature range (–40 °C to 100 °C).

Table 46 • Math Block Performance Industrial Range (-40 °C to 100 °C)

| Modes                                           | V <sub>DD</sub> = 1.0 V – STD | V <sub>DD</sub> = 1.0 V - 1 | V <sub>DD</sub> = 1.05 V - STD | V <sub>DD</sub> = 1.05 V - 1 | Unit |
|-------------------------------------------------|-------------------------------|-----------------------------|--------------------------------|------------------------------|------|
| 18 × 18 multiplication                          | 365                           | 465                         | 435                            | 500                          | MHz  |
| 18 × 18 multiplication summed with 48-bit input | 365                           | 465                         | 435                            | 500                          | MHz  |
| 18 × 19 multiplier<br>pre-adder ROM<br>mode     | 355                           | 460                         | 430                            | 500                          | MHz  |
| Two 9 × 9 multiplication                        | 365                           | 465                         | 435                            | 500                          | MHz  |



| Modes                          | V <sub>DD</sub> = 1.0 V – STD | V <sub>DD</sub> = 1.0 V – 1 | V <sub>DD</sub> = 1.05 V – STD | V <sub>DD</sub> = 1.05 V - 1 | Unit |
|--------------------------------|-------------------------------|-----------------------------|--------------------------------|------------------------------|------|
| 9×9 DOTP                       | 365                           | 465                         | 435                            | 500                          | MHz  |
| Complex 18 × 19 multiplication | 350                           | 450                         | 425                            | 500                          | MHz  |

## 7.3.2 SRAM Blocks

The following table lists the maximum operating frequency ( $F_{MAX}$ ) of the LSRAM block in the industrial temperature range (-40 °C to 100 °C).

Table 47 • LSRAM Performance Industrial Temperature Range (-40 °C to 100 °C)

| V <sub>DD</sub> = 1.0 V – STD | V <sub>DD</sub> = 1.0 V – 1 | V <sub>DD</sub> = 1.05 V – STD | V <sub>DD</sub> = 1.05 V – 1 | Unit | Condition                                                                                             |
|-------------------------------|-----------------------------|--------------------------------|------------------------------|------|-------------------------------------------------------------------------------------------------------|
| 343                           | 428                         | 343                            | 428                          | MHz  | Two-port, all sup-<br>ported widths,<br>pipelined, simple-<br>write, and write-<br>feed-through       |
| 309                           | 428                         | 309                            | 428                          | MHz  | Two-port, all sup-<br>ported widths, non-<br>pipelined, simple-<br>write, and write-<br>feed-through  |
| 343                           | 428                         | 343                            | 428                          | MHz  | Dual-port, all sup-<br>ported widths,<br>pipelined, simple-<br>write, and write-<br>feed-through      |
| 309                           | 428                         | 309                            | 428                          | MHz  | Dual-port, all sup-<br>ported widths, non-<br>pipelined, simple-<br>write, and write-<br>feed-through |
| 343                           | 428                         | 343                            | 428                          | MHz  | Two-port pipelined<br>ECC mode,<br>pipelined, simple-<br>write, and write-<br>feed-through            |
| 279                           | 295                         | 279                            | 295                          | MHz  | Two-port non-<br>pipelined ECC<br>mode, pipelined,<br>simple-write, and<br>write-feed-through         |
| 343                           | 428                         | 343                            | 428                          | MHz  | Two-port pipelined<br>ECC mode, non-<br>pipelined, simple-<br>write, and write-<br>feed-through       |
| 196                           | 285                         | 196                            | 285                          | MHz  | Two-port non-<br>pipelined ECC<br>mode, non-                                                          |



| V <sub>DD</sub> = 1.0 V – STD | V <sub>DD</sub> = 1.0 V – 1 | V <sub>DD</sub> = 1.05 V – STD | V <sub>DD</sub> = 1.05 V – 1 | Unit | Condition                                                                           |
|-------------------------------|-----------------------------|--------------------------------|------------------------------|------|-------------------------------------------------------------------------------------|
|                               |                             |                                |                              |      | pipelined, simple-<br>write, and write-<br>feed-through                             |
| 274                           | 285                         | 274                            | 285                          | MHz  | Two-port, all sup-<br>ported widths,<br>pipelined, and<br>read-before-write         |
| 274                           | 285                         | 274                            | 285                          | MHz  | Two-port, all sup-<br>ported widths, non-<br>pipelined, and<br>read-before-write    |
| 274                           | 285                         | 274                            | 285                          | MHz  | Dual-port, all sup-<br>ported widths,<br>pipelined, and<br>read-before-write        |
| 274                           | 285                         | 274                            | 285                          | MHz  | Dual-port, all sup-<br>ported widths, non-<br>pipelined, and<br>read-before-write   |
| 274                           | 285                         | 274                            | 285                          | MHz  | Two-port pipelined<br>ECC mode,<br>pipelined, and<br>read-before-write              |
| 274                           | 285                         | 274                            | 285                          | MHz  | Two-port non-<br>pipelined ECC<br>mode, pipelined,<br>and read-before-<br>write     |
| 274                           | 285                         | 274                            | 285                          | MHz  | Two-port pipelined<br>ECC mode, non-<br>pipelined, and<br>read-before-write         |
| 193                           | 285                         | 193                            | 285                          | MHz  | Two-port non-<br>pipelined ECC<br>mode, non-<br>pipelined, and<br>read-before-write |

The following table lists the maximum operating frequency ( $F_{MAX}$ ) of the  $\mu$ SRAM block in the industrial temperature range (–40 °C to 100 °C).

## **Table 48 • μSRAM Performance**

| Parameter           | Symbol           | V <sub>DD</sub> = 1.0 V – STD | V <sub>DD</sub> = 1.0 V - | V <sub>DD</sub> = 1.05 V<br>- STD | V <sub>DD</sub> = 1.05 V<br>-1 | Unit | Condition  |
|---------------------|------------------|-------------------------------|---------------------------|-----------------------------------|--------------------------------|------|------------|
| Operating frequency | F <sub>MAX</sub> | 400                           | 415                       | 450                               | 480                            | MHz  | Write-port |
| Read access<br>time | Tac              |                               | 2                         |                                   | 2                              | ns   | Read-port  |



The following table lists the maximum operating frequency ( $F_{MAX}$ ) of the  $\mu PROM$  block in the industrial temperature range (–40 °C to 100 °C).

**Table 49 • μPROM Performance** 

| Parameter           | Symbol | V <sub>DD</sub> =1.0 V-ST-<br>D | V <sub>DD</sub> = 1.0 V - 1 | V <sub>DD</sub> = 1.05 V – STD | V <sub>DD</sub> = 1.05 V - | Unit |
|---------------------|--------|---------------------------------|-----------------------------|--------------------------------|----------------------------|------|
| Read access<br>time | Тас    | 10                              | 10                          | 10                             | 10                         | ns   |

# 7.4 Transceiver Switching Characteristics

This section describes transceiver switching characteristics.

## 7.4.1 Transceiver Performance

The following table describes transceiver performance.

**Table 50 ● PolarFire Transceiver and TXPLL Performance** 

| Parameter                                                    | Symbol                 | STD Min | STD Typ | STD Max | −1 Min | –1 Тур | -1 Max  | Unit |
|--------------------------------------------------------------|------------------------|---------|---------|---------|--------|--------|---------|------|
| Tx data rate <sup>1,2</sup>                                  | F <sub>TXRate</sub>    | 0.25    |         | 10.3125 | 0.25   |        | 12.7    | Gbps |
| Tx OOB (se-<br>rializer by-<br>pass) data<br>rate            | F <sub>TXRateOOB</sub> | DC      |         | 1.5     | DC     |        | 1.5     | Gbps |
| Rx data rate<br>when AC<br>coupled <sup>2</sup>              | F <sub>RxRateAC</sub>  | 0.25    |         | 10.3125 | 0.25   |        | 12.7    | Gbps |
| Rx data rate<br>when DC<br>coupled                           | F <sub>RxRateDC</sub>  | 0.25    |         | 3.2     | 0.25   |        | 3.2     | Gbps |
| Rx OOB (de-<br>serializer<br>bypass) da-<br>ta rate          | F <sub>TXRateOOB</sub> | DC      |         | 1.25    | DC     |        | 1.25    | Gbps |
| TXPLL out-<br>put frequen-<br>cy <sup>3</sup>                | F <sub>TXPLL</sub>     | 1.6     |         | 5.1563  | 1.6    |        | 6.35    | GHz  |
| Rx CDR<br>mode                                               | F <sub>RXCDR</sub>     | 0.25    |         | 10.3125 | 0.25   |        | 10.3125 | Gbps |
| Rx DFE and<br>CDR auto-<br>calibration<br>modes <sup>2</sup> | F <sub>RXAUTOCAL</sub> | 3.0     |         | 10.3125 | 3.0    |        | 12.7    | Gbps |
| Rx Eye Mon-<br>itor mode <sup>2</sup>                        | F <sub>RXEyeMon</sub>  | 3.0     |         | 10.3125 | 3.0    |        | 12.7    | Gbps |



| Parameter                           | Symbol                   | STD Min | STD Typ | STD Max | –1 Min | –1 Тур | –1 Max | Unit                               |
|-------------------------------------|--------------------------|---------|---------|---------|--------|--------|--------|------------------------------------|
| PCS reset<br>minimum<br>pulse width | MPW <sub>PCS_RES</sub> - | 16      |         |         | 16     |        |        | [Tx Rx]_CLK<br>Cycles <sup>4</sup> |
| PMA reset<br>minimum<br>pulse width | MPW <sub>PMA_RE</sub> -  | 16      |         |         | 16     |        |        | [Tx Rx]_CLK<br>Cycles <sup>4</sup> |

- 1. The reference clock is required to be a minimum of 75 MHz for data rates of 10 Gbps and above.
- **2.** For data rates greater than 10.3125 Gbps, VDDA must be set to 1.05 V mode. See supply tolerance in the section Recommended Operating Conditions.
- **3.** The Tx PLL rate is between 0.5x to 5.5x the Tx data rate. The Tx data rate depends on per XCVR lane Tx post-divider settings.
- **4.** Minimum pulse width should reference TX\_CLK when Tx only or both Tx and Rx are used. Reference RX\_CLK if only Rx is used.

#### 7.4.2 Transceiver Reference Clock Performance

The following table describes performance of the transceiver reference clock.

Table 51 • PolarFire Transceiver Reference Clock AC Requirements

| Parameter                                                                                                          | Symbol                                   | STD Min | STD Typ | STD Max | -1 Min | –1 Тур | -1 Max | Unit   |
|--------------------------------------------------------------------------------------------------------------------|------------------------------------------|---------|---------|---------|--------|--------|--------|--------|
| Reference<br>clock input<br>rate <sup>1, 2</sup>                                                                   | F <sub>TXREFCLK</sub>                    | 20      |         | 400     | 20     |        | 400    | MHz    |
| Reference<br>clock input<br>rate <sup>1, 2, 3</sup>                                                                | F <sub>XCVRREFCLKM</sub> -<br>AX CASCADE | 20      |         | 156     | 20     |        | 156    | MHz    |
| Reference<br>clock rate at<br>the Tx PLL<br>PFD <sup>4</sup>                                                       | F <sub>TXREFCLKPFD</sub>                 | 20      |         | 156     | 20     |        | 175    | MHz    |
| Reference<br>clock rate<br>recommend-<br>ed at the PF-<br>D for Tx<br>rates 10 G-<br>bps and<br>above <sup>4</sup> | F <sub>TXREFCLKPFD</sub> -10G            | 75      |         | 156     | 75     |        | 175    | MHz    |
| Tx reference clock phase noise requirements to meet jitter specifications (156 MHz clock at reference              | F <sub>TXREFPN</sub>                     |         |         | -110    |        |        | -110   | dBc/Hz |



| Parameter                                                  | Symbol                   | STD Min                  | STD Typ | STD Max                         | -1 Min                   | –1 Тур | -1 Max                          | Unit   |
|------------------------------------------------------------|--------------------------|--------------------------|---------|---------------------------------|--------------------------|--------|---------------------------------|--------|
| clock in-<br>put) <sup>5</sup>                             |                          |                          |         |                                 |                          |        |                                 |        |
| Phase noise at 10 KHz                                      | F <sub>TXREFPN</sub>     |                          |         | -110                            |                          |        | -110                            | dBc/Hz |
| Phase noise at 100 KHz                                     | F <sub>TXREFPN</sub>     |                          |         | -115                            |                          |        | -115                            | dBc/Hz |
| Phase noise at 1 MHz                                       | F <sub>TXREFPN</sub>     |                          |         | -135                            |                          |        | -135                            | dBc/Hz |
| Reference<br>clock input<br>rise time (1<br>0%–90%)        | T <sub>REFRISE</sub>     |                          | 200     | 500                             |                          | 200    | 500                             | ps     |
| Reference<br>clock input<br>fall time (90<br>%–10%)        | T <sub>REFFALL</sub>     |                          | 200     | 500                             |                          | 200    | 500                             | ps     |
| Reference<br>clock rate at<br>RX CDR                       | F <sub>RXREFCLKCDR</sub> | 20                       |         | 156                             | 20                       |        | 156                             | MHz    |
| Reference<br>clock duty<br>cycle                           | T <sub>REFDUTY</sub>     | 40                       |         | 60                              | 40                       |        | 60                              | %      |
| Spread<br>spectrum<br>modulation<br>spread <sup>6</sup>    | Mod_S-<br>pread          | 0.1                      |         | 3.1                             | 0.1                      |        | 3.1                             | %      |
| Spread<br>spectrum<br>modulation<br>frequency <sup>7</sup> | Mod_Freq                 | TxREF CLKP-<br>FD/ (128) | 32      | TxREF CLKP-<br>FD/ (128*6<br>3) | TxREF CLKP-<br>FD/ (128) | 32     | TxREF CLKP-<br>FD/ (128*6<br>3) | KHz    |

- 1. See the maximum reference clock rate allowed per input buffer standard.
- **2.** The minimum value applies to this clock when used as an XCVR reference clock. It does not apply when used as a non-XCVR input buffer (DC input allowed).
- 3. Cascaded reference clock.
- 4. After reference clock input divider.
- 5. To calculate the  $F_{TXREFPN}$  phase noise requirement at frequencies other than 156 MHz use the following formula:  $F_{TXREFPN}$  at  $f(MHz) = F_{TXREFPN}$  at 156 MHz + 20\*log(f/156)
- **6.** Programmable capability for depth of down-spread or center-spread modulation.
- 7. Programmable modulation rate based on the modulation divider setting (1 to 63).

## 7.4.3 Transceiver Reference Clock I/O Standards

The following differential I/O standards are supported as transceiver reference clocks.



- LVDS25/33
- HCLS25 (for PCIe)
- RSDS25/33
- MINILVDS25/33
- SUBLVDS25/33
- PPDS25/33
- SLVS25/33
- BUSLVDS25
- MLVDS25
- LVPECL33
- MIPI25

For DC input levels, see table Differential DC Input and Output Levels.

Note: The transceiver reference clock differential receiver supports V<sub>ICM</sub> common mode.

Note: The amount of jitter from the input receiver increases at common modes of less 0.2 V or greater than VDDSREF–0.4 V. Therefore, for improved SerDes operation, it is recommended that the  $V_{CM}$  of the signal into the SerDes reference clock input be at a minimum of 0.2 V and below VDDSREF–0.4 V.

The following single-ended I/O standards are supported as transceiver reference clocks.

- LVTTL
- LVCMOS33
- LVCMOS25
- LVCMOS18
- SSTL25I/II
- SSTL18I/II
- HSUL18I/II

For DC input levels, see table DC Input and Output Levels.

Note: Generally, Hysteresis = Off is recommended. In extremely high noise systems with degraded reference clock input, Hysteresis = On may improve results.

#### 7.4.4 Transmitter Performance

The following tables describe performance of the transmitter.

**Table 52 • Transceiver Reference Clock Input Termination** 

| Parameter                     | Symbol      | Min | Тур              | Max | Unit |
|-------------------------------|-------------|-----|------------------|-----|------|
| Single-ended termi-<br>nation | RefTerm     |     | 50               |     | Ω    |
| Single-ended termi-<br>nation | RefTerm     |     | 75               |     | Ω    |
| Single-ended termi-<br>nation | RefTerm     |     | 150              |     | Ω    |
| Differential termina-<br>tion | RefDiffTerm |     | 115 <sup>1</sup> |     | Ω    |
| Power-up termina-<br>tion     |             |     | >50K             |     | Ω    |



1. Measured at VCM= 1.2 V and VID= 350 mV.

Note: All pull-ups are disabled at power-up to allow hot plug capability.

The following tables describe the PolarFire Transceiver User Interface Clocks

Note: Until specified, all modes are non-deterministic. For more information, see *UG0677: PolarFire FPGA Transceiver User Guide*.

Table 53 • Transceiver TX\_CLK Range (Nondeterministic PCS Mode with Global or Regional Fabric Clocks)

| Mode                                                                                 | STD Min | STD Max | −1 Min | -1 Max | Unit |
|--------------------------------------------------------------------------------------|---------|---------|--------|--------|------|
| 8-bit, max data rate<br>= 1.6 Gbps                                                   |         | 200     |        | 200    | MHz  |
| 10-bit, max data<br>rate = 1.6 Gbps                                                  |         | 160     |        | 160    | MHz  |
| 16-bit, max data rate = 4.8 Gbps                                                     |         | 300     |        | 300    | MHz  |
| 20-bit, max data<br>rate = 6.0 Gbps                                                  |         | 300     |        | 300    | MHz  |
| 32-bit, max data<br>rate = 10.3125 G-<br>bps (-STD) / 12.7<br>Gbps (-1) <sup>1</sup> |         | 325     |        | 325    | MHz  |
| 40-bit, max data<br>rate = 10.3125 G-<br>bps (-STD) / 12.7<br>Gbps (-1) <sup>1</sup> |         | 260     |        | 320    | MHz  |
| 64-bit, max data<br>rate = 10.3125 G-<br>bps (-STD) / 12.7<br>Gbps (-1) <sup>1</sup> |         | 165     |        | 200    | MHz  |
| 80-bit, max data<br>rate = 10.3125 G-<br>bps (-STD) / 12.7<br>Gbps (-1) <sup>1</sup> |         | 130     |        | 160    | MHz  |
| Fabric pipe mode 3<br>2-bit, max data rate<br>= 6.0 Gbps                             |         | 150     |        | 150    | MHz  |

**1.** For data rates greater than 10.3125 Gbps, VDDA must be set to 1.05 V mode. See supply tolerance in the section Recommended Operating Conditions.

Table 54 • Transceiver RX\_CLK Range (Non-Deterministic PCS Mode with Global or Regional Fabric Clocks)

| Mode                                | STD Min | STD Max | –1 Min | -1 Max | Unit |
|-------------------------------------|---------|---------|--------|--------|------|
| 8-bit, max data rate<br>= 1.6 Gbps  |         | 200     |        | 200    | MHz  |
| 10-bit, max data<br>rate = 1.6 Gbps |         | 160     |        | 160    | MHz  |



| Mode                                                                                 | STD Min | STD Max | −1 Min | −1 Max | Unit |
|--------------------------------------------------------------------------------------|---------|---------|--------|--------|------|
| 16-bit, max data<br>rate = 4.8 Gbps                                                  |         | 300     |        | 300    | MHz  |
| 20-bit, max data<br>rate = 6.0 Gbps                                                  |         | 300     |        | 300    | MHz  |
| 32-bit, max data<br>rate = 10.3125 G-<br>bps                                         |         | 325     |        | 325    | MHz  |
| 40-bit, max data<br>rate = 10.3125 G-<br>bps (-STD) / 12.7<br>Gbps (-1) <sup>1</sup> |         | 260     |        | 320    | MHz  |
| 64-bit, max data<br>rate = 10.3125 G-<br>bps (-STD) / 12.7<br>Gbps (-1) <sup>1</sup> |         | 165     |        | 200    | MHz  |
| 80-bit, max data<br>rate = 10.3125 G-<br>bps (-STD) / 12.7<br>Gbps (-1) <sup>1</sup> |         | 130     |        | 160    | MHz  |
| Fabric pipe mode 3<br>2-bit, max data rate<br>= 6.0 Gbps                             |         | 150     |        | 150    | MHz  |

**1.** For data rates greater than 10.3125 Gbps, VDDA must be set to 1.05 V mode. See supply tolerance in the section Recommended Operating Conditions.

Table 55 • Transceiver TX\_CLK Range (Deterministic PCS Mode with Regional Fabric Clocks)

| Mode                                                                 | STD Min | STD Max | −1 Min | –1 Max | Unit |
|----------------------------------------------------------------------|---------|---------|--------|--------|------|
| 8-bit, max data rate<br>= 1.6 Gbps                                   |         | 200     |        | 200    | MHz  |
| 10-bit, max data<br>rate = 1.6 Gbps                                  |         | 160     |        | 160    | MHz  |
| 16-bit, max data<br>rate = 3.6 Gbps (–S-<br>TD) / 4.25 Gbps (–1<br>) |         | 225     |        | 266    | MHz  |
| 20-bit, max data<br>rate = 4.5 Gbps (-S-<br>TD) / 5.32 Gbps (-1<br>) |         | 225     |        | 266    | MHz  |
| 32-bit, max data<br>rate = 7.2 Gbps (–S-<br>TD) / 8.5 Gbps (–1)      |         | 225     |        | 266    | MHz  |
| 40-bit, max data<br>rate = 9.0 Gbps (–S-                             |         | 225     |        | 266    | Mhz  |



| Mode                                                                                 | STD Min | STD Max | −1 Min | -1 Max | Unit |
|--------------------------------------------------------------------------------------|---------|---------|--------|--------|------|
| TD) / 10.6 Gbps (-1                                                                  |         |         |        |        |      |
| 64-bit, max data<br>rate = 10.3125 G-<br>bps (-STD) / 12.7<br>Gbps (-1) <sup>1</sup> |         | 165     |        | 200    | MHz  |
| 80-bit, max data<br>rate = 10.3125 G-<br>bps (–STD) / 12.7<br>Gbps (–1) <sup>1</sup> |         | 130     |        | 160    | MHz  |

**1.** For data rates greater than 10.3125 Gbps, VDDA must be set to 1.05 V mode. See supply tolerance in the section Recommended Operating Conditions.

Table 56 • Transceiver RX\_CLK Range (Deterministic PCS Mode with Regional Fabric Clocks)

| Mode                                                                                 | STD Min | STD Max | −1 Min | -1 Max | Unit |
|--------------------------------------------------------------------------------------|---------|---------|--------|--------|------|
| 8-bit, max data rate<br>= 1.6 Gbps                                                   |         | 200     |        | 200    | MHz  |
| 10-bit, max data<br>rate = 1.6 Gbps                                                  |         | 160     |        | 160    | MHz  |
| 16-bit, max data<br>rate = 3.6 Gbps (–S-<br>TD) / 4.25 Gbps (–1<br>)                 |         | 225     |        | 266    | MHz  |
| 20-bit, max data<br>rate = 4.5 Gbps (–S-<br>TD) / 5.32 Gbps (–1<br>)                 |         | 225     |        | 266    | MHz  |
| 32-bit, max data<br>rate = 7.2 Gbps (–S-<br>TD) / 8.5 Gbps (–1)                      |         | 225     |        | 266    | MHz  |
| 40-bit, max data<br>rate = 9.0 Gbps (-S-<br>TD) / 10.6 Gbps (-1<br>) <sup>1</sup>    |         | 225     |        | 266    | MHz  |
| 64-bit, max data<br>rate = 10.3125 G-<br>bps (-STD) / 12.7<br>Gbps (-1) <sup>1</sup> |         | 165     |        | 200    | MHz  |
| 80-bit, max data<br>rate = 10.3125 G-<br>bps (-STD) / 12.7<br>Gbps (-1) <sup>1</sup> |         | 130     |        | 160    | MHz  |

**1.** For data rates greater than 10.3125 Gbps, VDDA must be set to 1.05 V mode. See supply tolerance in the section Recommended Operating Conditions.



**Table 57 • PolarFire Transceiver Transmitter Characteristics** 

| Parameter                                  | Symbol              | Min                     | Тур                      | Max                     | Unit | Condition                                                                    |
|--------------------------------------------|---------------------|-------------------------|--------------------------|-------------------------|------|------------------------------------------------------------------------------|
| Differential ter-<br>mination              | V <sub>OTERM</sub>  |                         | 85                       |                         | Ω    |                                                                              |
|                                            | V <sub>OTERM</sub>  |                         | 100                      |                         | Ω    |                                                                              |
|                                            | V <sub>OTERM</sub>  |                         | 150                      |                         | Ω    |                                                                              |
| Common mode<br>voltage <sup>1</sup>        | V <sub>OCM</sub>    | 0.44 × V <sub>DDA</sub> | 0.525 × V <sub>DDA</sub> | 0.59 × V <sub>DDA</sub> | V    | DC coupled 50% setting                                                       |
|                                            | V <sub>OCM</sub>    | 0.52 × V <sub>DDA</sub> | 0.6 × V <sub>DDA</sub>   | 0.66 × V <sub>DDA</sub> | V    | DC coupled 60% setting                                                       |
|                                            | V <sub>OCM</sub>    | 0.61 × V <sub>DDA</sub> | $0.7 \times V_{DDA}$     | 0.75 × V <sub>DDA</sub> | V    | DC coupled 70% setting                                                       |
|                                            | V <sub>OCM</sub>    | 0.63 × V <sub>DDA</sub> | $0.8 \times V_{DDA}$     | 0.83 × V <sub>DDA</sub> | V    | DC coupled 80% setting                                                       |
| Rise time <sup>2</sup> Fall                | T <sub>TxRF</sub>   | 40                      |                          | 61                      | ps   | 20% to 80%                                                                   |
| ume                                        |                     | 39                      |                          | 58                      | ps   | 80% to 20%                                                                   |
| Differential<br>peak-to-peak<br>amplitude  | V <sub>ODPP</sub>   | 1080                    | 1140                     | 1320                    | mV   | 1000 mV setting                                                              |
|                                            | V <sub>ODPP</sub>   | 1010                    | 1060                     | 1220                    | mV   | 800 mV setting                                                               |
|                                            | V <sub>ODPP</sub>   | 550                     | 580                      | 670                     | mV   | 500 mV setting                                                               |
|                                            | V <sub>ODPP</sub>   | 465                     | 490                      | 560                     | mV   | 400 mV setting                                                               |
|                                            | V <sub>ODPP</sub>   | 350                     | 370                      | 425                     | mV   | 300 mV setting                                                               |
|                                            | V <sub>ODPP</sub>   | 250                     | 260                      | 300                     | mV   | 200 mV setting                                                               |
|                                            | V <sub>ODPP</sub>   | 150                     | 160                      | 185                     | mV   | 100 mV setting                                                               |
| Transmit lane P<br>to N skew <sup>3</sup>  | T <sub>OSKEW</sub>  |                         | 8                        | 15                      | ps   |                                                                              |
| Lane to lane<br>transmit skew <sup>4</sup> | T <sub>LLSKEW</sub> |                         |                          | 75                      | ps   | Single PLL, 2–4<br>bonded lanes, 8<br>–40-bit fabric<br>width <sup>10</sup>  |
|                                            |                     |                         |                          | 8                       | UI   | Single PLL, 2–4<br>bonded lanes, 6<br>4–80-bit fabric<br>width <sup>11</sup> |
|                                            |                     |                         |                          | 8 + Refclk skew         | UI   | Multiple PLL, 2  -4 bonded lanes, 8-40-bit fabric width <sup>11, 1</sup> 2   |



| Parameter                                                                   | Symbol                         | Min | Тур | Max              | Unit       | Condition                                                                                                                     |
|-----------------------------------------------------------------------------|--------------------------------|-----|-----|------------------|------------|-------------------------------------------------------------------------------------------------------------------------------|
|                                                                             |                                |     |     | 32 + Refclk skew | UI         | Multiple PLL, 2 –4 bonded lanes, 64–80-bit fabric width <sup>11, 1</sup> 2                                                    |
| Electrical idle<br>transition entry<br>time <sup>7</sup>                    | TTxEITrEntry                   |     |     | 20               | ns         |                                                                                                                               |
| Electrical idle<br>transition exit<br>time <sup>7</sup>                     | TTxEITrExit                    |     |     | 19               | ns         |                                                                                                                               |
| Electrical idle<br>amplitude                                                | VTxEIpp                        |     |     | 7                | mV         |                                                                                                                               |
| TXPLL lock time                                                             | T <sub>TXLock</sub>            |     |     | 1600             | PFD cycles |                                                                                                                               |
| Digital PLL lock time <sup>8</sup>                                          | T <sub>DPLLLock</sub>          |     |     | 75,000           | REFCLK UIS | Frequency lock                                                                                                                |
| ume                                                                         |                                |     |     | 150,000          | REFCLK UIS | Phase lock                                                                                                                    |
| Total jitter <sup>5, 6, 13</sup><br>Deterministic<br>jitter <sup>5, 6</sup> | T <sub>J</sub> T <sub>DJ</sub> |     |     | 0.22 0.1         | UIUI       | Data rate ≥10.3 125 Gbps to 12. 7 Gbps <sup>9</sup> (Tx V <sub>CO</sub> rate 5.16 GHz to 6.35 GHz)  TXPLL in integer mode     |
| Total jitter <sup>5, 6, 13</sup><br>Deterministic<br>jitter <sup>5, 6</sup> | T <sub>J</sub> T <sub>DJ</sub> |     |     | 0.28 0.1         | UI UI      | Data rate ≥10.3 125 to 12.7 G- bps <sup>9</sup> (Tx V <sub>CO</sub> rate 5.16 GHz to 6.35 GHz)  TXPLL in fractional mode      |
| Total jitter <sup>5, 6, 13</sup><br>Deterministic<br>jitter <sup>5, 6</sup> | Т, Тр                          |     |     | 0.22 0.09        | UI UI      | Data rate ≥8.5<br>Gbps to 10.3125<br>Gbps (Tx V <sub>CO</sub><br>rate 4.25 GHz to<br>5.16 GHz)<br>TXPLL in integer<br>mode    |
| Total jitter <sup>5, 6, 13</sup><br>Deterministic<br>jitter <sup>5, 6</sup> | Т, То,                         |     |     | 0.28 0.09        | UI UI      | Data rate ≥8.5<br>Gbps to 10.3125<br>Gbps (Tx V <sub>CO</sub><br>rate 4.25 GHz to<br>5.16 GHz) TXPLL<br>in fractional<br>mode |
| Total jitter <sup>5, 6, 13</sup> Deterministic jitter <sup>5,6</sup>        | T <sub>J</sub> T <sub>DJ</sub> |     |     | 0.21 0.09        | UI         | Data rate ≥5.0<br>Gbps to 8.5 G-<br>bps (Tx V <sub>CO</sub> rate                                                              |



| Parameter                                                                   | Symbol                         | Min | Тур | Max       | Unit  | Condition                                                                                                                     |
|-----------------------------------------------------------------------------|--------------------------------|-----|-----|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------|
|                                                                             |                                |     |     |           |       | 2.5 GHz to 4.25<br>GHz)<br>TXPLL in integer<br>mode                                                                           |
| Total jitter <sup>5, 6, 13</sup><br>Deterministic<br>jitter <sup>5, 6</sup> | T <sub>J</sub> T <sub>DJ</sub> |     |     | 0.25 0.09 | UI UI | Data rate ≥5.0<br>Gbps to 8.5 G-<br>bps (Tx V <sub>CO</sub> rate<br>2.5 GHz to 4.25<br>GHz)<br>TXPLL in fraction-<br>al mode  |
| Total jitter <sup>5, 6, 13</sup><br>Deterministic<br>jitter <sup>5, 6</sup> | T <sub>J</sub> T <sub>DJ</sub> |     |     | 0.17 0.03 | טו טו | Data rate ≥1.6<br>Gbps to 5.0 G-<br>bps (Tx V <sub>CO</sub> rate<br>1.6 GHz to 2.5<br>GHz)<br>TXPLL in integer<br>mode        |
| Total jitter <sup>5, 6, 13</sup><br>Deterministic<br>jitter <sup>5, 6</sup> | T <sub>J</sub> T <sub>DJ</sub> |     |     | 0.2 0.03  | UI UI | Data rate ≥1.6<br>Gbps to 5.0 G-<br>bps (Tx V <sub>CO</sub> rate<br>1.6 GHz to 2.5<br>GHz)<br>TXPLL in fraction-<br>al mode   |
| Total jitter <sup>5, 6, 13</sup><br>Deterministic<br>jitter <sup>5, 6</sup> | T <sub>J</sub> T <sub>DJ</sub> |     |     | 0.08 0.02 | UI UI | Data rate ≥ 800<br>Mbps to 1.6 G-<br>bps (Tx V <sub>CO</sub> rate<br>1.6 GHz)<br>TXPLL in integer<br>mode                     |
| Total jitter <sup>5, 6, 13</sup><br>Deterministic<br>jitter <sup>5, 6</sup> | T <sub>J</sub> T <sub>DJ</sub> |     |     | 0.11 0.02 | UI UI | Data rate ≥ 800<br>Mbps to 1.6 G-<br>bps (Tx V <sub>CO</sub> rate<br>1.6 GHz)<br>TXPLL in fraction-<br>al mode                |
| Total jitter <sup>5, 6, 13</sup><br>Deterministic<br>jitter <sup>5, 6</sup> | T <sub>J</sub> T <sub>DJ</sub> |     |     | 0.05 0.01 | טו טו | Data rate = 250<br>Mbps to 800 M-<br>bps (Tx V <sub>CO</sub> rate<br>1.48 GHz to 1.6<br>GHz)<br>TXPLL in integer<br>mode      |
| Total jitter <sup>5, 6, 13</sup><br>Deterministic<br>jitter <sup>5, 6</sup> | T <sub>J</sub> T <sub>DJ</sub> |     |     | 0.06 0.01 | UI UI | Data rate = 250<br>Mbps to 800 M-<br>bps (Tx V <sub>CO</sub> rate<br>1.48 GHz to 1.6<br>GHz)<br>TXPLL in fraction-<br>al mode |



- 1. Increased DC common mode settings above 50% reduce allowed V<sub>OD</sub> output swing capabilities.
- 2. Adjustable through transmit emphasis.
- 3. With estimated package differences.
- **4.** Single PLL applies to all four lanes in the same quad location with the same TxPLL. Multiple PLL applies to N lanes using multiple TxPLLs from different quad locations.
- **5.** Improved jitter characteristics for a specific industry standard are possible in many cases due to improved reference clock or higher V<sub>CO</sub> rate used.
- **6.** Tx jitter is specified with all transmitters on the device enabled, a 10–12-bit error rate (BER) and Tx data pattern of PRBS7.
- 7. From the PMA mode, the TX\_ELEC\_IDLE port to the XVCR TXP/N pins.
- **8.** FTxRefClk = 75 MHz with typical settings.
- **9.** For data rates greater than 10.3125 Gbps, VDDA must be set to 1.05 V mode. See supply tolerance in the section Recommended Operating Conditions.
- **10.** Transmit alignment in this case will automatically align upon the TX PLL obtaining lock. For details on transmit alignment, see UG0677: PolarFire FPGA Transceiver User Guide.
- **11.** In order to obtain the required alignment for these configurations, an FPGA fabric TX alignment circuit must be implemented. For details on transmit alignment, see *UG0677: PolarFire FPGA Transceiver User Guide*.
- 12. Refclk skew is the amount of skew between the reference clocks of the two PLL.
- **13.** Jitter decomposition can be found in the protocol characterization reports.

#### 7.4.5 Receiver Performance

The following table describes performance of the receiver.

Table 58 • PolarFire Transceiver Receiver Characteristics

| Parameter                                 | Symbol                          | Min                    | Тур | Max                    | Unit | Condition  |
|-------------------------------------------|---------------------------------|------------------------|-----|------------------------|------|------------|
| Input voltage range                       | V <sub>IN</sub>                 | 0                      |     | V <sub>DDA</sub> + 0.3 | V    |            |
| Differential<br>peak-to-peak<br>amplitude | V <sub>IDPP</sub>               | 140                    |     | 1250                   | mV   |            |
| Differential ter-                         | V <sub>ITERM</sub>              |                        | 85  |                        | Ω    |            |
| · · · · · · · · · · · · · · · · · · ·     |                                 |                        | 100 |                        | Ω    |            |
|                                           |                                 |                        | 150 |                        | Ω    |            |
| Common mode voltage                       | V <sub>ICMDC</sub> <sup>1</sup> | 0.7 × V <sub>DDA</sub> |     | 0.9 × V <sub>DDA</sub> | V    | DC coupled |
| Exit electrical idle detection time       | T <sub>EIDET</sub>              |                        | 50  | 100                    | ns   |            |



| Parameter                                                          | Symbol               | Min                                                                                                                                     | Тур | Max                                                                                                                                      | Unit                         | Condition                                              |
|--------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------------------------------------------|
| Run length of<br>consecutive<br>identical digits<br>(CID)          | C <sub>ID</sub>      |                                                                                                                                         |     | 200                                                                                                                                      | UI                           |                                                        |
| CDR PPM toler-<br>ance <sup>2</sup>                                | C <sub>DRPPM</sub>   |                                                                                                                                         |     | 1.17                                                                                                                                     | %UI                          |                                                        |
| CDR lock-to-da-<br>ta time <sup>13</sup>                           | T <sub>LTD</sub>     | 512 * CDR <sub>REFDIV</sub>                                                                                                             |     | 1024 * CDR <sub>REFDI-</sub> v                                                                                                           | CDR <sub>REFCLK</sub> cycles | Disabled: E-<br>nhanced Receiv-<br>er Management<br>14 |
|                                                                    |                      | (1900/T <sub>CDRREF</sub> +<br>(512 + (1020 *<br>(W <sub>XCVRFABRX</sub> / CD-<br>R <sub>FBDIV</sub> )) * CDR <sub>RE-<br/>FDIV</sub> ) |     | (5200/T <sub>CDRREF</sub> +<br>(1024 + (6380 *<br>(W <sub>XCVRFABRX</sub> / CD-<br>R <sub>FBDIV</sub> )) * CDR <sub>RE-<br/>FDIV</sub> ) |                              | Enabled: E-<br>nhanced Receiv-<br>er Management<br>14  |
| CDR lock-to-ref time <sup>13</sup>                                 | T <sub>LTF</sub>     | (1000/T <sub>CDRREF</sub> ) +<br>(1024 * CDR <sub>REFD-</sub><br><sub>IV</sub> )                                                        |     | (13000/T <sub>CDRREF</sub> )<br>+ (1536 * CDR <sub>RE-</sub><br>FDIV)                                                                    | CDR <sub>REFCLK</sub> cycles |                                                        |
| High-gain lock<br>time                                             | T <sub>HGLT</sub>    | 10.8                                                                                                                                    |     |                                                                                                                                          | ns                           | For Burst mode receiver (BMR)                          |
| High-gain state time <sup>12</sup>                                 | T <sub>HGSTATE</sub> |                                                                                                                                         |     | 3264                                                                                                                                     | ns                           | For Burst mode receiver (BMR)                          |
| Loss-of-signal                                                     | V <sub>DETHIGH</sub> | 145                                                                                                                                     |     | 295                                                                                                                                      | mV                           | Setting= 3                                             |
| detect (peak de-<br>tect range set-<br>ting= high) <sup>9,10</sup> |                      | 155                                                                                                                                     |     | 340                                                                                                                                      | mV                           | Setting= 4                                             |
|                                                                    |                      | 180                                                                                                                                     |     | 365                                                                                                                                      | mV                           | Setting= 5                                             |
|                                                                    |                      | 195                                                                                                                                     |     | 375                                                                                                                                      | mV                           | Setting= 6                                             |
|                                                                    |                      | 210                                                                                                                                     |     | 385                                                                                                                                      | mV                           | Setting= 7                                             |
| Loss-of-signal detect (peak de-                                    | V <sub>DETLOW</sub>  | 65                                                                                                                                      |     | 175                                                                                                                                      | mV                           | Setting= PCIe <sup>3, 7</sup>                          |
| tect range set-<br>ting=low) <sup>9,10</sup>                       |                      | 95                                                                                                                                      |     | 190                                                                                                                                      | mV                           | Setting= SATA <sup>4,</sup>                            |
|                                                                    |                      | 75                                                                                                                                      |     | 170                                                                                                                                      | mV                           | Setting= 1                                             |
|                                                                    |                      | 95                                                                                                                                      |     | 185                                                                                                                                      | mV                           | Setting= 2                                             |
|                                                                    |                      | 100                                                                                                                                     |     | 190                                                                                                                                      | mV                           | Setting= 3                                             |
|                                                                    |                      | 140                                                                                                                                     |     | 210                                                                                                                                      | mV                           | Setting= 4                                             |
|                                                                    |                      | 155                                                                                                                                     |     | 240                                                                                                                                      | mV                           | Setting= 5                                             |
|                                                                    |                      | 165                                                                                                                                     |     | 245                                                                                                                                      | mV                           | Setting= 6                                             |
|                                                                    |                      | 170                                                                                                                                     |     | 250                                                                                                                                      | mV                           | Setting= 7                                             |



| Parameter                                                  | Symbol                  | Min  | Тур | Max  | Unit | Condition                             |
|------------------------------------------------------------|-------------------------|------|-----|------|------|---------------------------------------|
| Sinusoidal jitter<br>tolerance                             | T <sub>SJTOL</sub>      | 0.34 |     |      | UI   | >8.5 Gbps –12.7 Gbps <sup>5, 11</sup> |
|                                                            |                         | 0.43 |     |      | UI   | >8.0–8.5 Gbps <sup>5</sup>            |
|                                                            |                         | 0.45 |     |      | UI   | >3.2–8.0 Gbps <sup>5</sup>            |
|                                                            |                         | 0.45 |     |      | UI   | >1.6 to 3.2 G-<br>bps <sup>5</sup>    |
|                                                            |                         | 0.42 |     |      | UI   | >0.8 to 1.6 G-<br>bps <sup>5</sup>    |
|                                                            |                         | 0.41 |     |      | UI   | 250 to 800 M-<br>bps <sup>5</sup>     |
| Total jitter toler-<br>ance with                           | T <sub>TJTOLSE</sub>    | 0.65 |     |      | UI   | 3.125 Gbps <sup>5</sup>               |
| stressed eye                                               |                         | 0.65 |     |      | UI   | 6.25 Gbps <sup>6</sup>                |
|                                                            |                         | 0.7  |     |      | UI   | 10.3125 Gbps <sup>6</sup>             |
|                                                            |                         | 0.7  |     |      | UI   | 12.7 Gbps <sup>6, 11</sup>            |
| Sinusoidal jitter tolerance with                           | T <sub>SJTOLSE</sub>    | 0.1  |     |      | UI   | 3.125 Gbps <sup>5</sup>               |
| stressed eye                                               |                         | 0.05 |     |      | UI   | 6.25 Gbps <sup>6</sup>                |
|                                                            |                         | 0.05 |     |      | UI   | 10.3125 Gbps <sup>6</sup>             |
|                                                            |                         | 0.05 |     |      | UI   | 12.7 Gbps <sup>6, 11</sup>            |
| CTLE DC gain (all stages, max settings)                    |                         | 0.1  |     | 10   | dB   |                                       |
| CTLE AC gain (all stages, max settings)                    |                         | 0.05 |     | 16   | dB   |                                       |
| DFE AC gain (per<br>5 stages, max<br>settings)             |                         | 0.05 |     | 7.5  | dB   |                                       |
| Auto adaptive calibration time (CTLE)                      | T <sub>CTLE</sub>       | 12   |     | 45   | ms   |                                       |
| Auto adaptive calibration time (CTLE+DFE)                  | T <sub>CTLE+DFE</sub>   |      | 1.4 |      | S    |                                       |
| Enhanced receiver mangement control clock input (CTRL_CLK) | F <sub>ERMCTRLCLK</sub> | 38.4 | 40  | 41.6 | MHz  |                                       |



- 1. Valid at 3.2 Gbps and below.
- 2. Data vs Rx reference clock frequency.
- 3. Achieves compliance with PCIe electrical idle detection.
- **4.** Achieves compliance with SATA OOB specification.
- **5.** Rx jitter values based on bit error ratio (BER) of 10–12, AC-coupled input with 400 mV V<sub>ID</sub>, all stages of Rx CTLE enabled, DFE disabled, 80 MHz sinusoidal jitter injected to Rx data.
- **6.** Rx jitter values based on bit error ratio (BER) of 10–12, AC-coupled input with 400 mV V<sub>ID</sub>, all stages of Rx CTLE enabled, DFE enabled, 80 MHz sinusoidal jitter injected to Rx data.
- 7. For PCIe: Low Threshold Setting= 0, High Threshold Setting= 2.
- 8. For SATA: Low Threshold Setting= 2, High Threshold Setting= 3.
- 9. Loss of signal is valid for data rates of 1 Gbps to 5 Gbps for PRBS7 (8B/10B) or PRBS31 (64b/6xb) data formats. It is also valid for detection of SATA out-of-band signals at data rates up to 6 Gbps. If the default settings for the low threshold (0x0) and high threshold (0x2) using the low range option for the peak detector are used, then the Rx V<sub>Amplitude</sub> pk-pk (outside of data eye) at the receiver input package pins must be a minimum of 300 mV for short reach (6.5 dB insertion loss at 5 GHz) applications, 350 mV for medium reach (17.0 dB insertion loss at 5 GHz) applications, and 450 mV for long reach (25.0 dB insertion loss at 5 GHz) applications—generally the settings are less limiting than what is required for good BER operation of the SerDes. Note that if the option to force CDR Lock2Ref upon Rx Idle is set (default at data rates of 5 Gbps and below), this minimum V<sub>Amplitude</sub> pk-pk must be enforced for proper CDR operation.
- 10. Detect values measured at 1.5 Gbps with PRBS7 data pattern.
- **11.** For data rates greater than 10.3125 Gbps, VDDA must be set to 1.05 V mode. See supply tolerance in the section Recommended Operating Conditions.
- 12.  $T_{HGSTATE}$  is based on the condition where the CDR was in lock (to reference or data) for at least 5.2  $\mu$ s before moving to the high-gain state. At this point, if the receive data is outside the ppm tolerance of the CDR, the CDR will unlock after the time specified by the parameter.
- 13. The following definitions apply:
  - **a.**  $T_{CDRREF}$  is the transceiver CDR reference clock period in nanoseconds.
  - **b.** W<sub>XCVRFABRX</sub> is the parallel interface width of the transceiver receive fabric interface.
  - **c.** CDR<sub>FBDIV</sub> is the feedback divider of the transceiver.
  - **d.** CDR<sub>CDRREEDIV</sub> is the reference divider of the transceiver CDR.
- **14.** For details on the Enhanced Receiver Management feature, refer to UG0677: PolarFire FPGA Transceiver User Guide.



### 7.4.6 Transceiver and Receiver Return Loss Characteristics

This section describes transmitter and receiver return loss characteristics compliant with OIF-CEI-03.1.

Figure 4 • Differential Return Loss



**Table 59 • Differential Return Loss** 

| Parameter | Value          | Unit |
|-----------|----------------|------|
| A0        | -8             | dB   |
| f0        | 100            | MHz  |
| f1        | (3/4) * T_Baud | Hz   |
| f2        | T_Baud         | Нz   |



| Parameter | Value | Unit   |
|-----------|-------|--------|
| Slope     | 16.6  | dB/dec |

Figure 5 • Common Mode Return Loss



**Table 60 • Common Mode Return Loss** 

| Parameter | Value          | Unit |
|-----------|----------------|------|
| A0        | -6             | dB   |
| f0        | 100            | MHz  |
| f1        | (3/4) * T_Baud | Hz   |

# 7.5 Transceiver Protocol Characteristics

The following section describes transceiver protocol characteristics.

# 7.5.1 PCI Express

The following tables describe the PCI express.

Table 61 • PCI Express Gen1

| Parameter                 | Data Rate | Min | Max  | Unit |
|---------------------------|-----------|-----|------|------|
| Total transmit jitter     | 2.5 Gbps  |     | 0.25 | UI   |
| Receiver jitter tolerance | 2.5 Gbps  | 0.4 |      | UI   |

Note: With add-in card, as specified in PCI Express CEM Rev 2.0.



Table 62 • PCI Express Gen2

| Parameter                 | Data Rate | Min | Max  | Unit |
|---------------------------|-----------|-----|------|------|
| Total transmit jitter     | 5.0 Gbps  |     | 0.35 | UI   |
| Receiver jitter tolerance | 5.0 Gbps  | 0.4 |      | UI   |

Note: With add-in card as specified in PCI Express CEM Rev 2.0.

### 7.5.2 Interlaken

The following table describes Interlaken.

Table 63 • Interlaken

| Parameter                 | Data Rate              | Min  | Max | Unit |
|---------------------------|------------------------|------|-----|------|
| Total transmit jitter     | 6.375 Gbps             |      | 0.3 | UI   |
|                           | 10.3125 Gbps           |      | 0.3 | UI   |
|                           | 12.7 Gbps <sup>1</sup> |      | 0.3 | UI   |
| Receiver jitter tolerance | 6.375 Gbps             | 0.6  |     | UI   |
|                           | 10.3125 Gbps           | 0.65 |     | UI   |
|                           | 12.7 Gbps <sup>1</sup> | 0.65 |     | UI   |

**1.** For data rates greater than 10.3125 Gbps, VDDA must be set to 1.05 V mode. See supply tolerance in the section Recommended Operating Conditions.

# 7.5.3 10GbE (10GBASE-R and 10GBASE-KR)

The following table describes 10GbE (10GBASE-R).

Table 64 • 10GbE (10GBASE-R)

| Parameter                 | Data Rate    | Min | Max  | Unit |
|---------------------------|--------------|-----|------|------|
| Total transmit jitter     | 10.3125 Gbps |     | 0.28 | UI   |
| Receiver jitter tolerance | 10.3125 Gbps | 0.7 |      | UI   |

The following table describes 10GbE (10GBASE-KR).

Table 65 • 10GbE (10GBASE-KR)

| Parameter                      | Data Rate    | Min   | Мах  | Unit |
|--------------------------------|--------------|-------|------|------|
| Total transmit jitter          | 10.3125 Gbps |       | 0.28 | UI   |
| Receiver jitter tolerance (SJ) | 10.3125 Gbps | 0.115 |      | UI   |
| Receiver jitter tolerance (RJ) | 10.3125 Gbps | 0.13  |      | UI   |



| Parameter                       | Data Rate    | Min   | Мах | Unit |
|---------------------------------|--------------|-------|-----|------|
| Receiver jitter tolerance (DCD) | 10.3125 Gbps | 0.035 |     | UI   |

The following table describes 10GbE (XAUI).

### Table 66 • 10GbE (XAUI)

| Parameter                        | Data Rate  | Min  | Max  | Unit |
|----------------------------------|------------|------|------|------|
| Total transmit jitter (near end) | 3.125 Gbps |      | 0.35 | UI   |
| Total transmit jitter (far end)  |            |      | 0.55 | UI   |
| Receiver jitter tolerance        | 3.125 Gbps | 0.65 |      | UI   |

The following table describes 10GbE (RXAUI).

# Table 67 • 10GbE (RXAUI)

| Parameter                        | Data Rate | Min  | Max  | Unit |
|----------------------------------|-----------|------|------|------|
| Total transmit jitter (near-end) | 6.25 Gbps |      | 0.35 | UI   |
| Total transmit jitter (farend)   | 6.25 Gbps |      | 0.55 | UI   |
| Receiver jitter tolerance        | 6.25 Gbps | 0.65 |      | UI   |

# 7.5.4 1GbE (1000BASE-X)

The following table describes 1GbE (1000BASE-X).

# Table 68 • 1GbE (1000BASE-X)

| Parameter                 | Data Rate | Min   | Max  | Unit |
|---------------------------|-----------|-------|------|------|
| Total transmit jitter     | 1.25 Gbps |       | 0.24 | UI   |
| Receiver jitter tolerance | 1.25 Gbps | 0.749 |      | UI   |

### 7.5.5 SGMII and QSGMII

The following table describes SGMII.

### Table 69 • SGMII

| Parameter                 | Data Rate | Min   | Max  | Unit |
|---------------------------|-----------|-------|------|------|
| Total transmit jitter     | 1.25 Gbps |       | 0.24 | UI   |
| Receiver jitter tolerance | 1.25 Gbps | 0.749 |      | UI   |

The following table describes QSGMII.



Table 70 • QSGMII

| Parameter                 | Data Rate | Min  | Max | Unit |
|---------------------------|-----------|------|-----|------|
| Total transmit jitter     | 5.0 Gbps  |      | 0.3 | UI   |
| Receiver jitter tolerance | 5.0 Gbps  | 0.65 |     | UI   |

# 7.5.6 CPRI

The following table describes CPRI.

Table 71 • CPRI

| Parameter                | Data Rate    | Min  | Max   | Unit |
|--------------------------|--------------|------|-------|------|
| Total transmit jitter    | 0.6144 Gbps  |      | 0.35  | UI   |
|                          | 1.2288 Gbps  |      | 0.35  | UI   |
|                          | 2.4576 Gbps  |      | 0.35  | UI   |
|                          | 3.0720 Gbps  |      | 0.35  | UI   |
|                          | 4.9152 Gbps  |      | 0.3   | UI   |
|                          | 6.1440 Gbps  |      | 0.3   | UI   |
|                          | 8.11008 Gbps |      | 0.335 | UI   |
|                          | 9.8304 Gbps  |      | 0.335 | UI   |
| Receive jitter tolerance | 0.6144 Gbps  | 0.75 |       | UI   |
|                          | 1.2288 Gbps  | 0.75 |       | UI   |
|                          | 2.4576 Gbps  | 0.75 |       | UI   |
|                          | 3.0720 Gbps  | 0.75 |       | UI   |
|                          | 4.9152 Gbps  | 0.7  |       | UI   |
|                          | 6.1440 Gbps  | 0.7  |       | UI   |
|                          | 8.11008 Gbps | 0.7  |       | UI   |
|                          | 9.8304 Gbps  | 0.7  |       | UI   |

# 7.5.7 JESD204B

The following table describes JESD204B.

#### Table 72 • JESD204B

| Parameter             | Data Rate  | Min | Max  | Unit |
|-----------------------|------------|-----|------|------|
| Total transmit jitter | 3.125 Gbps |     | 0.35 | UI   |
|                       |            |     |      |      |



| Parameter                | Data Rate              | Min  | Max | Unit |
|--------------------------|------------------------|------|-----|------|
|                          | 6.25 Gbps              |      | 0.3 | UI   |
|                          | 12.5 Gbps <sup>1</sup> |      | 0.3 | UI   |
| Receive jitter tolerance | 3.125 Gbps             | 0.56 |     | UI   |
|                          | 6.25 Gbps              | 0.6  |     | UI   |
|                          | 12.5 Gbps <sup>1</sup> | 0.7  |     | UI   |

**1.** For data rates greater than 10.3125 Gbps, VDDA must be set to 1.05 V mode. See supply tolerance in the section Recommended Operating Conditions.

# 7.5.8 Display Port

The following table describes Display Port.

Table 73 • Display Port

| Parameter                     | Data Rate | Condition          | Min   | Max  | Unit |
|-------------------------------|-----------|--------------------|-------|------|------|
| Total transmit jitter         | 1.62 Gbps | Test point: TP2    |       | 0.27 | UI   |
|                               | 2.7 Gbps  | Test point: TP2    |       | 0.42 | UI   |
|                               | 5.4 Gbps  | Test point: TP3_EQ |       | 0.62 | UI   |
| Receive jitter toler-<br>ance | 1.62 Gbps | SJ at 20 MHz       | 0.747 |      | UI   |
|                               | 2.7 Gbps  | SJ at 100 MHz      | 0.491 |      | UI   |
|                               | 5.4 Gbps  | SJ at 10 MHz       | 0.636 |      | UI   |

# 7.5.9 Serial RapidIO

The following table describes Serial RapidIO.

Table 74 • Serial RapidIO

| Parameter                     | Data Rate    | Condition | Min  | Max  | Unit |
|-------------------------------|--------------|-----------|------|------|------|
| Total transmit jitter         | 1.25 Gbps    |           |      | 0.35 | UI   |
|                               | 2.5 Gbps     |           |      | 0.35 | UI   |
|                               | 3.125 Gbps   |           |      | 0.35 | UI   |
|                               | 5.0 Gbps     |           |      | 0.3  | UI   |
|                               | 6.25 Gbps    |           |      | 0.3  | UI   |
|                               | 10.3125 Gbps |           |      | 0.28 | UI   |
| Receive jitter toler-<br>ance | 1.25 Gbps    |           | 0.65 |      | UI   |



| Parameter | Data Rate    | Condition   | Min  | Max | Unit |
|-----------|--------------|-------------|------|-----|------|
|           | 2.5 Gbps     |             | 0.65 |     | UI   |
|           | 3.125 Gbps   |             | 0.65 |     | UI   |
|           | 5.0 Gbps     | Short reach | 0.6  |     | UI   |
|           |              | Long reach  | 0.95 |     | UI   |
|           | 6.25 Gbps    | Short reach | 0.6  |     | UI   |
|           |              | Long reach  | 0.95 |     | UI   |
|           | 10.3125 Gbps | Short reach | 0.62 |     | UI   |

# 7.5.10 SDI

The following table describes SDI.

Table 75 • SDI

| Parameter                | Data Rate  | Condition                                | Min | Max | Unit |
|--------------------------|------------|------------------------------------------|-----|-----|------|
| Total transmit jitter    | 270 Mbps   | Timing jitter (10 H-z-27 MHz)            |     | 1.0 | UI   |
|                          |            | Alignment jitter (1<br>KHz–27 MHz)       |     | 0.2 | UI   |
|                          | 1.485 Gbps | Timing jitter (10 H-z–148.5 MHz)         |     | 1.0 | UI   |
|                          |            | Alignment jitter (10<br>0 KHz–148.5 MHz) |     | 0.2 | UI   |
|                          | 2.97 Gbps  | Timing jitter (10 H-z-297 MHz)           |     | 2.0 | UI   |
|                          |            | Alignment jitter (10<br>0 KHz–297 MHz)   |     | 0.3 | UI   |
| Receive jitter tolerance | 270 Mbps   | Alignment jitter                         | 0.2 |     | UI   |
|                          | 1.485 Gbps | Alignment jitter                         | 0.2 |     | UI   |
|                          | 2.97 Gbps  | Alignment jitter                         | 0.3 |     | UI   |

# 7.5.11 OTN

The following table describes OTN.

Table 76 • OTN

| Parameter             | Data Rate | Condition                   | Min | Max | Unit |
|-----------------------|-----------|-----------------------------|-----|-----|------|
| Total transmit jitter | 2.66 Gbps | 3 dB BW: 5 KHz to<br>20 MHz |     | 0.3 | UI   |



| Parameter                     | Data Rate               | Condition                    | Min  | Max | Unit |
|-------------------------------|-------------------------|------------------------------|------|-----|------|
|                               |                         | 3 dB BW: 1 MHz to<br>20 MHz  |      | 0.1 | UI   |
|                               | 10.70 Gbps              | 3 dB BW: 20 KHz to<br>80 MHz |      | 0.3 | UI   |
|                               |                         | 3 dB BW: 4 MHz to<br>80 MHz  |      | 0.1 | UI   |
|                               | 11.09 Gbps <sup>1</sup> | 3 dB BW: 20 KHz to<br>80 MHz |      | 0.3 | UI   |
|                               |                         | 3 dB BW: 4 MHz to<br>80 MHz  |      | 0.1 | UI   |
| Receive jitter toler-<br>ance | 2.66 Mbps               | SJ at 5 KHz                  | 1.5  |     | UI   |
| direc                         |                         | SJ at 20 MHz                 | 0.15 |     | UI   |
|                               | 10.70 Gbps              | SJ at 20 KHz                 | 1.5  |     | UI   |
|                               |                         | SJ at 80 MHz                 | 0.15 |     | UI   |
|                               | 11.09 Gbps <sup>1</sup> | SJ at 20 KHz                 | 1.5  |     | UI   |
|                               |                         | SJ at 80 MHz                 | 0.15 |     | UI   |

**1.** For data rates greater than 10.3125 Gbps, VDDA must be set to 1.05 V mode. See supply tolerance in the section Recommended Operating Conditions.

### 7.5.12 Fiber Channel

The following table describes Fiber Channel.

**Table 77 • Fiber Channel** 

| Parameter                     | Data Rate   | Condition | Min | Max  | Unit |
|-------------------------------|-------------|-----------|-----|------|------|
| Total transmit jitter         | 1.0625 Gbps |           |     | 0.23 | UI   |
|                               | 2.125 Gbps  |           |     | 0.33 | UI   |
|                               | 4.25 Gbps   |           |     | 0.52 | UI   |
|                               | 8.5 Gbps    |           |     | 0.31 | UI   |
| Receive jitter toler-<br>ance | 1.0625 Gbps | 0.68      |     |      | UI   |
| ance                          | 2.125 Gbps  | 0.62      |     |      | UI   |
|                               | 4.24 Gbps   | 0.62      |     |      | UI   |
|                               | 8.5 Gbps    | 0.71      |     |      | UI   |



# 7.5.13 HiGig and HiGig+

The following table describes HiGig and HiGig+.

#### Table 78 • HiGig and HiGig+

| Parameter                     | Data Rate | Condition | Min  | Max  | Unit |
|-------------------------------|-----------|-----------|------|------|------|
| Total transmit jitter         | 3.75 Gbps | Near-end  |      | 0.35 | UI   |
|                               | 3.75 Gbps | Far-end   |      | 0.55 | UI   |
| Receive jitter toler-<br>ance | 3.75 Gbps |           | 0.65 |      | UI   |

# 7.5.14 HiGig II

The following table describes HiGig II.

### Table 79 • HiGig II

| Parameter                     | Data Rate  | Condition | Min  | Max  | Unit |
|-------------------------------|------------|-----------|------|------|------|
| Total transmit jitter         | 6.875 Gbps | Near-end  |      | 0.35 | UI   |
|                               | 6.875 Gbps | Far-end   |      | 0.55 | UI   |
| Receive jitter toler-<br>ance | 6.875 Gbps |           | 0.65 |      | UI   |

#### **7.5.15** Firewire IEEE 1394

The following table describes Firewire.

Table 80 • FireWire IEEE1394

| Parameter                     | Data Rate   | Condition     | Min  | Max | Unit |
|-------------------------------|-------------|---------------|------|-----|------|
| Total transmit jitter         | 393.22 Mbps | S400 Near-end |      | 557 | ps   |
|                               | 786.43 Mbps | S800 Near-end |      | 200 | ps   |
| Receive jitter toler-<br>ance | 393.22 Mbps | S400          | 1025 |     | ps   |
| uncc                          | 786.43 Mbps | \$800         | 375  |     | ps   |

# 7.6 Non-Volatile Characteristics

The following section describes non-volatile characteristics.

# 7.6.1 FPGA Programming Cycle and Retention

The following table describes FPGA programming cycle and retention.



**Table 81 • FPGA Programming Cycles vs Retention Characteristics** 

| Programming T <sub>J</sub> | Programming Cycles, Max | Retention Years | Retention Years at T <sub>J</sub> |
|----------------------------|-------------------------|-----------------|-----------------------------------|
| 0 °C to 85 °C              | 1000                    | 20              | 85 °C                             |
| 0 °C to 100 °C             | 500                     | 20              | 100 °C                            |
| –20 °C to 100 °C           | 500                     | 20              | 100 °C                            |
| –40 °C to 100 °C           | 500                     | 20              | 100 °C                            |
| –40 °C to 85 °C            | 1000                    | 16              | 100 °C                            |
| –40 °C to 55 °C            | 2000                    | 12              | 100 °C                            |

Note: Power supplied to the device must be valid during programming operations such as programming and verify . Programming recovery mode is available only for in-application programming mode and requires an external SPI flash.

# 7.6.2 FPGA Programming Time

The following tables describe FPGA programming time.

Table 82 • Master SPI Programming Time (IAP)

| Parameter                          | Symbol              | Devices               | Тур | Max | Unit |
|------------------------------------|---------------------|-----------------------|-----|-----|------|
| Programming time T <sub>PROG</sub> | e T <sub>PROG</sub> | MPF100T, TL, TS, T-LS | 17  | 25  | S    |
|                                    |                     | MPF200T, TL, TS, T-LS | 17  | 25  | S    |
|                                    |                     | MPF300T, TL, TS, T-LS | 26  | 32  | S    |
|                                    |                     | MPF500T, TL, TS, T-LS | 31  | 37  | S    |

Table 83 • Slave SPI Programming Time

| Parameter                       | Symbol            | Devices                            | Тур | Max | Unit |
|---------------------------------|-------------------|------------------------------------|-----|-----|------|
| Programming time T <sub>p</sub> | T <sub>PROG</sub> | MPF100T, TL, TS, T-LS <sup>1</sup> | 27  | 33  | S    |
|                                 |                   | MPF200T, TL, TS, T-LS <sup>1</sup> | 41  | 50  | S    |
|                                 |                   | MPF300T, TL, TS, T-LS <sup>1</sup> | 50  | 60  | S    |
|                                 |                   | MPF500T, TL, TS, T-LS <sup>1</sup> | 90  | 108 | S    |

**1.** SmartFusion2 as SPI Master with MSS running at 100 MHz, MSS\_SPI\_0 port running at 6.67 MHz. Bitstream stored in DDR. DirectC version 4.1.



2. Programmer: FlashPro5 with TCK 10 MHz. PC Configuration: Intel i7 at 3.6 GHz, 32 GB RAM, Windows 10.

**Table 84 • JTAG Programming Time** 

| Parameter        | Symbol                                                                | Devices                            | Тур | Max | Unit |
|------------------|-----------------------------------------------------------------------|------------------------------------|-----|-----|------|
| Programming time | T <sub>PROG</sub>                                                     | MPF100T, TL, TS, T-LS <sup>1</sup> | 35  | 42  | S    |
|                  |                                                                       | MPF200T, TL, TS, T-LS <sup>1</sup> | 56  | 68  | S    |
|                  | MPF300T, TL, TS, T-LS <sup>1</sup> MPF500T, TL, TS, T-LS <sup>1</sup> | 95                                 | 114 | S   |      |
|                  |                                                                       |                                    | 122 | 147 | S    |

**1.** Programmer: FlashPro5 with TCK 10 MHz. PC Configuration: Intel i7 at 3.6 GHz, 32 GB RAM, Windows 10.

### 7.6.3 FPGA Bitstream Sizes

The following table describes FPGA bitstream sizes.

**Table 85 • Initialization Client Sizes** 

| Device               | Plaintext | Ciphertext |
|----------------------|-----------|------------|
| MPF100T, TL, TS, TLS | 1580 KB   | 1630 KB    |
| MPF200T, TL, TS, TLS | 2916 KB   | 3006 KB    |
| MPF300T, TL, TS, TLS | 4265 KB   | 4403 KB    |
| MPF500T, TL, TS, TLS | 6835 KB   | 7045 KB    |

Note: Worst case initializing all fabric LSRAM, USRAM, and UPROM.

**Table 86 • Bitstream Sizes** 

| File | Devices                 | FPGA   | Security | SNVM (all pages) | FPGA+ SNV-<br>M | FPGA+ Sec | SNVM+ Sec | FPGA+SNV-<br>M+ Sec |
|------|-------------------------|--------|----------|------------------|-----------------|-----------|-----------|---------------------|
| SPI  | MPF100T,<br>TL, TS, TLS | 3.4 MB | 3.5 KB   | 59.7 KB          | 3.5 MB          | 3.5 MB    | 62.2 KB   | 3.5 MB              |
| DAT  | MPF100T,<br>TL, TS, TLS | 3.4 MB | 7.6 KB   | 61.2 KB          | 3.5 MB          | 3.4 MB    | 66.3 KB   | 3.5 MB              |
| SPI  | MPF200T,<br>TL, TS, TLS | 5.9 MB | 3.5 KB   | 59.7 KB          | 5.9 MB          | 5.9 MB    | 62.2 KB   | 6.0 MB              |
| DAT  | MPF200T,<br>TL, TS, TLS | 5.9 MB | 7.6 KB   | 61.2 KB          | 6.0 MB          | 5.9 MB    | 66.3 KB   | 6.0 MB              |
| SPI  | MPF300T,<br>TL, TS, TLS | 9.3 MB | 3.5 KB   | 59.7 KB          | 9.6 MB          | 9.5 MB    | 62.2 KB   | 9.6 MB              |



| File | Devices                 | FPGA    | Security | SNVM (all pages) | FPGA+SNV-<br>M | FPGA+ Sec | SNVM+ Sec | FPGA+SNV-<br>M+ Sec |
|------|-------------------------|---------|----------|------------------|----------------|-----------|-----------|---------------------|
| DAT  | MPF300T,<br>TL, TS, TLS | 9.3 MB  | 7.6 KB   | 61.2 KB          | 9.6 MB         | 9.5 MB    | 66.3 KB   | 9.6 MB              |
| SPI  | MPF500T,<br>TL, TS, TLS | 14.3 MB | 3.5 KB   | 59.7 KB          | 14.4 MB        | 14.3 MB   | 62.2 KB   | 14.4 MB             |
| DAT  | MPF500T,<br>TL, TS, TLS | 14.3 MB | 7.6 KB   | 61.2 KB          | 14.4 MB        | 14.3 MB   | 66.3 KB   | 14.4 MB             |

# 7.6.4 Digest Cycles

Digests verify the integrity of the programmed non-volatile data. Digests are a cryptographic hash of various data areas. Any digest that reports back an error raises the digest tamper flag.

Table 87 • Maximum Number of Digest Cycles

|                       | Retention Sin                        | ımmed (N = | Number Dig | gests During | s During that Time) <sup>1</sup> |          |          |          |      |                |
|-----------------------|--------------------------------------|------------|------------|--------------|----------------------------------|----------|----------|----------|------|----------------|
| Digest T <sub>J</sub> | Storage and Operating T <sub>J</sub> | N ≤30<br>0 | N = 500    | N = 1000     | N = 1500                         | N = 2000 | N = 4000 | N = 6000 | Unit | Reten-<br>tion |
| –40 to 1<br>00        | -40 to 100                           | 20×L-<br>F | 17 × LF    | 12 × LF      | 10 × LF                          | 8×LF     | 4×LF     | 2 × LF   | °C   | Years          |
| -40 to 1<br>00        | 0 to 100                             | 20×L-<br>F | 17 × LF    | 12 × LF      | 10 × LF                          | 8×LF     | 4×LF     | 2×LF     | °C   | Years          |
| –40 to 8<br>5         | -40 to 85                            | 20×L-<br>F | 20 × LF    | 20 × LF      | 20 × LF                          | 16 × LF  | 8×LF     | 4×LF     | °C   | Years          |
| –40 to 5<br>5         | -40 to 55                            | 20×L-<br>F | 20 × LF    | 20 × LF      | 20 × LF                          | 20 × LF  | 20 × LF  | 20 × LF  | °C   | Years          |

**1.** LF = Lifetime factor as defined by the number of programming cycles the device has seen under the conditions listed in the following table.

**Table 88 • FPGA Programming Cycles Lifetime Factor** 

| Programming T <sub>J</sub> | Programming Cycles | LF  |
|----------------------------|--------------------|-----|
| -40 °C to 100 °C           | 500                | 1   |
| -40 °C to 85 °C            | 1000               | 0.8 |
| -40 °C to 55 °C            | 2000               | 0.6 |

#### Notes:

- The maximum number of device digest cycles is 100K.
- Digests are operational only over the -40 °C to 100 °C temperature range.
- After a program cycle, an additional N digests cycles are allowed with the resultant retention characteristics for the total operating and storage temperature shown.
- Retention is specified for total device storage and operating temperature.
- All temperatures are junction temperatures (T<sub>J</sub>).



- Example 1—500 digests cycles are performed between programming cycles. N = 500. The operating conditions are -40 °C to 85 °C T<sub>J</sub>. 501 programming cycles have occurred. The retention under these operating conditions is  $20 \times LF = 20 \times .8 = 16$  years.
- Example 2—one programming cycle has occurred, N = 1500 digest cycles have occurred. Temperature range is -40 °C to 100 °C. The resultant retention is 10 × LF or 10 years over the industrial temperature range.

# 7.6.5 Digest Time

The following table describes digest time.

**Table 89 • Digest Times** 

| Parameter                             | Devices              | Тур    | Max  | Unit |
|---------------------------------------|----------------------|--------|------|------|
| Setup time                            | All                  | 2      |      | μs   |
| Fabric digest run time                | MPF100T, TL, TS, TLS | 880    | 910  | ms   |
|                                       | MPF200T, TL, TS, TLS | 1005   | 1072 | ms   |
|                                       | MPF300T, TL, TS, TLS | 1503.9 | 1582 | ms   |
|                                       | MPF500T, TL, TS, TLS | 2085   | 2150 | ms   |
| UFS CC digest run time                | MPF100T, TL, TS, TLS | 33.5   | 35   | μs   |
|                                       | MPF200T, TL, TS, TLS | 33.5   | 35   | μs   |
|                                       | MPF300T, TL, TS, TLS | 33.5   | 35   | μs   |
|                                       | MPF500T, TL, TS, TLS | 33.5   | 35   | μs   |
| sNVM digest run time <sup>1</sup>     | MPF100T, TL, TS, TLS | 4.5    | 5    | ms   |
|                                       | MPF200T, TL, TS, TLS | 4.5    | 5    | ms   |
|                                       | MPF300T, TL, TS, TLS | 4.5    | 5    | ms   |
|                                       | MPF500T, TL, TS, TLS | 4.5    | 5    | ms   |
| UFS UL digest run time                | MPF100T, TL, TS, TLS | 47     | 49   | μs   |
|                                       | MPF200T, TL, TS, TLS | 47     | 49   | μς   |
|                                       | MPF300T, TL, TS, TLS | 47     | 49   | μs   |
|                                       | MPF500T, TL, TS, TLS | 47     | 49   | μς   |
| User key digest run time <sup>2</sup> | MPF100T, TL, TS, TLS | 526    | 544  | μs   |
| time                                  | MPF200T, TL, TS, TLS | 526    | 544  | μs   |
|                                       | MPF300T, TL, TS, TLS | 526    | 544  | μs   |
|                                       | MPF500T, TL, TS, TLS | 526    | 544  | μs   |
| UFS UPERM digest run time             | MPF100T, TL, TS, TLS | 33.2   | 35   | μs   |



| Parameter               | Devices              | Тур  | Max | Unit |
|-------------------------|----------------------|------|-----|------|
|                         | MPF200T, TL, TS, TLS | 33.2 | 35  | μs   |
|                         | MPF300T, TL, TS, TLS | 33.2 | 35  | μs   |
|                         | MPF500T, TL, TS, TLS | 33.2 | 35  | μs   |
| Factory digest run time | MPF100T, TL, TS, TLS | 494  | 511 | μs   |
|                         | MPF200T, TL, TS, TLS | 494  | 511 | μs   |
|                         | MPF300T, TL, TS, TLS | 494  | 511 | μs   |
|                         | MPF500T, TL, TS, TLS | 494  | 511 | μs   |

- 1. The entire sNVM is used as ROM.
- 2. Valid for user key 0 through 6.

Note: These times do not include the power-up to functional timing overhead when using digest checks on power-up.

### 7.6.6 Zeroization Time

This section describes zeroization time. A zeroization operation counts as one programming cycle.

Table 90 • Zeroization Times for MPF100T, TL, TS, and TLS Devices

| Parameter                                                                     | Тур | Max | Unit | Conditions                 |
|-------------------------------------------------------------------------------|-----|-----|------|----------------------------|
| Time to enter zeroization                                                     | 8   | 9   | ms   | Zip flag set               |
| Time to destroy the fabric data <sup>1</sup>                                  | 248 | 253 | ms   | Data erased                |
| Time to destroy data in<br>non-volatile memory<br>(like new) <sup>1, 2</sup>  | 507 | 522 | ms   | One iteration of scrubbing |
| Time to destroy data in non-volatile memory (non-recoverable) <sup>1, 3</sup> | 520 | 536 | ms   | One iteration of scrubbing |
| Time to scrub the fabric data <sup>1</sup>                                    | 0.8 | 0.9 | S    | Full scrubbing             |
| Time to scrub the pNV-M data (like new) <sup>1, 2</sup>                       | 1.5 | 1.6 | S    | Full scrubbing             |
| Time to scrub the fabric data pNVM data (non-recoverable) <sup>1, 3</sup>     | 1.7 | 1.8 | S    | Full scrubbing             |
| Time to verify <sup>5</sup>                                                   | 1.1 | 1.2 | S    |                            |
| Total time to zeroize (like new) <sup>1, 2</sup>                              | 2.8 | 2.9 | S    |                            |



| Parameter                                               | Тур | Мах | Unit | Conditions |
|---------------------------------------------------------|-----|-----|------|------------|
| Total time to zeroize (non-recoverable) <sup>1, 3</sup> | 3.1 | 3.2 | S    |            |

- **1.** Total completion time after entering zeroization.
- **2.** Like new mode—zeroizes user design security setting and sNVM content.
- **3.** Non-recoverable mode—zeroizes user design security setting, sNVM and factory keys, and factory data required for programming.
- **4.** Time to verify after scrubbing completes.

Table 91 • Zeroization Times for MPF200T, TL, TS, and TLS Devices

| Parameter                                                                     | Тур | Max | Unit | Conditions                 |
|-------------------------------------------------------------------------------|-----|-----|------|----------------------------|
| Time to enter zeroization                                                     | 8   | 9   | ms   | Zip flag set               |
| Time to destroy the fabric data <sup>1</sup>                                  | 250 | 255 | ms   | Data erased                |
| Time to destroy data in<br>non-volatile memory<br>(like new) <sup>1, 2</sup>  | 507 | 522 | ms   | One iteration of scrubbing |
| Time to destroy data in non-volatile memory (non-recoverable) <sup>1, 3</sup> | 520 | 536 | ms   | One iteration of scrubbing |
| Time to scrub the fabric data <sup>1</sup>                                    | 0.9 | 1.0 | S    | Full scrubbing             |
| Time to scrub the pNV-M data (like new) <sup>1, 2</sup>                       | 1.5 | 1.6 | S    | Full scrubbing             |
| Time to scrub the fabric data PNVM data (non-recoverable) <sup>1, 3</sup>     | 1.7 | 1.8 | S    | Full scrubbing             |
| Time to verify <sup>5</sup>                                                   | 1.4 | 1.5 | S    |                            |
| Total time to zeroize (like new) <sup>1, 2</sup>                              | 2.9 | 3.0 | S    |                            |
| Total time to zeroize (non-recoverable) <sup>1, 3</sup>                       | 3.1 | 3.2 | S    |                            |

- **1.** Total completion time after interning zeroization.
- **2.** Like new mode—zeroizes user design security setting and sNVM content.
- **3.** Non-recoverable mode—zeroizes user design security setting, sNVM and factory keys, and factory data required for programming.
- **4.** Time to verify after scrubbing completes.



Table 92 • Zeroization Times for MPF300T, TL, TS, and TLS Devices

| Parameter                                                                      | Тур | Max | Unit | Conditions                 |
|--------------------------------------------------------------------------------|-----|-----|------|----------------------------|
| Time to enter zeroization                                                      | 8   | 9   | ms   | Zip flag set               |
| Time to destroy the fabric data <sup>1</sup>                                   | 390 | 420 | ms   | One iteration of scrubbing |
| Time to destroy data in non-volatile memory (like new) <sup>1, 2</sup>         | 507 | 522 | ms   | One iteration of scrubbing |
| Time to destroy data in non-volatile memory (non- recoverable) <sup>1, 3</sup> | 520 | 536 | ms   | One iteration of scrubbing |
| Time to scrub the fabric data <sup>1</sup>                                     | 1.3 | 1.4 | S    | Full scrubbing             |
| Time to scrub the pNV-M data (like new) <sup>1, 2</sup>                        | 1.5 | 1.6 | S    | Full scrubbing             |
| Time to scrub the fabric data pNVM data (non-recoverable) <sup>1, 3</sup>      | 1.7 | 1.8 | S    | Full scrubbing             |
| Time to verify <sup>5</sup>                                                    | 1.8 | 1.9 | S    |                            |
| Total time to zeroize (like new) <sup>1, 2</sup>                               | 3.7 | 3.8 | S    |                            |
| Total time to zeroize (non-recoverable) <sup>1, 3</sup>                        | 3.9 | 4   | S    |                            |

- **1.** Total completion time after interning zeroization.
- **2.** Like new mode—zeroizes user design security setting and sNVM content.
- **3.** Non-recoverable mode—zeroizes user design security setting, sNVM and factory keys, and factory data required for programming.
- **4.** Time to verify after scrubbing completes.

Table 93 • Zeroization Times for MPF500T, TL, TS, and TLS Devices

| Parameter                                                              | Тур | Max | Unit | Conditions                 |
|------------------------------------------------------------------------|-----|-----|------|----------------------------|
| Time to enter zeroization                                              | 8   | 9   | ms   | Zip flag set               |
| Time to destroy the fabric data <sup>1</sup>                           | 392 | 422 | ms   | One iteration of scrubbing |
| Time to destroy data in non-volatile memory (like new) <sup>1, 2</sup> | 507 | 522 | ms   | One iteration of scrubbing |



| Parameter                                                                     | Тур | Max | Unit | Conditions                 |
|-------------------------------------------------------------------------------|-----|-----|------|----------------------------|
| Time to destroy data in non-volatile memory (non-recoverable) <sup>1, 3</sup> | 520 | 536 | ms   | One iteration of scrubbing |
| Time to scrub the fabric data <sup>1</sup>                                    | 1.4 | 1.5 | S    | Full scrubbing             |
| Time to scrub the pNV-M data (like new) <sup>1, 2</sup>                       | 1.5 | 1.6 | S    | Full scrubbing             |
| Time to scrub the fabric data pNVM data (non-recoverable) <sup>1, 3</sup>     | 1.7 | 1.8 | S    | Full scrubbing             |
| Time to verify <sup>5</sup>                                                   | 1.9 | 2.0 | S    |                            |
| Total time to zeroize (like new) <sup>1, 2</sup>                              | 3.8 | 3.9 | S    |                            |
| Total time to zeroize (non-recoverable) <sup>1, 3</sup>                       | 4.0 | 4.1 | S    |                            |

- **1.** Total completion time after entering zeroization.
- **2.** Like new mode—zeroizes user design security setting and sNVM content.
- **3.** Non-recoverable mode—zeroizes user design security setting, sNVM and factory keys, and factory data required for programming.
- **4.** Time to verify after scrubbing completes.

# 7.6.7 Verify Time

The following tables describe verify time.

**Table 94 • Standalone Fabric Verify Times** 

| Parameter                              | Devices                           | Max | Unit |
|----------------------------------------|-----------------------------------|-----|------|
| Standalone verification over J-<br>TAG | MPF100T, TL, TS, TLS <sup>1</sup> | 33  | S    |
|                                        | MPF200T, TL, TS, TLS <sup>1</sup> | 53  | S    |
|                                        | MPF300T, TL, TS, TLS <sup>1</sup> | 90  | S    |
|                                        | MPF500T, TL, TS, TLS <sup>1</sup> | 114 | S    |
| Standalone verification over S-PI      | MPF100T, TL, TS, TLS <sup>2</sup> | 24  | S    |
|                                        | MPF200T, TL, TS, TLS <sup>2</sup> | 37  | S    |
|                                        | MPF300T, TL, TS, TLS <sup>2</sup> | 55  | S    |
|                                        | MPF500T, TL, TS, TLS <sup>2</sup> | 89  | S    |

1. Programmer: FlashPro5, TCK 10 MHz; PC configuration: Intel i7 at 3.6 GHz, 32 GB RAM, Windows 10.



2. SmartFusion2 with MSS running at 100 MHz, MSS\_SPI\_0 port running at 6.67 MHz. Bitstream stored in DDR. DirectC version 4.1.

#### Notes:

- Standalone verify is limited to 2,000 total device hours over the industrial –40 °C to 100 °C temperature.
- Use the digest system service, for verify device time more than 2,000 hours.
- Standalone verify checks the programming margin on both the P and N gates of the push-pull cell.
- Digest checks only the P side of the push-pull gate. However, the push-pull gates work in tandem. Digest check is recommended if users believe they will exceed the 2,000-hour verify time specification.

**Table 95 • Verify Time by Programming Hardware** 

| Devices               | IAP | FlashPro4 | FlashPro5 | ВР | Silicon Sculptor | Units |
|-----------------------|-----|-----------|-----------|----|------------------|-------|
| MPF100T, TL, TS-, TLS | 6   | 42        | 33        |    |                  | s     |
| MPF200T, TL, TS-, TLS | 9   | 67        | 53        |    |                  | S     |
| MPF300T, TL, TS-, TLS | 14  | 95        | 90        |    |                  | S     |
| MPF500T, TL, TS-, TLS | 15  | 169       | 114       |    |                  | S     |

#### Notes:

- FlashPro4 4 MHz TCK.
- FlashPro5 10 MHz TCK.
- PC configuration: Intel i7 at 3.6 GHz, 32 GB RAM, Windows 10.

#### **Table 96 • Verify System Services**

| Parameter                            | Symbol                     | ServiceID | Devices                   | Тур  | Max | Unit |
|--------------------------------------|----------------------------|-----------|---------------------------|------|-----|------|
| In application verify by index       | T <sub>IAP_Ver_Index</sub> | 44H       | MPF100T, TL, TS-<br>, TLS | 5.9  | 6.2 | s    |
|                                      |                            |           | MPF200T, TL, TS-<br>, TLS | 8.2  | 9   | S    |
|                                      |                            |           | MPF300T, TL, TS-<br>, TLS | 12.4 | 13  | S    |
|                                      |                            |           | MPF500T, TL, TS-<br>, TLS | 13.4 | 14  | s    |
| In application verify by SPI address | T <sub>IAP_Ver_Addr</sub>  | 45H       | MPF100T, TL, TS-<br>, TLS | 5.9  | 6.2 |      |
| uress                                |                            |           | MPF200T, TL, TS-<br>, TLS | 8.2  | 9   | S    |
|                                      |                            |           | MPF300T, TL, TS-<br>, TLS | 12.4 | 13  | S    |
|                                      |                            |           | MPF500T, TL, TS-<br>, TLS | 13.4 | 14  | S    |



### 7.6.8 Authentication Time

The following tables describe authentication system service time.

**Table 97 • Authentication Services** 

| Parameter                     | Symbol                | ServiceID | Devices               | Тур | Max | Unit      |
|-------------------------------|-----------------------|-----------|-----------------------|-----|-----|-----------|
| Bitstream A-<br>uthentication | T <sub>BIT_AUTH</sub> | 22H       | MPF100T, TL, TS-, TLS | 2.1 | 2.4 | s s s s s |
|                               |                       |           | MPF200T, TL, TS-, TLS | 3.3 | 3.7 | S         |
|                               |                       |           | MPF300T, TL, TS-, TLS | 4.9 | 5.4 | S         |
|                               |                       |           | MPF500T, TL, TS-, TLS | 7.6 | 7.8 | S         |
| IAP Image A-<br>uthentication | T <sub>IAP_AUTH</sub> | 23H       | MPF100T, TL, TS-, TLS | 2.1 | 2.4 | S         |
|                               |                       |           | MPF200T, TL, TS-, TLS | 3.3 | 3.7 | S         |
|                               |                       |           | MPF300T, TL, TS-, TLS | 4.9 | 5.4 | S         |
|                               |                       |           | MPF500T, TL, TS-, TLS | 7.6 | 7.8 | S         |

# 7.6.9 Secure NVM Performance

The following table describes secure NVM performance.

**Table 98 ● sNVM Read/Write Characteristics** 

| Parameter                                                     | Symbol                | Min | Тур | Max | Unit | Conditions                  |
|---------------------------------------------------------------|-----------------------|-----|-----|-----|------|-----------------------------|
| Plain text pro-<br>gramming                                   |                       | 7.0 | 7.2 | 7.9 | ms   |                             |
| Authenticated text programming                                |                       | 7.2 | 7.4 | 9.4 | ms   |                             |
| Authenticated<br>and encrypted<br>text program-<br>ming       |                       | 7.2 | 7.4 | 9.4 | ms   |                             |
| Authentication<br>R/W 1st access<br>from power-up<br>overhead | T <sub>PUF_OVHD</sub> | 10  | 13  | 111 | ms   | From T <sub>FAB_READY</sub> |
| Plain text read                                               |                       | 8   | 8.5 | 9   | μs   |                             |



| Parameter                             | Symbol | Min | Тур   | Max | Unit | Conditions |
|---------------------------------------|--------|-----|-------|-----|------|------------|
| Authenticated text read               |        | 113 | 114.5 | 119 | μs   |            |
| Authenticated and decrypted text read |        | 159 | 161   | 167 | μs   |            |

#### Notes:

- Page size= 256 bytes (non-authenticated), 236 bytes (authenticated).
- Only page reads and writes allowed.
- T<sub>PUF\_OVHD</sub> is an additional time that occurs on the first R/W, after cold or warm boot, to sNVM using authenticated or authenticated and encrypted text.

### 7.6.10 Secure NVM Programming Cycles

The following table describes secure NVM programming cycles.

**Table 99 ● sNVM Programming Cycles vs. Retention Characteristics** 

| Programming Temperature | Programming Cycles per Page,<br>Max | Programming Cycles per Block,<br>Max | Retention Years |
|-------------------------|-------------------------------------|--------------------------------------|-----------------|
| -40 °C to 100 °C        | 10,000                              | 100,000                              | 20              |
| –40 °C to 85 °C         | 10,000                              | 100,000                              | 20              |
| -40 °C to 55 °C         | 10,000                              | 100,000                              | 20              |

Note: Page size = 256 bytes. Block size = 56 KBytes.

# 7.7 System Services

This section describes system switching and throughput characteristics.

# 7.7.1 System Services Throughput Characteristics

The following table describes system services throughput characteristics.

**Table 100 • System Services Throughput Characteristics** 

| Parameter               | Symbol                   | Service ID | Тур | Max | Unit | Conditions |
|-------------------------|--------------------------|------------|-----|-----|------|------------|
| Serial number           | T <sub>Serial</sub>      | 00H        | 65  | 67  | μs   |            |
| User code               | T <sub>User</sub>        | 01H        | 0.8 | 1.2 | μs   |            |
| Design informa-<br>tion | T <sub>Design</sub>      | 02H        | 2.5 | 3   | μs   |            |
| Device certifi-<br>cate | T <sub>Cert</sub>        | 03H        | 255 | 271 | ms   |            |
| Read digests            | T <sub>digest_read</sub> | 04H        | 201 | 215 | μς   |            |



| Parameter                                             | Symbol                      | Service ID | Тур | Max | Unit | Conditions |
|-------------------------------------------------------|-----------------------------|------------|-----|-----|------|------------|
| Query security locks                                  | T <sub>sec_Query</sub>      | 05H        | 15  | 17  | μs   |            |
| Read debug in-<br>formation                           | T <sub>Rd_debug</sub>       | 06Н        | 34  | 38  | μs   |            |
| Reserved                                              |                             | 07H-0FH    |     |     |      |            |
| Secure NVM<br>write plain text                        | T <sub>SNVM_Wr_Plain</sub>  | 10H        |     |     |      | Note 1     |
| Secure NVM<br>write authenti-<br>cated plain text     | T <sub>SNVM_Wr_Auth</sub>   | 11H        |     |     |      | Note 1     |
| Secure NVM<br>write authenti-<br>cated cipher<br>text | T <sub>SNVM_Wr_Cipher</sub> | 12H        |     |     |      | Note 1     |
| Reserved                                              |                             | 13H-17H    |     |     |      |            |
| Secure NVM<br>read                                    | T <sub>SNVM_Rd</sub>        | 18H        |     |     |      | Note 1     |
| Digital signature service raw                         | T <sub>SIG_RAW</sub>        | 19H        | 174 | 187 | ms   |            |
| Digital signature service DER                         | T <sub>SIG_DER</sub>        | 1AH        | 174 | 187 | ms   |            |
| Reserved                                              |                             | 1BH-1FH    |     |     |      |            |
| PUF emulation                                         | T <sub>Challenge</sub>      | 20H        | 1.8 | 2.0 | ms   |            |
| Nonce service                                         | T <sub>Nonce</sub>          | 21H        | 1.2 | 1.5 | ms   |            |
| Bitstream au-<br>thentication                         | TBIT_AUTH                   | 22H        |     |     |      | Note 4     |
| IAP Image au-<br>thentication                         | TIAP_AUTH                   | 23H        |     |     |      | Note 4     |
| Reserved                                              |                             | 26H-3FH    |     |     |      |            |
| In application programming by index                   | T <sub>IAP_Prg_Index</sub>  | 42H        |     |     |      | Note 2     |
| In application programming by SPI address             | T <sub>IAP_Prg_Addr</sub>   | 43H        |     |     |      | Note 2     |
| In application verify by index                        | TIAP_Ver_Index              | 44H        |     |     |      | Note 5     |



| Parameter                                    | Symbol                  | Service ID | Тур | Max | Unit | Conditions |
|----------------------------------------------|-------------------------|------------|-----|-----|------|------------|
| In application<br>verify by SPI ad-<br>dress | TIAP_Ver_Addr           | 45H        |     |     |      | Note 5     |
| Auto update                                  | T <sub>AutoUpdate</sub> | 46H        |     |     |      | Note 2     |
| Digest check                                 | T <sub>digest_chk</sub> | 47H        |     |     |      | Note 3     |

- 1. See sNVM Read/Write Characteristics.
- 2. See SPI Master Programming Time.
- 3. See Digest Times.
- 4. See Authentication Services Time.
- 5. See Verify Services Time.
- 6. Throughputs described are measured from SS\_REQ assertion to BUSY de-assertion.

# 7.8 Fabric Macros

This section describes switching characteristics of UJTAG, UJTAG\_SEC, USPI, system controller, and temper detectors and dynamic reconfiguration.

# 7.8.1 UJTAG Switching Characteristics

The following section describes characteristics of UJTAG switching.

**Table 101 • UJTAG Performance Characteristics** 

| Parameter     | Symbol           | Min | Тур | Max | Unit | Condition |
|---------------|------------------|-----|-----|-----|------|-----------|
| TCK frequency | F <sub>TCK</sub> |     |     | 25  | MHz  |           |

Figure 6 • UJTAG Timing Diagram





# 7.8.2 UJTAG\_SEC Switching Characteristics

The following table describes characteristics of UJTAG\_SEC switching.

**Table 102 • UJTAG Security Performance Characteristics** 

| Parameter     | Symbol           | Min | Тур | Max | Unit | Condition |
|---------------|------------------|-----|-----|-----|------|-----------|
| TCK frequency | F <sub>TCK</sub> |     |     |     | MHz  |           |

# 7.8.3 USPI Switching Characteristics

The following section describes characteristics of USPI switching.

**Table 103 • SPI Macro Interface Timing Characteristics** 

| Parameter                                                       | Symbol       | V <sub>DDI</sub> = 3.3 V<br>Max | V <sub>DDI</sub> = 2.5 V<br>Max | V <sub>DDI</sub> = 1.8 V<br>Max | V <sub>DDI</sub> = 1.5 V<br>Max | V <sub>DDI</sub> = 1.2 V<br>Max | Unit |
|-----------------------------------------------------------------|--------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|------|
| Propagation<br>delay from<br>the fabric to<br>pins <sup>1</sup> | TPD_MOSI     | 0.8                             | 1                               | 1.2                             | 1.4                             | 1.6                             | ns   |
|                                                                 | TPD_MISO     | 3.5                             | 3.75                            | 4                               | 4.25                            | 4.5                             | ns   |
|                                                                 | TPD_SS       | 3.5                             | 3.75                            | 4                               | 4.25                            | 4.5                             | ns   |
|                                                                 | TPD_SCK      | 3.5                             | 3.75                            | 4                               | 4.25                            | 4.5                             | ns   |
|                                                                 | TPD_MOSI_O-E | 3.5                             | 3.75                            | 4                               | 4.25                            | 4.5                             | ns   |
|                                                                 | TPD_SS_OE    | 3.5                             | 3.75                            | 4                               | 4.25                            | 4.5                             | ns   |
|                                                                 | TPD_SCK_OE   | 3.5                             | 3.75                            | 4                               | 4.25                            | 4.5                             | ns   |

 $\textbf{1.} \ \ \, \textbf{Assumes CL of the relevant I/O standard as described in the input and output delay measurement tables}.$ 

Figure 7 • USPI Switching Characteristics





### 7.8.4 Tamper Detectors

The following section describes tamper detectors.

#### **Table 104 • ADC Conversion Rate**

| Parameter                       | Description                                                                                                                                                  | Min | Typ <sup>1</sup> | Max | Unit |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-----|------|
| T <sub>CONV1</sub>              | Time from enable changing from zero to non-zero value to first conversion completes. Minimum value applies when POWEROFF = 0.                                | 350 |                  | 470 | μς   |
| T <sub>CONVN</sub>              | Time between sub-<br>sequent channel<br>conversions.                                                                                                         |     | 480              |     | μѕ   |
| Т <sub>ЅЕТИР</sub>              | Data channel and output to valid asserted. Data is held until next conversion completes, that is >480 $\mu$ s.                                               | 0   |                  |     | ns   |
| T <sub>VALID</sub> <sup>2</sup> | Width of the valid pulse.                                                                                                                                    | 1.5 |                  | 2.5 | μs   |
| T <sub>RATE</sub>               | Time from start of first set of conversions to the start of the next set. Can be considered as the conversion rate. Is set by the conversion rate parameter. |     | Rate × 32        |     | μς   |

- 1. Min, typ, and max refer to variation due to functional configuration and the raw TVS value. The actual internal correction time will vary based on the raw TVS value.
- 2. The pulse width varies depending on the time taken to complete the internal calibration multiplication, this can be up to 375 ns.

Note: Once the TVS block is active, the enable signal is sampled 25 ns before the falling edge of valid. The next enabled channel in the sequence 0-1-2-3 is started; that is, if channel 0 has just completed and only channels 0 and 3 are enabled, the next channel will be 3. When all the enabled channels in the sequence 0-1-2-3 are completed, the TVS waits for the conversion rate timer to expire. The enable signal may be changed at any time if it changes to 4'b0000 while valid is asserted (and 25 ns before valid is de-asserted), then no further conversions will be started.

**Table 105 ● Temperature and Voltage Sensor Electrical Characteristics** 

| Parameter                      | Min | Тур | Max | Unit | Condition |
|--------------------------------|-----|-----|-----|------|-----------|
| Temperature sens-<br>ing range | -40 |     | 125 | °C   |           |



| Parameter                         | Min  | Тур | Max | Unit | Condition |
|-----------------------------------|------|-----|-----|------|-----------|
| Temperature sens-<br>ing accuracy | -10  |     | 10  | °C   |           |
| Voltage sensing range             | 0.9  |     | 2.8 | V    |           |
| Voltage sensing accuracy          | -3.0 |     | 3.0 | %    |           |

Table 106 • Tamper Macro Timing Characteristics—Flags and Clearing

| Parameter                                      | Symbol                                | Тур | Max  | Unit |
|------------------------------------------------|---------------------------------------|-----|------|------|
| From event detection to flag generation        | T <sub>JTAG_ACTIVE</sub> <sup>1</sup> | 28  | 35   | ns   |
|                                                | T <sub>MESH_ERR</sub> 1               | 1.8 | 2.5  | μs   |
|                                                | T <sub>CLK_GLITCH</sub> 1             |     | 50   | ns   |
|                                                | T <sub>CLK_FREQ</sub> 1               |     | 4    | μs   |
|                                                | T <sub>LOW_VDD</sub> 1,3              | 70  | 1000 | μs   |
|                                                | T <sub>HIGH_VDD18</sub> 1, 3          | 85  | 1000 | μs   |
|                                                | T <sub>HIGH_VDD25</sub> 1, 3          | 130 | 1000 | μs   |
|                                                | T <sub>SECDEC</sub> 1                 |     | 5    | ns   |
|                                                | T <sub>DRI_ERR</sub> <sup>1</sup>     | 14  | 18   | μς   |
|                                                | T <sub>WDOG</sub> 1                   |     | 5    | ns   |
|                                                | T <sub>LOCK_ERR</sub> 1               |     | 5    | ns   |
| Time from system controller instruction execu- | T <sub>INST_BUF_ACCESS</sub> 1, 2     | 4   | 5    | μς   |
| tion to flag generation                        | T <sub>INST_DEBUG</sub> 1, 2          | 3.3 | 4    | μς   |
|                                                | T <sub>INST_CHK_DIGEST</sub> 1, 2     | 1.8 | 3    | μς   |
|                                                | T <sub>INST_EC_SETUP</sub> 1, 2       | 1.8 | 2    | μς   |
|                                                | T <sub>INST_FACT_PRIV</sub> 1, 2      | 3.8 | 5    | μς   |
|                                                | T <sub>INST_KEY_VAL</sub> 1, 2        | 2.5 | 3.5  | μς   |
|                                                | T <sub>INST_MISC</sub> 1, 2           | 1.5 | 2    | μς   |
|                                                | T <sub>INST_PASSCODE_MATCH</sub> 1, 2 | 2.5 | 3    | μς   |
|                                                | T <sub>INST_PASSCODE_SETUP</sub> 1, 2 | 4.2 | 5    | μs   |
|                                                | T <sub>INST_PROG</sub> 1, 2           | 3.8 | 4.5  | μς   |



| Parameter                                          | Symbol                               | Тур | Max | Unit |
|----------------------------------------------------|--------------------------------------|-----|-----|------|
|                                                    | T <sub>INST_PUB_INFO</sub> 1, 2      | 4   | 4.5 | μs   |
|                                                    | T <sub>INST_ZERO_RECO</sub> 1, 2     | 2.5 | 3   | μς   |
|                                                    | T <sub>INST_PASSCODE_FAIL</sub> 1, 2 | 170 | 180 | μs   |
|                                                    | T <sub>INST_KEY_VAL_FAIL</sub> 1, 2  | 92  | 110 | μs   |
|                                                    | T <sub>INST_UNUSED</sub> 1, 2        | 4   | 5   | μs   |
| Time from sending the CLEAR to deassertion on FLAG | T <sub>CLEAR_FLAG</sub>              | 17  | 23  | ns   |

- 1. The timing does not impact the user design, but it is useful for security analysis.
- **2.** System service requests from the fabric will interrupt the system controller delaying the generation of the flag.
- **3.** Timing of these depends highly on supply ramp rate.

**Table 107 • Tamper Macro Response Timing Characteristics** 

| Parameter                                                                   | Symbol                      | Тур  | Max | Unit |
|-----------------------------------------------------------------------------|-----------------------------|------|-----|------|
| Time from triggering the response to all I/Os disabled                      | T <sub>IO_DISABLE</sub>     | 45   | 63  | ns   |
| Time from negation of RESPONSE to all I/Os re-enabled                       | T <sub>CLR_IO_DISABLE</sub> | 34   | 51  | ns   |
| Time from triggering the response to security locked                        | T <sub>LOCKDOWN</sub>       |      | 20  | ns   |
| Time from negation of<br>RESPONSE to earlier se-<br>curity unlock condition | T <sub>CLR_LOCKDOWN</sub>   |      | 20  | ns   |
| Time from triggering the response to device enters RESET                    | T <sub>tr_RESET</sub>       | 11.7 | 14  | μѕ   |
| Time from triggering the response to start of zeroization                   | T <sub>tr_ZEROLISE</sub>    | 7.4  | 8.2 | ms   |

# 7.8.5 System Controller Suspend Switching Characteristics

The following table describes the characteristics of system controller suspend switching.



Table 108 • System Controller Suspend Entry and Exit Characteristics

| Parameter                                                                | Symbol                       | Definition                               | Тур | Max | Unit |
|--------------------------------------------------------------------------|------------------------------|------------------------------------------|-----|-----|------|
| Time from TRSTb<br>falling edge to SUS-<br>PEND_EN signal as-<br>sertion | T <sub>suspend_Tr</sub> 1, 2 | Suspend entry time from TRST_N assertion | 42  | 44  | ns   |
| Time from TRSTb<br>rising edge to ACTI-<br>VE signal assertion           | T <sub>suspend_exit</sub>    | Suspend exit time from TRST_N negation   | 361 | 372 | ns   |

- 1. ACTIVE indicates that the system controller is inactive or active regardless of the state of SUSPEND\_EN.
- 2. ACTIVE signal must never be asserted with SUSPEND\_EN is asserted.

# 7.8.6 Dynamic Reconfiguration Interface

The following table provides interface timing information for the DRI, which is an embedded APB slave interface within the FPGA fabric that does not use FPGA resources.

**Table 109 • Dynamic Reconfiguration Interface Timing Characteristics** 

| Parameter      | Symbol               | Max | Unit |
|----------------|----------------------|-----|------|
| PCLK frequency | F <sub>PD_PCLK</sub> | 200 | MHz  |

### 7.8.7 User Voltage Detector Characteristics

The following table provides the electrical characteristics of the VDD (1.0 V), VDD18, and VDD25 voltage detectors. For proper operation of the voltage detectors, Vdd must be set to 1.0 V.

**Table 110 • User Voltage Detector Electrical Characteristics** 

| Parameter                  | Min   | Тур | Max   | Unit | Condition                                                                                                                                                  |
|----------------------------|-------|-----|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD_HIGH_DET</sub>   | 1.04  |     | 1.07  | V    | Temp= -40 °C to 1<br>00 °C; V <sub>DD18</sub> = 1.8<br>V ±5%; V <sub>DD25</sub> = 2.5<br>V ±5%                                                             |
| V <sub>DD18_HIGH_DET</sub> | 1.9   |     | 1.96  | V    | Temp= $-40 ^{\circ}\text{C}$ to 1<br>00 $^{\circ}\text{C}$ ; $V_{DD} = 1.0 ^{\circ}\text{V}$<br>$\pm 3\%$ ; $V_{DD25} = 2.5 ^{\circ}\text{V}$<br>$\pm 5\%$ |
| V <sub>DD25_HIGH_DET</sub> | 2.66  |     | 2.74  | V    | Temp= -40 °C to 1<br>00 °C; V <sub>DD</sub> = 1.0 V<br>±3%; V <sub>DD18</sub> = 1.8 V<br>±5%                                                               |
| V <sub>DD_LOW_DET</sub>    | 0.945 |     | 0.915 | V    | Temp= -40 °C to 1<br>00 °C; V <sub>DD18</sub> = 1.8<br>±5%; V <sub>DD25</sub> = 2.5 V<br>±5%                                                               |
| V <sub>DD18_LOW_DET</sub>  | 1.62  |     | 1.57  | V    | Temp= -40 °C to 1<br>00 °C; V <sub>DD</sub> = 1.0 ±3                                                                                                       |



| Parameter                 | Min  | Тур | Max  | Unit | Condition                                                                                                                                    |
|---------------------------|------|-----|------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
|                           |      |     |      |      | %; V <sub>DD25</sub> = 2.5 V ±5<br>%                                                                                                         |
| V <sub>DD25_LOW_DET</sub> | 2.31 |     | 2.21 | V    | Temp= $-40  ^{\circ}\text{C}$ to 1<br>00 $^{\circ}\text{C}$ ; $V_{\text{DD}} = 1.0 \pm 3$<br>%; $V_{\text{DD18}} = 1.8  \text{V} \pm 5$<br>% |

# 7.9 Power-Up to Functional Timing

Microsemi non-volatile FPGA technology offers the fastest boot-time of any mid-range FPGA in the market. The following tables describes both cold-boot (from power-on) and warm-boot (assertion of DEVRST\_N pin or assertion of reset from the tamper macro) timing. The power-up diagrams assume all power supplies to the device are stable.

### 7.9.1 Power-On (Cold) Reset Initialization Sequence

The following cold reset timing diagram shows the initialization sequencing of the device.

VDD/VDD18/VDD25 VDDI/VDDAU FPGA POR I FPGA IOs (Bankfil) State BANK\_i\_VDDI\_STATUS NK\_i\_CALIB\_STATU PCIe IOs State Operational (user config) PCIE\_INIT\_DON SERDES XCVRs State XCVRs IOs State XCVR\_INIT\_DONE Fabric LSRAMs State SRAM\_INIT\_DON Fabric uSRAMs State USRAM INIT DONE DEVICE\_INIT\_DONE AVM ACTIVE

Figure 8 • Cold Reset Timing

#### Notes:

- The previous diagram shows the case where VDDI/VDDAUX of I/O banks are powered either before or sufficiently soon after VDD/VDD18/VDD25 that the I/O bank enable time is measured from the assertion time of VDD/VDD18/VDD25 (that is, the PUFT specification). If VDDI/VDDAUX of I/O banks are powered sufficiently after VDD/VDD18/VDD25, then the I/O bank enable time is measured from the assertion of VDDI/VDDAUX and is not specified by the PUFT specification. In this case, I/O operation is indicated by the assertion of BANK\_i\_VDDI\_STATUS, rather than being measured relative to FABRIC\_POR\_N negation.
- AUTOCALIB\_DONE assertion indicates the completion of calibration for any I/O banks specified by the
  user for auto-calibration. AUTOCALIB\_DONE asserts independently of DEVICE\_INIT\_DONE. It may
  assert before or after DEVICE\_INIT\_DONE and is determined by the following:
  - How long after VDD/VDD18/VDD25 that VDDI/VDDAUX are powered on. Note that if any of the
    user-specified I/O banks are not powered on within the auto-calibration timeout window, then
    AUTOCALIB DONE doesn't assert until after this timeout.
  - The specified ramp times of VDDI of each I/O bank designated for auto-calibration.
  - How much auto-initialization is to be performed for the PCle, SERDES transceivers, and fabric LSRAMs.



- If any of the I/O banks specified for auto-calibration do not have their VDDI/VDDAUX powered on within the auto-calibration timeout window, then it will be approximately auto-calibrated whenever VDDI/VDDAUX is subsequently powered on. To obtain an accurate calibration however, on such IO banks, it is necessary to initiate a re-calibration (using CALIB\_START from fabric).
- AVM\_ACTIVE only asserts if avionics mode is being used. It is asserted when the later of DEVICE\_INIT\_DONE or AUTOCALIB\_DONE assert.

#### 7.9.2 Warm Reset Initialization Sequence

The following warm reset timing diagram shows the initialization sequencing of the device when either DEVRST\_N or TAMPER\_RESET\_DEVICE signals are asserted.

TAMPER\_RESET\_DEVICE FPGA fabric State FPGA POR N FPGA IOs (Bankfil) State BANK\_i\_CALIB\_STATUS PCIe IOs Stat PCIE\_INIT\_DONE SERDES XCVRs State XCVRs IOs State z or enable Rx term XCVR\_INIT\_DONE SRAM\_INIT\_DONE Fabric uSRAMs State USRAM INIT DONE DEVICE INIT DONE AUTOCALIB\_DONE AVM ACTIVE

Figure 9 • Warm Reset Timing

### 7.9.3 Power-On Reset Voltages

The following sections describe the power-on reset voltages.

#### 7.9.3.1 Main Supplies

The start of power-up to functional time ( $T_{PUFT}$ ) is defined as the point at which the latest of the main supplies (VDD, VDD18, VDD25) reach the reference voltage levels specified in the following table. This starts the process of releasing the reset of the device and powering on the FPGA fabric and IOs.

Table 111 • POR Ref Voltages

| Supply | Power-On Reset Start Point (V) | Note                                        |
|--------|--------------------------------|---------------------------------------------|
| VDD    | 0.95                           | Applies to both 1.0 V and 1.05 V operation. |
| VDD18  | 1.71                           |                                             |
| VDD25  | 2.25                           |                                             |

#### 7.9.3.2 I/O-Related Supplies

For the I/Os to become functional (for low speed, sub-400 MHz operation), the (per-bank) I/O supplies (VDDI, VDDAUX) must reach the trip point voltage levels specified in the following table and the main supplies above must also be powered on.



**Table 112 ● I/O-Related Supplies** 

| Supply | I/O Power-Up Start Point (V) |
|--------|------------------------------|
| VDDI   | 0.85                         |
| VDDAUX | 1.6                          |

There are no sequencing requirements for the power supplies. However, VDDI3 and must be valid at same time as the main supplies. The other I/O supplies (VDDI, VDDAUX) have no effect on power-up of FPGA fabric (that is, the fabric still powers up even if the I/O supplies of some I/O banks remain powered off).

#### 7.9.4 User Design Dependence of Power-Up Times

Some phases of the device initialization are user design dependent, as the device automatically initializes certain resources to user-specified configurations if those resources are used in the design. It is necessary to compute the overall power-up to functional time by referencing the following tables and adding the relevant phases, according to the design configuration. The following equation refers to timing parameters specified in the above timing diagrams. Please note T<sub>PCIE</sub>, T<sub>XCVR</sub>, T<sub>LSRAM</sub>, and T<sub>USRAM</sub> can be found in the PolarFire FPGA device power-up and resets user guide UG0725.

$$T_{PUFT} = T_{FAB} READY(cold) + max((T_{PCIE} + T_{XCVR} + T_{LSRAM} + T_{USRAM}), T_{CALIB})$$

$$T_{WRFT} = T_{FAB} READY(warm) + max((T_{PCIE} + T_{XCVR} + T_{LSRAM} + T_{USRAM}), T_{CALIB})$$

Note:  $T_{PCIE}$ ,  $T_{XCVR}$ ,  $T_{LSRAM}$ ,  $T_{USRAM}$ , and  $T_{CALIB}$  are common to both cold and warm reset scenarios.

Auto-initialization of FPGA (if required) occurs in parallel with I/O calibration. The device may be considered fully functional only when the later of these two activities has finished, which may be either one, depending on the configuration, as may be calculated from the following tables. Note that I/O calibration may extend beyond T<sub>PUFT</sub> (as I/O calibration process is independent of main device power-on and is instead dependent on I/O bank supply relative power-on time and ramp times). The previous timing diagram for power-on initialization shows the earliest that I/Os could be enabled, if the I/O power supplies are powered on before or at the same time as the main supplies.

#### 7.9.5 Cold Reset to Fabric and I/Os (Low Speed) Functional

The following table specifies the minimum, typical, and maximum times from the power supplies reaching the above trip point levels until the FPGA fabric is operational and the FPGA IOs are functional for low-speed (sub-400 MHz) operation.

Table 113 • Cold Boot

| Power-On (Cold) Reset<br>to Fabric and I/O Oper-<br>ational                    | Min  | Тур  | Max  | Unit |
|--------------------------------------------------------------------------------|------|------|------|------|
| Time when input pins start working – T <sub>IN_ACTIV</sub> -E(cold)            | 0.92 | 4.38 | 7.84 | ms   |
| Time when weak pull-<br>ups are enabled – T <sub>PU</sub> _<br>PD_ACTIVE(cold) | 0.92 | 4.38 | 7.84 | ms   |
| Time when fabric is operational – T <sub>FAB_READY</sub> (cold)                | 0.95 | 4.41 | 7.87 | ms   |



| Power-On (Cold) Reset<br>to Fabric and I/O Oper-<br>ational           | Min  | Тур  | Мах  | Unit |
|-----------------------------------------------------------------------|------|------|------|------|
| Time when output pins start driving – T <sub>OUT_ACTI-</sub> VE(cold) | 0.97 | 4.43 | 7.89 | ms   |

# 7.9.6 Warm Reset to Fabric and I/Os (Low Speed) Functional

The following table specifies the minimum, typical, and maximum times from the negation of the warm reset event until the FPGA fabric is operational and the FPGA IOs are functional for low-speed (sub-400 MHz) operation.

Table 114 • Warm Boot

| Warm Reset to Fabric and I/O Operational                                                        | Min  | Тур  | Max  | Unit |
|-------------------------------------------------------------------------------------------------|------|------|------|------|
| Time when input pins start working – T <sub>IN_ACTIV</sub> -E(warm)                             | 0.65 | 1.63 | 2.62 | ms   |
| Time when weak pull-<br>ups/pull-downs are en-<br>abled – T <sub>PU_PD_ACTIVE</sub> -<br>(warm) | 0.65 | 1.63 | 2.62 | ms   |
| Time when fabric is operational – T <sub>FAB_READY</sub> (warm)                                 | 0.68 | 1.66 | 2.65 | ms   |
| Time when output pins start driving – T <sub>OUT_ACTI-</sub> VE(warm)                           | 0.70 | 1.68 | 2.67 | ms   |

#### 7.9.7 Miscellaneous Initialization Parameters

In the following table,  $T_{FAB\_READY}$  refers to either  $T_{FAB\_READY(cold)}$  or  $T_{FAB\_READY(warm)}$  as specified in the previous tables, depending on whether the initialization is occurring as a result of a cold or warm reset, respectively.

Table 115 • Cold and Warm Boot

| Parameter                                                                                       | Symbol | Min | Тур                                | Max                                | Unit | Condition |
|-------------------------------------------------------------------------------------------------|--------|-----|------------------------------------|------------------------------------|------|-----------|
| The time from<br>T <sub>FAB_READY</sub> to<br>ready to pro-<br>gram through JT-<br>AG/SPI-Slave |        | 0   | 0                                  | 0                                  | ms   |           |
| The time from T <sub>FAB_READY</sub> to auto-update start                                       |        |     | T <sub>PUF_OVHD</sub> 1            | T <sub>PUF_OVHD</sub> 1            | ms   |           |
| The time from<br>T <sub>FAB_READY</sub> to<br>programming<br>recovery start                     |        |     | T <sub>PUF_OVHD</sub> <sup>1</sup> | T <sub>PUF_OVHD</sub> <sup>1</sup> | ms   |           |



| Parameter                                                                                                    | Symbol                    | Min | Тур | Max | Unit | Condition |
|--------------------------------------------------------------------------------------------------------------|---------------------------|-----|-----|-----|------|-----------|
| The time from<br>T <sub>FAB_READY</sub> to the<br>tamper flags be-<br>ing available                          | T <sub>TAMPER_READY</sub> | 0   | 0   | 0   | ms   |           |
| The time from  T <sub>FAB_READY</sub> to the Athena Crypto co-processor being available (for S devices only) | T <sub>CRYPTO_READY</sub> | 0   | 0   | 0   | ms   |           |

1. Programming depends on the PUF to power up. Refer to T<sub>PUF OVHD</sub> at section Secure NVM Performance.

# 7.9.8 I/O Calibration

The following tables specify the initial I/O calibration time for the fastest and slowest supported VDDI ramp times of 0.2 ms to 50 ms, respectively. This only applies to I/O banks specified by the user to be auto-calibrated.

**Table 116 ● I/O Initial Calibration Time (TCALIB)** 

| Ramp Time | Min (ms) | Max (ms) | Condition                      |
|-----------|----------|----------|--------------------------------|
| 0.2 ms    | 0.98     | 2.63     | Applies to HSIO and GPIO banks |
| 50 ms     | 41.62    | 62.19    | Applies to HSIO and GPIO banks |

#### Notes:

- The user may specify any VDDI ramp time in the range specified above. The nominal initial calibration time is given by the specified VDDI ramp time plus 2 ms.
- In order for IO calibration to start, VDDI and VDDAUX of the I/O bank must be higher than the trip point levels specified in I/O-Related Supplies.

Table 117 • I/O Fast Recalibration Time (TRECALIB)

| I/O Type  | Min (ms) | Typ (ms) | Max (ms) | Condition                              |
|-----------|----------|----------|----------|----------------------------------------|
| GPIO bank | 0.04     | 0.14     | 0.24     | GPIO configured for 3.3<br>V operation |
| HSIO bank | 0.11     | 0.20     | 0.30     | HSIO configured for 1.8<br>V operation |

Note: In order to obtain fast re-calibration, the user must assert the relevant clock request signal from the FPGA fabric to the I/O bank controller.

### 7.10 Dedicated Pins

The following section describes the dedicated pins.



# 7.10.1 JTAG Switching Characteristics

The following table describes characteristics of JTAG switching.

#### **Table 118 • JTAG Electrical Characteristics**

| Symbol               | Description                    | Min  | Тур | Max  | Unit | Condition                 |
|----------------------|--------------------------------|------|-----|------|------|---------------------------|
| T <sub>DISU</sub>    | TDI input setup time           | 0.0  |     |      | ns   |                           |
| T <sub>DIHD</sub>    | TDI input hold time            | 2.0  |     |      | ns   |                           |
| T <sub>TMSSU</sub>   | TMS input setup time           | 1.5  |     |      | ns   |                           |
| T <sub>TMSHD</sub>   | TMS input hold time            | 1.5  |     |      | ns   |                           |
| F <sub>TCK</sub>     | TCK frequency                  |      |     | 25   | MHz  |                           |
| T <sub>TCKDC</sub>   | TCK duty cycle                 | 40   |     | 60   | %    |                           |
| T <sub>TDOCQ</sub>   | TDO clock to Q out             |      |     | 8.4  | ns   | C <sub>LOAD</sub> = 40 pf |
| T <sub>RSTBCQ</sub>  | TRSTB clock to Q out           |      |     | 23.5 | ns   | C <sub>LOAD</sub> = 40 pf |
| T <sub>RSTBPW</sub>  | TRSTB min pulse width          | 50   |     |      | ns   |                           |
| T <sub>RSTBREM</sub> | TRSTB removal time             | 0.0  |     |      | ns   |                           |
| T <sub>RSTBREC</sub> | TRSTB recovery time            | 12.0 |     |      | ns   |                           |
| CIN <sub>TDI</sub>   | TDI input pin ca-<br>pacitance |      |     | 5.3  | pf   |                           |
| CIN <sub>TMS</sub>   | TMS input pin capacitance      |      |     | 5.3  | pf   |                           |
| CIN <sub>TCK</sub>   | TCK input pin capacitance      |      |     | 5.3  | pf   |                           |
| CIN <sub>TRSTB</sub> | TRSTB input pin capacitance    |      |     | 5.3  | pf   |                           |

# 7.10.2 SPI Switching Characteristics

The following tables describe characteristics of SPI switching.



**Table 119 • SPI Master Mode (PolarFire Master)** 

| Parameter                       | Symbol     | Min                     | Тур | Max      | Unit       | Condition                                        |
|---------------------------------|------------|-------------------------|-----|----------|------------|--------------------------------------------------|
| SCK frequency                   | sp1        |                         |     | 20<br>40 | MHz<br>Mhz | During Programming During Initialization         |
| SCK minimum<br>pulse width high | sp2        | SCK_period/2            |     |          | ns         |                                                  |
| SCK minimum pulse width low     | sp3        | SCK_period/2            |     |          | ns         |                                                  |
| Rise and fall time              | sp4<br>sp5 |                         |     |          | ns         | Refer to PolarF-<br>ire IBIS models <sup>3</sup> |
| SDO setup time                  | sp6m       | (SCK_period/2)<br>-3.0  |     |          | ns         |                                                  |
| SDO hold time                   | sp7m       | (SCK_period/2)<br>- 2.0 |     |          | ns         |                                                  |
| SDI setup time                  | sp8m       | 10.0                    |     |          | ns         |                                                  |
| SDI hold time                   | sp9m       | -1.0                    |     |          | ns         |                                                  |

#### Notes:

- 1. Parameters are referenced to the active edge of SCK, which depends on the configured SPI protocol (for example, Motorola SPI mode uses rising edge as active edge if SPO= 0).
- 2. SDI is clocked into SPI on active edge and clocked out on inactive edge. Therefore, SDO delay parameters are dependent on SCK frequency (nominally SCK\_period/2).
- **3.** For specific rise/fall times, board design considerations, and detailed output buffer resistances, use the corresponding IBIS models located online at Microsemi SoC Products Group.

Table 120 • SPI Slave Mode (PolarFire Slave)

| Parameter                    | Symbol     | Min                    | Тур | Max | Unit | Condition                                        |
|------------------------------|------------|------------------------|-----|-----|------|--------------------------------------------------|
| SCK frequency                | sp1        |                        |     | 80  | MHz  |                                                  |
| SCK minimum pulse width high | sp2        | SCK_period/2           |     |     | ns   |                                                  |
| SCK minimum pulse width low  | sp3        | SCK_period/2           |     |     | ns   |                                                  |
| Rise and fall time           | sp4<br>sp5 |                        |     |     | ns   | Refer to PolarF-<br>ire IBIS models <sup>3</sup> |
| SDO setup time               | sp6s       | (SCK_period/2)<br>-8.0 |     |     | ns   |                                                  |
| SDO hold time                | sp7s       | SCK_period/2           |     |     | ns   |                                                  |
| SDI setup time               | sp8s       | 4.0                    |     |     | ns   |                                                  |



| Parameter     | Symbol | Min | Тур | Max | Unit | Condition |
|---------------|--------|-----|-----|-----|------|-----------|
| SDI hold time | sp9s   | 2.0 |     |     | ns   |           |

#### Notes:

- 1. Parameters are referenced to the active edge of SCK, which depends on the configured SPI protocol (for example, Motorola SPI mode uses rising edge as active edge if SPO= 0).
- 2. SDI is clocked into SPI on active edge and clocked out on inactive edge. Therefore, SDO delay parameters are dependent on SCK frequency (nominally SCK\_period/2).
- **3.** For specific rise/fall times, board design considerations, and detailed output buffer resistances, use the corresponding IBIS models located online at Microsemi SoC Products Group.

Figure 10 • SPI Timing for a Single Frame Transfer in Motorola Mode (SPH = 1)



### 7.10.3 SmartDebug Probe Switching Characteristics

The following table describes characteristics of SmartDebug probe switching.

**Table 121 • SmartDebug Probe Performance Characteristics** 

| Parameter                         | Symbol                 | V <sub>DD</sub> = 1.0 V STD | V <sub>DD</sub> = 1.0 V – 1 | V <sub>DD</sub> = 1.05 V ST-<br>D | V <sub>DD</sub> = 1.05 V - 1 | Unit |
|-----------------------------------|------------------------|-----------------------------|-----------------------------|-----------------------------------|------------------------------|------|
| Maximum frequency of probe signal | F <sub>MAX</sub>       | 100                         | 100                         | 100                               | 100                          | MHz  |
| Minimum delay of probe signal     | T <sub>Min_delay</sub> |                             |                             |                                   |                              | ns   |
| Maximum delay of probe signal     | T <sub>Max_delay</sub> |                             |                             |                                   |                              | ns   |

### 7.10.4 DEVRST\_N Switching Characteristics

The following table describes characteristics of DEVRST\_N switching.



**Table 122 • DEVRST\_N Electrical Characteristics** 

| Parameter                   | Symbol                 | Min  | Тур | Max | Unit | Condition                                                                                  |
|-----------------------------|------------------------|------|-----|-----|------|--------------------------------------------------------------------------------------------|
| DEVRST_N ramp<br>time       | DR <sub>RAMP</sub>     |      | 10  |     | μs   | It must be a nor-<br>mal clean digital<br>signal, with typi-<br>cal rise and fall<br>times |
| DEVRST_N assert time        | DR <sub>ASSERT</sub>   | 1    |     |     | μѕ   | The minimum time for DEVRSTN assertion to be recognized                                    |
| DEVRST_N de-<br>assert time | DR <sub>DEASSERT</sub> | 2.75 |     |     | ms   | The minimum<br>time DEVRST_N<br>needs to be de-<br>asserted before<br>assertion            |

# 7.11 User Crypto

The following section describes user crypto.

# 7.11.1 TeraFire 5200B Switching Characteristics

The following table describes TeraFire 5200B switching characteristics.

Table 123 • TeraFire F5200B Switching Characteristics

| Parameter                                      | Symbol                        | VDD = 1.0 V<br>STD | VDD = 1.0 V - | VDD = 1.05 V<br>STD | VDD = 1.05 V<br>-1 | Unit | Condition        |
|------------------------------------------------|-------------------------------|--------------------|---------------|---------------------|--------------------|------|------------------|
| F <sub>MAX</sub> with DLL                      | F <sub>MAX_DLL</sub>          | 189                | 189           | 189                 | 189                | MHz  | −40 °C to 100 °C |
| F <sub>MIN</sub> with DLL                      | F <sub>MIN_DLL</sub>          | 125                | 125           | 125                 | 125                | MHz  | −40 °C to 100 °C |
| F <sub>MAX</sub> with DLL<br>in bypass<br>mode | F <sub>MAX_DLL_BYPA</sub> -   | 70                 | 70            | 70                  | 70                 | MHz  | -40 °C to 100 °C |
| F <sub>MIN</sub> with DLL<br>in bypass<br>mode | F <sub>MIN_DLL_BYPAS</sub> -S | 0                  | 0             | 0                   | 0                  | MHz  | -40 °C to 100 °C |

# 7.11.2 TeraFire 5200B Throughput Characteristics

The following tables for each algorithm describe the TeraFire 5200B throughput characteristics.

Note: Throughput cycle count collected with Athena TeraFire Core and RISCV running at 70 MHz.



### Table 124 • AES

| Modes                                                                      | Message Size (Bits) | Athena TeraFire Crypto Core<br>Clock-Cycles | CAL Delay in CPU Clock-Cycles |
|----------------------------------------------------------------------------|---------------------|---------------------------------------------|-------------------------------|
| AES-ECB-128 encrypt <sup>1</sup>                                           | 128                 | 511                                         | 1011                          |
|                                                                            | 64K                 | 48109                                       | 927                           |
| AES-ECB-128 decrypt <sup>1</sup>                                           | 128                 | 557                                         | 1328                          |
|                                                                            | 64K                 | 48385                                       | 1282                          |
| AES-ECB-256 encrypt <sup>1</sup>                                           | 128                 | 527                                         | 1333                          |
|                                                                            | 64K                 | 56301                                       | 1303                          |
| AES-ECB-256 decrypt <sup>1</sup>                                           | 128                 | 589                                         | 1356                          |
|                                                                            | 64K                 | 56673                                       | 1410                          |
| AES-CBC-256 encrypt <sup>1</sup>                                           | 128                 | 588                                         | 1316                          |
|                                                                            | 64K                 | 58691                                       | 1286                          |
| AES-CBC-256 decrypt <sup>1</sup>                                           | 128                 | 617                                         | 1676                          |
|                                                                            | 64K                 | 56853                                       | 1730                          |
| AES-GCM-128 encrypt <sup>1</sup> , 128-<br>bit tag, (full message encrypt- | 128                 | 1921                                        | 1701                          |
| ed/authenticated)                                                          | 64K                 | 58022                                       | 1640                          |
| AES-GCM-256 encrypt <sup>1</sup> , 128-<br>bit tag, (full message encrypt- | 128                 | 1969                                        | 1718                          |
| ed/authenticated)                                                          | 64K                 | 58054                                       | 1803                          |

### 1. With DPA counter measures.

### Table 125 • GMAC

| Modes                                                                    | Message Size (Bits) | Athena TeraFire Crypto Core<br>Clock-Cycles | CAL Delay In CPU Clock-Cycles |
|--------------------------------------------------------------------------|---------------------|---------------------------------------------|-------------------------------|
| AES-GCM-256 <sup>1</sup> , 128-bit tag,<br>(message is only authenticat- | 128                 | 1859                                        | 1752                          |
| ed)                                                                      | 64K                 | 47659                                       | 1854                          |

#### 1. With DPA counter measures.

#### Table 126 • HMAC

| Modes                                   | Message Size (Bits) | Athena TeraFire Crypto Core<br>Clock-Cycles | CAL Delay In CPU Clock-Cycles |
|-----------------------------------------|---------------------|---------------------------------------------|-------------------------------|
| HMAC-SHA-256 <sup>1</sup> , 256-bit key | 512                 | 7461                                        | 1616                          |
|                                         | 64K                 | 86319                                       | 1350                          |



| Modes                                   | Message Size (Bits) | Athena TeraFire Crypto Core<br>Clock-Cycles | CAL Delay In CPU Clock-Cycles |
|-----------------------------------------|---------------------|---------------------------------------------|-------------------------------|
| HMAC-SHA-384 <sup>1</sup> , 384-bit key | 1024                | 13017                                       | 1438                          |
|                                         | 64K                 | 104055                                      | 1438                          |

#### 1. With DPA counter measures.

### Table 127 • CMAC

| Modes                                                     | Message Size (Bits) | Athena TeraFire Crypto Core<br>Clock-Cycles | CAL Delay In CPU Clock-Cycles |
|-----------------------------------------------------------|---------------------|---------------------------------------------|-------------------------------|
| AES-CMAC-256 <sup>1</sup> (message is only authenticated) | 128                 | 446                                         | 8434                          |
| only audicinicated)                                       | 64K                 | 45494                                       | 110209                        |

### **1.** With DPA counter measures.

#### Table 128 • KEY TREE

| Modes                        | Message Size (Bits) | Athena TeraFire Crypto Core<br>Clock-Cycles | CAL Delay In CPU Clock-Cycles |
|------------------------------|---------------------|---------------------------------------------|-------------------------------|
| 128-bit nonce + 8-bit optype |                     | 102457                                      | 2173                          |
| 256-bit nonce + 8-bit optype |                     | 103218                                      | 2359                          |

### Table 129 • SHA

| Modes                | Message Size (Bits) | Athena TeraFire Crypto Core<br>Clock-Cycles | CAL Delay In CPU Clock-Cycles |
|----------------------|---------------------|---------------------------------------------|-------------------------------|
| SHA-1 <sup>1</sup>   | 512                 | 2370                                        | 816                           |
|                      | 64K                 | 75528                                       | 709                           |
| SHA-256 <sup>1</sup> | 512                 | 2500                                        | 656                           |
|                      | 64K                 | 82704                                       | 656                           |
| SHA-384 <sup>1</sup> | 1024                | 4122                                        | 712                           |
|                      | 64K                 | 98174                                       | 656                           |
| SHA-512 <sup>1</sup> | 1024                | 4122                                        | 652                           |
|                      | 64K                 | 98174                                       | 653                           |

### 1. With DPA counter measures.



### **Table 130 • ECC**

| Modes                                    | Message Size (Bits) | Athena TeraFire Crypto Core<br>Clock-Cycles | CAL Delay In CPU Clock-Cycles |
|------------------------------------------|---------------------|---------------------------------------------|-------------------------------|
| ECDSA SigGen, P-384/SHA-38               | 1024                | 12525647                                    | 5072                          |
|                                          | 8K                  | 12540387                                    | 5072                          |
| ECDSA SigGen, P-384/SHA-384              | 1024                | 5502896                                     | 5071                          |
|                                          | 8K                  | 5513718                                     | 5071                          |
| ECDSA SigVer, P-384/SHA-384 <sup>1</sup> | 1024                | 6243821                                     | 4683                          |
|                                          | 8K                  | 6321110                                     | 4422                          |
| ECDSA SigVer, P-384/SHA-384              | 1024                | 6243821                                     | 4422                          |
|                                          | 8K                  | 6321110                                     | 4422                          |
| Key Agreement (KAS), P-384               |                     | 5039125                                     | 10318                         |
| Point Multiply, P-256 <sup>1</sup>       |                     | 5177474                                     | 4434                          |
| Point Multiply, P-384 <sup>1</sup>       |                     | 12055519                                    | 5086                          |
| Point Multiply, P-521 <sup>1</sup>       |                     | 26889271                                    | 6470                          |
| Point Addition, P-384                    |                     | 3018067                                     | 5303                          |
| KeyGen (PKG), P-384                      |                     | 12052230                                    | 7909                          |
| Point Verification, P-384                |                     | 5091                                        | 3354                          |

### 1. With DPA counter measures.

# Table 131 • IFC (RSA)

| Modes                                                           | Message Size (Bits) | Athena TeraFire Crypto Core<br>Clock-Cycles | CAL Delay In CPU Clock-Cycles |
|-----------------------------------------------------------------|---------------------|---------------------------------------------|-------------------------------|
| Encrypt, RSA-2048, e=65537                                      | 2048                | 436972                                      | 8287                          |
| Encrypt, RSA-3072, e=65537                                      | 3072                | 962162                                      | 12063                         |
| Decrypt, RSA-2048 <sup>1</sup> , CRT                            | 2048                | 26847616                                    | 15261                         |
| Decrypt, RSA-3072 <sup>1</sup> , CRT                            | 3072                | 75168689                                    | 22488                         |
| Decrypt, RSA-4096, CRT                                          | 4096                | 88789629                                    | 23585                         |
| Decrypt, RSA-3072, CRT                                          | 3072                | 38202717                                    | 18838                         |
| SigGen, RSA-3072/SHA-384 <sup>1</sup> ,<br>CRT, PKCS #1 V 1 1.5 | 1024                | 75156973                                    | 19562                         |
|                                                                 | 8K                  | 75222026                                    | 18880                         |



| Modes                                                 | Message Size (Bits) | Athena TeraFire Crypto Core<br>Clock-Cycles | CAL Delay In CPU Clock-Cycles |
|-------------------------------------------------------|---------------------|---------------------------------------------|-------------------------------|
| SigGen, RSA-3072/SHA-384, P-<br>KCS #1, V 1.5         | 1024                | 148092303                                   | 13622                         |
| NCS #1, V 1.5                                         | 8K                  | 148102319                                   | 13622                         |
| SigVer, RSA-3072/SHA-384, e<br>= 65537, PKCS #1 V 1.5 | 1024                | 970959                                      | 11769                         |
| 05557,1105 11 1 115                                   | 8K                  | 981755                                      | 11769                         |
| SigVer, RSA-2048/SHA-256, e<br>= 65537, PKCS #1 V 1.5 | 1024                | 443593                                      | 8490                          |
| - 05557,1 NGS #1 V 1.5                                | 8K                  | 452751                                      | 8443                          |
| SigGen, RSA-3072/SHA-384, A-<br>NSI X9.31             | 1024                | 147143879                                   | 13624                         |
| N31 A3.31                                             | 8K                  | 147153109                                   | 13417                         |
| SigVer, RSA-3072/SHA-384, e<br>= 65537, ANSI X9.31    | 1024                | 972788                                      | 11268                         |
| 555577.115.75.551                                     | 8K                  | 983643                                      | 11215                         |

### 1. With DPA counter measures.

# Table 132 • FFC (DH)

| Modes                                                               | Message Size (Bits) | Athena TeraFire Crypto Core<br>Clock-Cycles | CAL Delay In CPU Clock-Cycles |
|---------------------------------------------------------------------|---------------------|---------------------------------------------|-------------------------------|
| SigGen, DSA-3072/SHA-384 <sup>1</sup>                               | 1024                | 27932434                                    | 13271                         |
|                                                                     | 8K                  | 27946636                                    | 13166                         |
| SigGen, DSA-3072/SHA-384                                            | 1024                | 12086324                                    | 13028                         |
|                                                                     | 8K                  | 12097138                                    | 12862                         |
| SigVer, DSA-3072/SHA-384                                            | 1024                | 24711796                                    | 14689                         |
|                                                                     | 8K                  | 24418930                                    | 14689                         |
| SigVer, DSA-2048/SHA-256                                            | 1024                | 9673222                                     | 10717                         |
|                                                                     | 8K                  | 9803028                                     | 10717                         |
| Key Agreement (KAS), DH-307<br>2 (p=3072,security=256)              |                     | 4920705                                     | 9519                          |
| Key Agreement (KAS), DH-307<br>2 (p=3072,security=256) <sup>1</sup> |                     | 78871914                                    | 9495                          |

# 1. With DPA counter measures.



### Table 133 • NRBG

| Modes                                                                                | Message Size (Bits) | Athena TeraFire Crypto Core<br>Clock-Cycles | CAL Delay In CPU Clock-Cycles |
|--------------------------------------------------------------------------------------|---------------------|---------------------------------------------|-------------------------------|
| Instantiate: strength, s=256, 3<br>84-bit nonce, 384-bit personal-<br>ization string |                     | 18221                                       | 3076                          |
| Reseed: no additional input,<br>s=256                                                |                     | 13585                                       | 1056                          |
| Reseed: 384-bit additional input, s=256                                              |                     | 15922                                       | 995                           |
| Generate: (no additional input), prediction resistance enabled, s=256                | 128                 | 15262                                       | 1672                          |
|                                                                                      | 8K                  | 27169                                       | 7837                          |
| Generate: (no additional input), prediction resistance disabled, s=256               | 128                 | 2138                                        | 781                           |
|                                                                                      | 8K                  | 14045                                       | 7837                          |
| Generate: (384-bit additional input), prediction resistance enabled, s=256           | 128                 | 21299                                       | 1620                          |
|                                                                                      | 8K                  | 33206                                       | 8563                          |
| Generate: (384-bit additional input), prediction resistance disabled, s=256          | 128                 | 11657                                       | 1507                          |
|                                                                                      | 8K                  | 23564                                       | 8563                          |
| Un-instantiate                                                                       |                     | 761                                         | 502                           |





#### Microchip Technology Inc. 2355 West Chandler Blvd. Chandler, Arizona, USA 85224-6199

Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100

Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

Email: sales.support@microsemi.com www.microsemi.com

© 2017–2019 Microsemi. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions; security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com.

51700141