# **Digital Electronics**

(19-204-0302)

### **Text Books**

- 1. M. Morris Mano, Digital Logic & Computer Design, 4/e, Pearson Education, 2013.
- 2. FUNDAMENTALS OF DIGITAL CIRCUITS THIRD EDITION A. Anand Kumar





# Module - 3

### <u>Syllabus - Module 3</u>

- Sequential Logic Circuits: Latches, Flip Flops, SR, JK, T, D. Triggering of FF, Conversion
- Master/Slave FF, Analysis of clocked sequential circuits state reduction and assignment
- Design of clocked sequential circuits,
   Shift registers, Design of Counters,
   Asynchronous and Synchronous ripple counters, Ring counters, Johnson counter

# Sequential Logic Circuits

- Sequential switching circuits are those whose output levels at any instant of time are dependent not only on the levels present at the inputs at that time, but also on the state of the circuit, i.e. on the prior input level conditions (i.e. on its past inputs).
- The past history is provided by feedback from the output back to the input.
- It means that sequential switching circuits have memory.
- Sequential circuits are thus made of combinational circuits and memory elements.

## **Examples for Switching Circuits**

#### Combinational

• Parallel adders, subtractors, encoders, decoders, code converters, parity bit generators, etc.

#### Sequential

• Counters, shift registers, serial adders, sequence generators, logic function generators, etc.

## Block diagram of a sequential circuit.



- Figure shows a block diagram of a sequential circuit.
- The memory elements are connected to the combinational circuit as a feedback path.
- The information stored in the memory element at any given time defines the present state of the sequential circuit.
- The present state and the external inputs determine the outputs and the next state of the sequential circuit.

# Comparison between combinational and sequential circuits

#### Combinational circuits

#### In combinational circuits, the output variables at any instant of time are dependent only on the present input variables.

- Memory unit is not required in combinational circuits.
- Combinational circuits are faster because the delay between the input and the output is due to propagation delay of gates only.
- Combinational circuits are easy to design.

#### Sequential circuits

- In sequential circuits, the output variables at any instant of time are dependent not only on the present input variables, but also on the present state, i.e. on the past history of the system.
- Memory unit is required to store the past history of the input variables in sequential circuits.
- Sequential circuits are slower than combinational circuits.
- Sequential circuits are comparatively harder to design.

# Classification of Sequential Circuits

- The sequential circuits may be classified as <u>synchronous</u> <u>sequential circuits</u> and <u>asynchronous sequential circuits</u> depending on the timing of signals.
- Synchronous sequential circuits.
- The sequential circuits which are controlled by a clock are called synchronous sequential circuits.
- These circuits will be active only when clock signal is present.

#### <u>Asynchronous Sequential Circuits.</u>

 The sequential circuits which are not controlled by a clock are called asynchronous sequential circuits, i.e. the sequential circuits in which events can take place any time the inputs are applied are called asynchronous sequential circuits.

# Comparison between synchronous and asynchronous sequential circuits

#### Synchronous sequential circuits

- In synchronous circuits, memory elements are clocked FFs.
- In synchronous circuits, the change in input signals can affect memory elements upon activation of clock signal.
- The maximum operating speed of the clock depends on time delays involved.
- 4. Easier to design.

#### Asynchronous sequential circuits

- In asynchronous circuits, memory elements are either unclocked FFs or time delay elements.
- In asynchronous circuits, change in input signals can affect memory elements at any instant of time.
- Because of the absence of the clock, asynchronous circuits can operate faster than synchronous circuits.
- 4. More difficult to design.

# Flip Flops

- The most important memory element in a sequential circuit is the flip-flop, which is made up of an assembly of logic gates.
- A flip-flop (FF), known more formally as a <u>bistable</u> <u>multivibrator</u>, has two stable states.
- It can remain in either of the states indefinitely. Its state can be changed by applying the proper triggering signal.
- It is also called a binary or one-bit memory.



Figure 10.3 General flip-flop symbol.

- The flip-flop has two outputs, labelled Q & \overline{Q}
- The Q output is the normal output of the flip-flop and  $\overline{\mathbb{Q}}$  is the inverted output.
- The state of the flip-flop always refers to the state of the normal output Q.

- A flip-flop is said to be in HIGH state or logic 1 state or SET state when Q = 1, and in LOW state or logic 0 state or RESET state or CLEAR state when Q = 0.
- The input signals which command the flip-flop to change state are called excitations.
- Flip-flop serves as a storage device.
- It stores a 1 when its Q output is a 1, and stores a 0 when its Q output is a 0.
- Flip-flops are the fundamental components of shift registers and counters.

# <u>Latched Flipflops</u>

- It refers to non-clocked flip-flops, because these flip-flops 'latch on' to a 1 or a 0 immediately upon receiving the input pulse called SET or RESET.
- They are not dependent on the clock signal for their operation, i.e. a latch is a sequential device that checks all its inputs continuously and changes its outputs accordingly at any time independent of a clock signal.

# Active High Input Latch & Active Low Input Latch.

- A latch may be an active-high input latch or an active-low input latch.
- Active-high means that the SET and RESET inputs are normally resting in the LOW state and one of them will be pulsed HIGH whenever we want to change the latch outputs.
- Active-low means that the SET and RESET inputs are normally resting in the HIGH state and one of them will be pulsed LOW whenever we want to change the latch outputs.

# The S-R Latch (SR Flip Flop)

- The simplest type of flip-flop is called an S-R latch.
- It has two outputs labeled Q and  $\overline{\mathbb{Q}}$  and two inputs labeled S and R.
- It can be constructed using either two cross-coupled NAND gates or two-cross coupled NOR gates.
- Using two NOR gates, an active-high S-R latch can be constructed and using two NAND gates an active-low S-R latch can be constructed.

# S R Latch / S R Flip Flop (Active High)



| S | R | Q, | Q <sub>n+1</sub> | State          |  |
|---|---|----|------------------|----------------|--|
| 0 | 0 | 0  | 0                | No Change (NC) |  |
| 0 | 0 | 1  | 1                |                |  |
| 0 | 1 | 0  | 0                | Reset          |  |
| 0 | 1 | 1  | 0                |                |  |
| 1 | 0 | 0  | 1                | Set            |  |
| 1 | 0 | 1  | 1                |                |  |
| 1 | 1 | 0  | х                | Indeterminate  |  |
| 1 | 1 | 1  | ×                | (invalid)      |  |

When the SET input is made HIGH, Q becomes 1 (and equals 0). When the RESET input is made HIGH, Q becomes 0 (and equals 1). If both the inputs S and R are made LOW, there is no change in the state of the latch. It means that the latch remains in the same state in which it was, prior to the application of inputs. If both the inputs are made HIGH, the output is unpredictable, i.e. both Q and emay be HIGH, or both may be LOW or any one of them

may be HIGH and the other LOW. This condition is described as not-allowed, unpredictable, invalid or indeterminate. The S-R latch is also called R-S latch or S-C (SET-CLEAR) latch. Resetting is also called clearing because we CLEAR out the 1 in the output by resetting to 0.

# Gated Latches (Clocked Flip-Flops)

• In the latches described earlier, the output can change state any time the input conditions are changed. So, they are called <u>asynchronous latches</u>.

#### Synchronous SR Latch

- A gated S-R latch requires an enable (EN) input. Its S and R inputs will control the state of the flip-flop only when the enable is HIGH.
- When the enable is LOW, the inputs become ineffective and no change of state can take place.
- The ENABLE input may be a clock. So, a gated S-R latch is also called a clocked S-R latch or synchronous S-R latch?



Figure 10.7 A gated S-R latch.

# The gated D-latch (D Flip Flop)

- A single input (D Input) latch is called a D Latch.
- The output Q follows the D input when EN is High.
- D = 1, cause the latch to SET when ENABLED.
- D = 0, cause the latch to RESET when ENABLED.



Figure 10.9 A gated D-latch.

# Edge-Triggered Flip-Flops

- The flip-flops using the clock signal are called the clocked flip-flops.
- The clock signal is distributed to all parts of the system and most of the system outputs can change state only when the clock makes a transition.
- Clocked flip-flops may be positive edge-triggered or negative edge-triggered.
- Positive edge-triggered flip-flops are those in which 'state transitions' take place only at the positive-going (0 to 1, or LOW to HIGH) edge of the clock pulse, and negative edge-triggered flip-flops are those in which 'state transitions' take place only at the negative-going (1 to 0, or HIGH to Low) edge of the clock signal.
- Positive-edge triggering is indicated by a 'triangle' at the clock terminal of the flip-flop. Negative-edge triggering is indicated by a 'triangle' with a bubble at the clock terminal of the flip-flop.

The edge-triggering is also called *dynamic triggering*.



(b) Logic symbols of negative edge-triggered FFs

**Figure 10.10** Edge-triggered flip-flops.

# The edge-triggered S-R flip-flop



| С                      | S   | R   | Q, | Q <sub>n+1</sub> | State          |
|------------------------|-----|-----|----|------------------|----------------|
| 1                      | 0   | 0 0 | 0  | 0                | No Change (NC) |
| $\uparrow \\ \uparrow$ | 0 0 | 1   | 0  | 0                | Reset          |
| $\uparrow \\ \uparrow$ | 1   | 0 0 | 0  | 1                | Set            |
| <b>↑</b>               | 1   | 1   | 0  | ×                | Indeterminate  |
| 0                      | ×   | ×   | 0  | 0                | No Change (NC) |

(b) Truth table

Figure 10.12 Positive edge-triggered S-R flip-flop.

- The S and R inputs of the S-R flip-flop are called the synchronous control inputs because data on these inputs affect the flip-flop's output only on the triggering (positive going) edge of the clock pulse.
- Without a clock pulse, the S and R inputs cannot affect the output.
- When S is HIGH and R is LOW, the Q output goes HIGH on the positive-going edge of the clock pulse and the flip-flop is SET. (If it is already in SET state, it remains SET).
- When S is LOW and R is HIGH, the Q output goes LOW on the positive-going edge of the clock pulse and the flip-flop is RESET, i.e. cleared. (If it is already in RESET state, it remains RESET).



Figure 10.13 Example 10.2: Waveforms—positive edge-triggered S-R flip-flop.

- 1. Initially, S = 0 and R = 0 and Q is assumed to be HIGH.
- 2. At the positive-going transition of the first clock pulse (i.e. at a), both S and R are LOW. So, no change of state takes place. Q remains HIGH and a remains LOW.

- 5. At the rising edge of the fourth clock pulse, S = 1 and R = 0. Since the flip-flop is already in a SET state, it remains SET. That is, Q remains HIGH and © remains LOW.
- The fifth pulse resets the flip-flop at its positive-going edge because S = 0 and R = 1 is the input condition and Q = 1 at that time.
- The sixth pulse sets the flip-flop at its rising edge because S = 1 and R = 0 is the input condition and Q = 0 at that time.

- The truth table of a negative edge-triggered S-R flip-flop is the same as that of a positive edge triggered S-R flip-flop except that the arrows point downwards.
- This flip-flop will trigger only when the clock input goes from 1 to 0.

### The edge-triggered D flip-flop:

- The edge-triggered D flip-flop has only one input terminal.
- The D flip-flop may be obtained from an S-R flip-flop by just putting one inverter between the S and R terminals.



Figure 10.15 The positive edge-triggered D flip-flop.

- The output Q will go to the same state that is present on the D input at the positive-going transition of the clock pulse.
- In other words, the level present at D will be stored in the flip-flop at the instant the positive-going transition occurs.

• That is, if D is a 1 and the clock is applied, Q goes to a 1 and  $\bar{q}$  to a 0 at the rising edge of the pulse and thereafter remain so.

• If D is a 0 and the clock is applied, Q goes to a 0 and  $\bar{Q}$  to a 1 at the rising edge of the clock pulse and thereafter remain so.

- The <u>negative edge-triggered D flip-flop</u> operates in the same way as the positive edge-triggered D flip-flop except that the change of state takes place at the negative-going edge of the clock pulse.
- In the truth table of the negative edge triggered flip-flop the arrows point downwards.

# The edge-triggered J-K flip-flop

• The functioning of the J-K flip-flop is identical to that of the S-R flip-flop, except that it has no invalid state like that of the S-R flip-flop.



**Figure 10.17** Positive edge-triggered J-K flip-flop.

- When J = 0 and K = 0, no change of state takes place even if a clock pulse is applied.
- When J = 0 and K = 1, the flip-flop resets at the positive-going edge of the clock pulse.
- When J = 1 and K = 0, the flip-flop sets at the positive-going edge of the clock pulse.
- When J = 1 and K = 1, the flip-flop toggles, i.e. goes to the opposite state at the positive-going edge of the clock pulse.
- In this mode, the flip-flop toggles or changes state for each occurrence of the positive-going edge of the clock pulse.

- A negative edge-triggered J-K flip-flop operates in the same way as a positive edge-triggered J-K flip-flop except that the change of state takes place at the negative-going edge of the clock pulse.
- In the truth-table of a negative edge-triggered J-K flip-flop the arrows point downwards.



**Figure 10.18** Example 10.3: Waveforms—edge-triggered J-K flip-flop.

- 1. Initially J = 0, K = 0 and CLK = 0. Assume that the initial state of the flip-flop is a 1, i.e. Q = 1 initially.
  - 2. At the negative-going edge of the first clock pulse (i.e. at a), J = 1 and K = 0. So, Q remains as a 1 and, therefore, 

    as a 0.
  - 3. At the trailing edge of the second clock pulse (i.e. at b), J = 0 and K = 1. So, the flip-flop resets. That is, Q goes to a 0 and  $\frac{1}{2}$  to a 1.
  - 4. At the falling edge of the third clock pulse (i.e. at c), both J and K are a 1. So, the flip-flop toggles. That is, Q changes from a 0 to a 1 and § from a 1 to a 0.
  - 5. At the negative-going transition of the fourth clock pulse (i.e. at d), J = 0 and K = 1. So, the flip-flop RESETS, i.e. Q goes to a 0 and to a 1.
  - 6. At the negative going edge of the fifth clock pulse (i.e. at d), J = 0 and K = 1. So the flip-flop remains reset, i.e. Q remains as 0 and a remains as 1.

### The edge-triggered T flip-flop

- •A T flip-flop has a single control input, labelled T for toggle.
- •When T is HIGH, the flip-flop toggles on every new clock pulse.
- •When T is LOW, the flip-flop remains in whatever state it was before.
- •It is easy to convert a J-K flip-flop to the functional equivalent of a T flip-flop by just connecting J and K together and labelling the common connection as T.



Figure 10.20 Edge-triggered T flip-flop.

#### Excitation table (State Table) of a flip-flop

 A table which lists the present state, the next state and the excitations of a flip-flop is called the excitation table of a flip-flop,

i.e., the excitation table is a table which indicates the excitations required to take the flip-flop from the present state to the next state.

 The <u>characteristic equation of a flip-flop</u> is the equation expressing the next state of a flip-flop in terms of its present state and present excitations.

- To obtain the characteristic equation of a flip-flop,
- 1. Write the excitation requirements of the flip-flop.
- Draw a K-map for the next state of the flip- flop in terms of its present state and inputs and simplify it

### Excitation Table – J K Flip Flop

| Present state  | Inputs |   | Next state       |  |
|----------------|--------|---|------------------|--|
| Q <sub>n</sub> | J      | K | Q <sub>n+1</sub> |  |
| 0              | 0      | 0 | 0                |  |
| 0              | 0      | 1 | 0                |  |
| 0              | 1      | 0 | 1                |  |
| 0              | 1      | 1 | 1                |  |
| 1              | 0      | 0 | 1                |  |
| 1              | 0      | 1 | 0                |  |
| 1              | 1      | 0 | 1                |  |
| 1              | 1      | 1 | 0                |  |



(a) Excitation requirements of JK flip-flop

### <u>Excitation Table – S R Flip Flop</u>

| Present state  | Inp      | uts       | Next state       | Q, SR                              | 00                 | 01                   | 11        | 10    |
|----------------|----------|-----------|------------------|------------------------------------|--------------------|----------------------|-----------|-------|
| Q <sub>n</sub> | S        | R         | Q <sub>n+1</sub> |                                    | 00                 | 1                    | 3         | 2     |
| 0              | 0        | 0         | 0                | 0                                  | _                  |                      | X         | 1     |
| 0              | 0        | 1         | 0                | 1                                  | 1 4                | 5                    | x 7       | 1 6   |
| 0              | 1        | 0         | 1                |                                    |                    |                      |           |       |
| 1              | 0        | 0         | 1                | K-map for $Q_{n+1}$ of SR flip-flo |                    | lip-flop             |           |       |
| 1              | 0        | 1         | 0                |                                    | The c              | haracter             | istic equ | ation |
| 1              | 1        | 0         | 1                |                                    |                    | flip-flop            |           |       |
| Excitation re  | equireme | ents of S | R flip-flop      |                                    | Q <sub>n+1</sub> = | = S + Q <sub>n</sub> | Ŕ         |       |

Figure 10.23 Excitation requirements and K-map of an S-R flip-flop.

### Excitation Table - T Flip Flop

| Present state  | Input | Next state       |
|----------------|-------|------------------|
| Q <sub>n</sub> | Т     | Q <sub>n+1</sub> |
| 0              | 0     | 0                |
| 0              | 1     | 1                |
| 1              | 0     | 1                |
| 1              | 1     | 0                |

Excitation requirements of T flip-flop

(c)

| $Q_n^T$ | 0   | 1 |
|---------|-----|---|
| 0       | 0   | 1 |
| 1       | 1 2 | 3 |

K-map for Q<sub>n+1</sub> of T flip-flop

The characteristic equation of T flip-flop is

$$Q_{n+1} = \overline{Q}_n T + Q_n \overline{T}$$

Figure 10.24 Excitation requirements and K-map of a T flip-flop.

### Race Around Condition

- For a J-K flip-flop, consider the assignment of excitations J = K = 1. If the width of the clock pulse is too long, the state of the flip-flop will keep on changing from 0 to 1, 1 to 0, 0 to 1 and so on, and at the end of the clock pulse, its state will be uncertain. This phenomenon is called the <u>race around condition</u>.
- The outputs Q and  $\bar{q}$  will change on their own if the clock pulse width is too long compared with the propagation delay of each NAND gate.
- This problem is eliminated using master-slave flip-flop

#### Master-Slave (Pulse-Triggered) Flip-Flops

- The master-slave flip-flop was developed to to avoid the problems of logic race in clocked flip-flops.
- In MS FF, a known time delay (equal to the width of one clock pulse) between the time that the flip-flop responds to a clock pulse and the time the response appears at its output.
- A master-slave flip-flop is also called a pulse-triggered flip-flop because the length of the time required for its output to change state equals the width of one clock pulse.

- The master-slave or pulse-triggered flip-flop actually contains two flip-flops— a master flip-flop and a slave flip-flop.
- The control inputs are applied to the master flip-flop.
- On the rising edge of the clock pulse, the levels on the control inputs are used to determine the output of the master.
- On the falling edge of the clock pulse, the state of the master is transferred to the slave, whose outputs are Q and  $\overline{\mathbb{Q}}$
- Thus, the actual outputs of the flip-flop, i.e. Q and  $\overline{q}$  change just after the negative-going transition of the clock.
- There are three basic types of master-slave flip-flops— S-R, D, and J-K.

• The key to identifying a master-slave flip-flop by its logic symbol is the postponed output symbol is the outputs.



# The Master-Slave (Pulse-Triggered) S-R Flip-Flop



(a) Logic diagram

|   | Inputs |     | Output | Comments  |
|---|--------|-----|--------|-----------|
| S | R      | CLK | Q      |           |
| 0 | 0      | J   | Qo     | No change |
| 0 | 1      | 工   | o      | RESET     |
| 1 | 0      | 几   | 1      | SET       |
| 1 | 1      | 几   | ?      | Invalid   |

(b) Truth table

- The external control inputs S and R are applied to the master section.
- The master section is basically a gated S-R latch, and responds to the external S-R inputs applied to it at the positive-going edge of the clock signal.
- The slave section is the same as the master section except that it is clocked on the inverted clock pulse and thus responds to its control inputs (which are nothing but the outputs of the master flip-flop) at the negative-going edge of the clock pulse.
- The master section assumes the state determined by the S and R inputs at the positive-going edge of the clock pulse and the slave section copies the state of the master section at the negative-going edge of the clock pulse.
- The state of the slave then immediately appears on its Q and outputs.



Let us assume that, initially the flip-flop is SET, i.e. Q = 1 and the control inputs are S = 0 and R = 1 and the output of master is a 1. At the positive-going edge of the first clock pulse, the master resets, i.e. the output of  $G_3$  goes LOW. At the negative-going edge of the first clock pulse, the slave copies it. So, Q goes LOW. The inputs S and R now change when the clock is LOW; so it does not affect the operation. At the positive-going edge of the second clock pulse, S = 1 and R = 0 (and  $G_3 = 0$ , Q = 0). So, the master sets, i.e. the output of  $G_3$  goes HIGH. At the negative-going edge of the second clock pulse, the slave copies this action of the master and, therefore, Q goes HIGH.

At the positive-going edge of the third clock pulse, S = 0 and R = 1, so, the master resets, i.e. the output of  $G_3$  goes LOW. At the negative-going edge of the third clock pulse, the slave copies this action of the master and, therefore, Q goes LOW.

At the positive-going edge of the fourth clock pulse, S = 0 and R = 0 (the output of  $G_3 = 0$ , Q = 0). So, there is no change in the state of the master. Hence, there will not be any change in the state of the slave at the negative-going edge of that clock pulse and Q, therefore, remains LOW.

### The Master-Slave (Pulse-Triggered) D Flip-Flop



(a) Logic diagram

| In | puts | Output | Comments |
|----|------|--------|----------|
| D  | CLK  | Q      |          |
| 0  | 工    | 0      | RESET    |
| 1  | 工    | 1      | SET      |

(b) Truth table

Figure 10.39 The master-slave D flip-flop.

• The D input is transferred to the master at the positive-going edge of the clock pulse and the same is copied by the slave and, therefore, appears at the Q output of the slave at the negative-going edge of the clock pulse.

#### The Master-Slave (Pulse-Triggered) J-K Flip-Flop



- The truth table operation is the same as that of a negative edge-triggered J-K flip-flop except for the way in which it is triggered.
- The logic diagram of the master-slave J-K flip-flop is similar to that of the master-slave S-R flip-flop.
- The difference is that the Q output is connected back to the input of G2 and the  $\bar{q}$  tput is connected back to the input of G1 and the external inputs are designated as J and K.
- The M-S J-K flip-flop is a J-K flip-flop followed by an S-R-flip-flop, i.e. the master flip-flop is a J-K flip-flop and slave flip-flop is an S-R flip-flop.
- The problem of logic race is eliminated because while the clock drives the master, the inverted clock drives the slave.

### Flip-Flop Excitation Tables

- The excitation table of a flip-flop can be obtained from its truth table.
- It indicates the inputs required to be applied to the flip-flop to take it from the present state to the next state.

## The truth table and excitation table of an S-R flip flop

**Table 10.5a** S-R truth table

| $\mathbf{S}$ | R | $Q_{n+1}$ |
|--------------|---|-----------|
| O            | O | Q,        |
| O            | 1 | O         |
| 1            | O | 1         |
| 1            | 1 | ?         |

Table 10.5b S-R excitation table

| PS    | NS        | Require | d inputs |
|-------|-----------|---------|----------|
| $Q_n$ | $Q_{n+1}$ | S       | R        |
| 0     | 0         | 0       | ×        |
| O     | 1         | 1       | O        |
| 1     | O         | O       | 1        |
| 1     | 1         | ×       | O        |

## The truth table and excitation table of a J-K flip-flop

Table 10.6a J-K truth table

| J | K | $Q_{n+1}$                 |
|---|---|---------------------------|
| 0 | 0 | $Q_n$                     |
| 0 | 1 | o                         |
| 1 | O | 1                         |
| 1 | 1 | $\overline{\mathbf{Q}}_n$ |

Table 10.6b J-K excitation table

| PS    | NS        | Require | d inputs |
|-------|-----------|---------|----------|
| $Q_n$ | $Q_{n+1}$ | J       | K        |
| 0     | 0         | О       | ×        |
| O     | 1         | 1       | ×        |
| 1     | O         | ×       | 1        |
| 1     | 1         | ×       | O        |

### The truth table and the excitation table of the D flip-flop

Table 10.7a D truth table

| D | $Q_{n+1}$ |
|---|-----------|
| 0 | 0         |
| 1 | 1         |

Table 10.7b D excitation table

| PS    | NS        | Required input |
|-------|-----------|----------------|
| $Q_n$ | $Q_{n+1}$ | D              |
| 0     | O         | О              |
| 0     | 1         | 1              |
| 1     | O         | O              |
| 1     | 1         | 1              |

### The truth table and the excitation table

### of the T flin-flon Table 10.8a T truth table

| Т | $Q_{n+}$                  |  |
|---|---------------------------|--|
| 0 | $Q_n$                     |  |
| 1 | $\overline{\mathbb{Q}}_n$ |  |

#### Table 10.8b T excitation table

| PS    | NS        | Required input |
|-------|-----------|----------------|
| $Q_n$ | $Q_{n+1}$ | Т              |
| 0     | 0         | 0              |
| O     | 1         | 1              |
| 1     | O         | 1              |
| 1     | 1         | O              |

### Conversion of Flip-Flops

• To convert one type of flip-flop into another type, we have to obtain the expressions for the inputs of the existing flip-flop in terms of the inputs of the required flip-flop and the present state variables of the existing flip-flop and implement them.



**Figure 10.43** Block diagram for conversion of flip-flop.

### S-R flip-flop to J-K flip-flop

- Here the external inputs to the already available S-R flip-flop will be J and K.
- S and R are the outputs of the combinational circuit, which are also the actual inputs to the S-R flip-flop.
- We write a truth table with J, K, Qn, Qn + 1, S, and R, where Qn is the present state of the flip-flop and Qn + 1 is the next state obtained when the particular J and K inputs are applied,
- i.e. Qn denotes the state of the flip-flop before the application of the inputs and Qn + 1 refers to the state obtained by the flip-flop after the application of inputs.

- J, K and Qn can have eight combinations.
- For each combination of J, K and Qn, find the corresponding Qn + 1, i.e. determine to which next state (Qn + 1) the J-K flip-flop will go from the present state Qn if the present inputs J and K are applied.
- Complete the table by writing the values of S and R required to get each Qn + 1 from the corresponding Qn,
- i.e. write what values of S and R are required to change the state of the flip-flop from Qn to Qn + 1.

|   | ernal<br>outs | Present<br>State | Next<br>State    | Flip-flop<br>Inputs |   |
|---|---------------|------------------|------------------|---------------------|---|
| J | K             | Q <sub>n</sub>   | Q <sub>n+1</sub> | S                   | R |
| 0 | 0             | 0                | 0                | 0                   | × |
| 0 | 0             | 1                | 1                | ×                   | 0 |
| 0 | 1             | 0                | 0                | 0                   | × |
| 0 | 1             | 1                | 0                | 0                   | 1 |
| 1 | 0             | 0                | 1                | 1                   | 0 |
| 1 | 0             | 1                | 1                | ×                   | 0 |
| 1 | 1             | 0                | 1                | 1                   | 0 |
| 1 | 1             | 1                | 0                | 0                   | 1 |

(a) Conversion table



Figure 10.44 Conversion of S-R flip-flop to J-K flip-flop.

### J-K flip-flop to S-R flip-flop

| External<br>Inputs |   | Present<br>State | Next<br>State    | Flip-flop<br>Inputs |   |
|--------------------|---|------------------|------------------|---------------------|---|
| s                  | R | Q <sub>n</sub>   | Q <sub>n+1</sub> | J                   | К |
| 0                  | 0 | 0                | 0                | 0                   | × |
| 0                  | 0 | 1                | 1                | ×                   | 0 |
| 0                  | 1 | 0                | 0                | 0                   | × |
| 0                  | 1 | 1                | 0                | ×                   | 1 |
| 1                  | 0 | 0                | 1                | 1                   | × |
| 1                  | 0 | 1                | 1                | ×                   | 0 |

(a) Conversion table



Figure 10.45 Conversion of J-K flip-flop to S-R flip-flop.

### S-R flip-flop to D flip-flop:

| External<br>Inputs<br>D | Present<br>State | Next<br>State | Flip-flop<br>Inputs |   |
|-------------------------|------------------|---------------|---------------------|---|
|                         |                  |               | S                   | R |
| 0                       | 0                | 0             | 0                   | × |
| 0                       | 1                | 0             | 0                   | 1 |
| 1                       | 0                | 1             | 1                   | 0 |
| 1                       | 1                | 1             | ×                   | 0 |

(a) Conversion table



Figure 10.46 Conversion of S-R flip-flop to D flip-flop.

### D flip-flop to S-R flip-flop

|   | ernal<br>uts | Present<br>State | Next<br>State    | Flip-flop<br>Input |  |
|---|--------------|------------------|------------------|--------------------|--|
| s | R            | Q <sub>n</sub>   | Q <sub>n+1</sub> | D                  |  |
| 0 | 0            | 0                | 0                | 0                  |  |
| 0 | 0            | 1                | 1                | 1                  |  |
| 0 | 1            | 0                | 0                | 0                  |  |
| 0 | 1            | 1                | 0                | 0                  |  |
| 1 | 0            | 0                | 1                | 1                  |  |
| 1 | 0            | 1                | 1                | 1                  |  |

(a) Conversion table



Figure 10.47 Conversion of D flip-flop to S-R flip-flop.

### J-K flip-flop to T flip-flop

| External<br>Input | Present<br>State<br>Q <sub>n</sub> | Next<br>State | Flip-flop<br>Inputs |   |
|-------------------|------------------------------------|---------------|---------------------|---|
| Т                 |                                    |               | J                   | K |
| 0                 | 0                                  | 0             | 0                   | × |
| 0                 | 1                                  | 1             | ×                   | 0 |
| 1                 | 0                                  | 1             | 1                   | × |
| 1                 | 1                                  | 0             | ×                   | 1 |

(a) Conversion table



Figure 10.48 Conversion of J-K flip-flop to T flip-flop.

### J-K flip-flop to D flip-flop

| External<br>Input<br>D | Present<br>State<br>Q <sub>n</sub> | Next<br>State | Flip-flop<br>Inputs |   |
|------------------------|------------------------------------|---------------|---------------------|---|
|                        |                                    |               | J                   | K |
| 0                      | 0                                  | 0             | 0                   | × |
| 0                      | 1                                  | 0             | ×                   | 1 |
| 1                      | 0                                  | 1             | 1                   | × |
| 1                      | 1                                  | 1             | ×                   | 0 |

(a) Conversion table



Figure 10.49 Conversion of J-K flip-flop to D flip-flop.

### D flip-flop to J-K flip-flop

| External<br>Inputs |   | Present<br>State | Next<br>State    | Flip-flop<br>Input |
|--------------------|---|------------------|------------------|--------------------|
| J                  | K | Q <sub>n</sub>   | Q <sub>n+1</sub> | D                  |
| 0                  | 0 | 0                | 0                | 0                  |
| 0                  | 0 | 1                | 1                | 1                  |
| 0                  | 1 | 0                | 0                | 0                  |
| 0                  | 1 | 1                | 0                | 0                  |
| 1                  | 0 | 0                | 1                | 1                  |
| 1                  | 0 | 1                | 1                | 1                  |
| 1                  | 1 | 0                | 1                | 1                  |
| 1                  | 1 | 1                | 0                | 0                  |

(a) Conversion table



Figure 10.50 Conversion of D flip-flop to J-K flip-flop.

#### <u>Applications of Flip-Flops</u>

• Some of the basic applications are parallel data storage, serial data storage, transfer of data, frequency division, counting, parallel to serial conversion, serial to parallel conversion, synchronizing the effect of asynchronous data, detection of an input sequence, etc.

# Types of Data Transfer

- 1. Parallel Data Transfer
- 2. Serial Data Transfer

#### Parallel

 Parallel data transfer is the simultaneous transmission of all bits of data from one device to another.

#### Serial

• Serial data transfer is the transmission of one bit of data at a time from one device to another. Serial data must be transmitted under the synchronization of a clock, since the clock provides the means to specify the time at which each new bit is sampled.

# Shift Register

- A register is a set of FFs used to store binary data.
- The storage capacity of a register is the number of bits (1s and 0s) of digital data it can retain.
- Loading a register means setting or resetting the individual FFs,
   i.e. inputting data into the register so that their states correspond to the bits of data to be stored.
- Loading may be serial or parallel.
- In serial loading, data is transferred into the register in serial form, i.e. one bit at a time, whereas in parallel loading, the data is transferred into the register in parallel form meaning that all the FFs are triggered into their new states at the same time.

- A register may output data either in serial form or in parallel form.
- Serial output means that the data is transferred out of the register, one bit at a time serially.
- Parallel output means that the entire data stored in the register is available in parallel form, and can be transferred out at the same time.

# Buffer Register

- Some registers do nothing more than storing a binary word.
- The buffer register is the simplest of registers.
- It simply stores the binary word.
- The buffer may be a controlled buffer.
- Most of the buffer registers use D flip-flops.

### 4-bit buffer register



- The binary word to be stored is applied to the data terminals.
- On the application of clock pulse, the output word becomes the same as the word applied at the input terminals,
- i.e. the input word is loaded into the register by the application of clock pulse.

• When the positive clock edge arrives, the stored word becomes:

$$Q_4Q_3Q_2Q_1 = X_4X_3X_2X_1$$
or
$$Q = X$$

#### Data Transmission in Shift Registers

- A number of FFs connected together such that data may be shifted into and shifted out of them is called a <u>shift register</u>.
- Data may be shifted into or out of the register either in serial form or in parallel form.
- There are four basic types of shift registers:
- 1. serial-in, serial-out
- 2. serial-in, parallel-out
- 3. parallel-in, serial-out
- 4. parallel-in, parallel-out



Figure 11.3 Data transfer in registers.

### Serial-in, Serial-out, Shift Register

 This type of shift register accepts data serially, i.e. one bit at a time, and also outputs data serially.



**Figure 11.4** 4-bit serial-in, serial-out, shift-right, shift register.

- With four stages, i.e. four FFs, the register can store upto four bits of data.
- Serial data is applied at the D input of the first FF.
- The Q output of the first FF is connected to the D input of the second FF, the Q output of the second FF is connected to the D input of the third FF and the Q output of the third FF is connected to the D input of the fourth FF.
- The data is outputted from the Q terminal of the last FF.

- When serial data is transferred into a register, each new bit is clocked into the first FF at the positive-going edge of each clock pulse.
- The bit that was previously stored by the first FF is transferred to the second FF.
- The bit that was stored by the second FF is transferred to the third FF, and so on.
- The bit that was stored by the last FF is shifted out.

# 4 Bit Serial-in, Serial-out, Shift Register using JK/SR FF



# 4-bit serial-in, serial-out, shift-left, shift register.



# Serial-in, Parallel-out, Shift Ragistar



• In this type of register, the data bits are entered into the register serially, but the data stored in the register is shifted out in parallel form.

- Once the data bits are stored, each bit appears on its respective output line and all bits are available simultaneously.
- The serial-in, parallel-out, shift register can be used as a serial-in, serial-out, shift register if the output is taken from the Q terminal of the last FF.

### Parallel-in, Serial-out, Shift Register

• For a parallel-in, serial-out, shift register, the data bits are entered simultaneously into their respective stages on parallel lines, but the data bits are transferred out of the register serially, i.e. on a bit-by-bit basis over a single line.



Figure 11.8 A 4-bit parallel-in, serial-out, shift register.

There are four data lines A, B, C, and D through which the data is entered into the register in parallel form. The signal Shift/ $\overline{\text{LOAD}}$  allows (a) the data to be entered in parallel form into the register and (b) the data to be shifted out serially from terminal Q4.

When Shift/ $\overline{\text{LOAD}}$  line is HIGH, gates  $G_1$ ,  $G_2$ , and  $G_3$  are disabled, but gates  $G_4$ ,  $G_5$ , and  $G_6$  are enabled allowing the data bits to shift-right from one stage to the next. When Shift/ $\overline{\text{LOAD}}$  line is LOW, gates  $G_4$ ,  $G_5$ , and  $G_6$  are disabled, whereas gates  $G_1$ ,  $G_2$ , and  $G_3$  are enabled

- There are four data lines A, B, C, and D through which the data is entered into the register in parallel form.
- The signal Shift/Load allows (a) the data to be entered in parallel form into the register and (b) the data to be shifted out serially from terminal Q4.
- When Shift/Load line is high, gates G1, G2, and G3 are disabled, but gates G4, G5, and G6 are enabled allowing the data bits to shift-right from one stage to the next.
- When Shift/Load line is low, gates G4, G5, and G6 are disabled, whereas gates G1, G2, and G3 are enabled allowing the data input to appear at the D inputs of the respective FFs.
- When a clock pulse is applied, these data bits are shifted to the Q output terminals of the FFs and, therefore, data is inputted in one step.
- The OR gate allows either the normal shifting operation or the parallel data entry depending on which AND gates are enabled by the level on the Shift/Load input.

#### Parallel-in, Parallel-out, Shift Register



• In a parallel-in, parallel-out, shift register, the data is entered into the register in parallel form, and also the data is taken out of the register in parallel form.

- Data is applied to the D input terminals of the FFs.
- When a clock pulse is applied, at the positive-going edge of that pulse, the D inputs are shifted into the Q outputs of the FFs.
- The register now stores the data. The stored data is available instantaneously for shifting out in parallel form.

Bidirectional Shift Register

• A bidirectional shift register is one in which the data bits can

 A bidirectional shift register is one in which the data bits can be shifted from left to right or from right to left.



**Figure 11.10** Logic diagram of a 4-bit bidirectional shift register.

- Figure shows the logic diagram of a 4-bit serial-in, serial-out, bidirectional (shift-left, shift-right) shift register.
- Right/Left is the mode signal.
- When Right/Left is a 1, the logic circuit works as a shift-right shift register.
- When Right/Left is a 0, it works as a shift-left shift register.

- A high on the Right/Left control input enables the AND gates G1, G2, G3, and G4 and disables the AND gates G5, G6, G7, and G8, and the state of Q output of each FF is passed through the gate to the D input of the following FF.
- When a clock pulse occurs, the data bits are then effectively shifted one place to the right.
- A low on the Right/Left control input enables the AND gates G5, G6, G7, and G8 and disables the AND gates G1, G2, G3, and G4, and the Q output of each FF is passed to the D input of the preceding FF.
- When a clock pulse occurs, the data bits are then effectively shifted one place to the left. Hence, the circuit works as a bidirectional shift register.

### **Universal Shift Registers**

 A Universal shift register is a bidirectional register, whose input can be either in serial form or in parallel form and whose output also can be either in serial form or in parallel form.



• A universal shift register can be realized using multiplexers.

**Table 11.1** Function table for the register of Figure 11.11

| Mode control   |                |                    |  |  |
|----------------|----------------|--------------------|--|--|
| S <sub>1</sub> | S <sub>0</sub> | Register operation |  |  |
| 0              | 0              | No change          |  |  |
| 0              | 1              | Shift right        |  |  |
| 1              | 0              | Shift left         |  |  |
| 1              | 1              | Parallel load      |  |  |

- It consists of four D flip-flops and four multiplexers.
- The four multiplexers have two common selection inputs S1 and S0.
- Input 0 in each multiplexer is selected when S1S0 = 00, input 1 is selected when S1S0 = 01, and input 2 is selected when S1S0 = 10 and input 3 is selected when S1S0 = 11.
- The selection inputs control the mode of operation of the register according to the function entries in Table 11.1.
- When S1S0 = 0, the present value of the register is applied to the D inputs of flip-flops.
- This condition forms a path from the output of each flip-flop into the input of the same flip-flop.
- The next clock edge transfers into each flip-flop the binary value it held previously, and no change of state occurs.
- When S1S0 = 01, terminal 1 of the multiplexer inputs have a path to the D inputs of the flip-flops. This causes a shift-right operation, with the serial input transferred into flip-flop FF4.
- When S1S0 = 10, a shift-left operation results with the other serial input going into flip-flop FF1.
- Finally when S1S0 = 11, the binary information on the parallel input lines is transferred into the register simultaneously during the next clock edge.

# **Applications of Shift Registers**

- 1. Time delays:
- 2. Serial/ Parallel data conversion:
- Ring counters:

#### **COUNTERS**

- A digital counter is a set of flip-flops (FFs) whose states change in response to pulses applied at the input to the counter.
- The FFs are interconnected such that their combined state at any time is the binary equivalent of the total number of pulses that have occurred up to that time.
- le, A counter is used to count pulses.

### Types of Counters

- 1. Asynchronous Counters (Ripple Counters)
- 2. Synchronous Counters
- Asynchronous Counters
- Asynchronous counters are also called ripple counters.
- In ripple counters, the FFs within the counter are not made to change the states at exactly the same time. This is because the FFs are not triggered simultaneously.
- The clock does not directly control the time at which every stage changes state.
- Asynchronous counter uses T FFs to perform a counting function.
- Ripple counters are also called serial or series counters.

#### **Synchronous Counters**

- Synchronous counters are clocked such that each FF in the counter is triggered at the same time.
- This is accomplished by connecting the clock line to each stage of the counter.
- Synchronous counters are faster than asynchronous counters, because the propagation delay involved is less.

# Comparison of synchronous and asynchronous counters

**Table 12.1** Synchronous versus asynchronous counters

#### Asynchronous counters

- In this type of counter FFs are connected in such a way that the output of first FF drives the clock for the second FF, the output of the second the clock of the third and so on.
- 2. All the FFs are not clocked simultaneously.
- Design and implementation is very simple even for more number of states.
- Main drawback of these counters is their low speed as the clock is propagated through a number of FFs before it reaches the last FF.

#### Synchronous counters

- In this type of counter there is no connection between the output of first FF and clock input of next FF and so on.
- All the FFs are clocked simultaneously.
- Design and implementation becomes tedious and complex as the number of states increases.
- Since clock is applied to all the FFs simultaneously the total propagation delay is equal to the propagation delay of only one FF. Hence they are faster.

#### Up Counter

• A counter may be an up-counter or a down-counter. An up-counter is a counter which counts in the upward direction, i.e. 0, 1, 2, 3,..., N.

#### Down Counter

• A down-counter is a counter which counts in the downward direction, i.e. N, N - 1, N - 2, N - 3, ..., 1, 0.

#### • State

 Each of the counts of the counter is called the state of the counter.

Modulus of the counter.

- In other words, the number of input pulses that causes the counter to reset to its initial count is called the modulus of the counter.
- Since a 2-bit counter has 4 states, it is called a mod-4 counter.
- It divides the input clock signal frequency by 4, therefore, it is also called a divide-by-4 counter. It requires two FFs.
- Similarly, a 3-bit counter uses 3 FFs and has  $2^3 = 8$  states. It divides the input clock frequency by  $2^3$ , i.e. 8.
- In general, an n-bit counter will have n FFs and 2<sup>n</sup> states, and divides the input frequency by 2<sup>n</sup>. Hence, it is a divide-by-2<sup>n</sup> counter.

- The number of FFs required to construct a mod-N counter equals the smallest n for which  $N = 2^n$ .
- A mod-N counter divides the input frequency by N, hence, it is called a divide-by-N counter.
- Full modulus counter.
- A counter which goes through all the possible states before restarting is called the full modulus counter.
- Variable modulus counter.
- A counter in which the maximum number of states can be changed is called the variable modulus counter.
- Terminal count.
- The final state of the counter sequence is called the terminal count.

#### <u>Asynchronous Counters</u>

- <u>Two-bit Ripple Up-counter Using Negative</u>
   <u>Edge-triggered Flip-Flops</u>
- The 2-bit up-counter counts in the order 0, 1, 2, 3, 0, 1, ..., i.e. 00, 01, 10, 11, 00, 01,..., etc.



- Figure shows a 2-bit ripple up-counter, using negative edge-triggered J-K FFs, and its timing diagram.
- The counter is initially reset to 00.
- When the first clock pulse is applied, FF1 toggles at the negative-going edge of this pulse, therefore, Q1 goes from low to high.
- This becomes a positive-going signal at the clock input of FF2. so, FF2 is not affected, and hence, the state of the counter after one clock pulse is Q1 = 1 and Q2 = 0, i.e. 01.
- At the negative-going edge of the second clock pulse, FF1 toggles. So, Q1 changes from high to low and this negative-going signal applied to CLK of FF2 activates FF2, and hence, Q2 goes from low to high. Therefore, Q1 = 0 and Q2 = 1, i.e. 10 is the state of the counter after the second clock pulse.

- At the negative-going edge of the third clock pulse, FF1 toggles. So Q1 changes from a 0 to a 1. This becomes a positive-going signal to FF2, hence, FF2 is not affected. Therefore, Q2 = 1 and Q1 = 1, i.e. 11 is the state of the counter after the third clock pulse.
- At the negative-going edge of the fourth clock pulse, FF1 toggles. So, Q1 goes from a 1 to a 0. This negative-going signal at Q1 toggles FF2, hence, Q2 also changes from a 1 to a 0. Therefore, Q2 = 0 and Q1 = 0, i.e. 00 is the state of the counter after the fourth clock pulse.
- For subsequent clock pulses, the counter goes through the same sequence of states. So, it acts as a mod-4 counter with Q1 as the LSB and Q2 as the MSB. The counting sequence is thus 00, 01, 10, 11, 00, 01,..., etc.

# Two-bit Ripple Down-counter Using Negative Edge-triggered Flip-Flops



A 2-bit down-counter counts in the order 0, 3, 2, 1, 0, 3, ..., i.e. 00, 11, 10, 01, 00, 11, ..., etc.

## Two-bit Ripple Up-down Counter Using Negative Edge-triggered Flip-Flops



- An up-down counter is a counter which can count both in upward and downward directions.
- An up-down counter is also called a forward/ backward counter or a bidirectional counter.
- A control signal or a mode signal M is used to choose the direction of count.
- When M = 1 for up counting, Q1 is transmitted to clock of FF2 and when M = 0 for down counting, 1 is transmitted to clock of FF2

# Two-bit Ripple Up-counter Using Positive Edge-triggered Flip-Fops



- The  $\overline{a}$  output of the first FF is connected to the clock of FF2.
- The external clock signal is applied to the first flip-flop FF1.
- The FF1 toggles at the positive-going edge of each clock pulse and FF2 toggles whenever  $\overline{q}$  changes from a 0 to a 1.
- State transitions occur at the positive-going edges of the clock pulses.
- The counting sequence is 00, 01, 10, 11, 00, 01, ..., etc.

### Two-bit Ripple Up/ Down Counter Using Positive Edge-triggered Flip-Flops



When M = 1 for up co  $\overline{Q1}$  ng, is transmitted to the clock of FF2 and when M = 0 for down counting, Q1 is transmitted to the clock of FF2.

#### Design of Asynchronous

• To design an asynchronous counter, first write the counting sequence, then tabulate the values of reset signal R for various states of the counter and obtain the minimal expression for R or using K-map

• Provide a feedback such  $\frac{1}{R}$  hat R or resets all the FFs after the desired count.

#### Design of a Mod-6 Asynchronous

- A mod-6 counter has six stable states 000, 001, 010, 011, 100, and 101.
- When the sixth clock pulse is applied, the counter temporarily goes to 110 state, but immediately resets to 000 because of the feedback provided.
- It is a 'divide-by-6 counter', in the sense that it divides the input clock frequency by 6.
- It requires three FFs, because the smallest value of n satisfying the condition  $N \le 2^n$  is n = 3; three FFs can have eight possible states, out of which only six are utilized and the remaining two states 110 and 111, are invalid.
- If initially the counter is in 000 state, then after the first clock pulse it goes to 001, after the second clock pulse, it goes to 010, and so on. After the sixth clock pulse, it goes to 000.



For the design, write a truth table (Figure 12.7c) with the present state outputs  $Q_3$ ,  $Q_2$  and  $Q_1$  as the variables, and reset R as the output and obtain an expression for R in terms of  $Q_3$ ,  $Q_2$  and  $Q_1$ . That decides the feedback to be provided. From the truth table,  $R = Q_3Q_2$ . For active-LOW reset,  $\bar{R}$  is used. The reset pulse is of very short duration, of the order of nanoseconds and it is equal to the propagation delay time of the NAND gate used. The expression for R can also be determined as follows.

R = 0 for 000 to 101, R = 1 for 110, and R = X for 111 Therefore,

$$R = Q_3Q_2\bar{q}_1 + Q_3Q_2Q_1 = Q_3Q_2$$

#### <u>Design of a Mod-10 Asynchronous Counter</u> <u>Using T FFs (BCD/Decade)</u>

- A mod-10 counter is a decade counter.
- It is also called a BCD counter or a divide-by-10 counter.
- It requires four FFs (the smallest value of n satisfying the condition  $10 <= 2^n$ , is n = 4). So, there are 16 possible states, out of which ten are valid and the remaining six are invalid.
- The counter has ten stable states, 0000 through 1001, i.e. it counts from 0 to 9. The initial state is 0000 and after nine clock pulses it goes to 1001.



Figure 12.8 Asynchronous mod-10 counter using T flip-flops.

From the K-map,  $R = Q_4Q_2$ . So, feedback is provided from second and fourth FFs. For active-HIGH reset,  $Q_4Q_2$  is applied to the CLEAR terminal. For active-LOW reset,  $\overline{Q_4Q_2}$  is connected to  $\overline{CLR}$  of all the FFs.

#### Synchronous Counters

 Asynchronous counters are serial counters. They are slow because each FF can change state only if all the preceding FFs have changed their state. The propagation delay thus gets accumulated,

- Synchronous counters are counters in which all the FFs are triggered simultaneously (in parallel) by the clock-input pulses.
- Since all the FFs change state simultaneously in synchronization with the clock pulse, the propagation delays of FFs do not add together (as in ripple counters) to produce the overall delay.

#### Design of Synchronous

• For a systematic design of synchronous counters, the following procedure is used.

#### Step 1. Number of flip-flops:

Step 2. State diagram: (A state diagram, which can also be called the transition diagram, is a graphical means of depicting the sequence of states through which the counter progresses.)

Step 3. Choice of flip-flops and excitation table:

Step 4. Minimal expressions for excitations:

# The excitation tables of various flip-flops used in the counters

| PS    | NS        | Required inputs |   |  |  |
|-------|-----------|-----------------|---|--|--|
| $Q_n$ | $Q_{n+1}$ | S               | R |  |  |
| 0     | 0         | 0               | × |  |  |
| 0     | 1         | 1               | 0 |  |  |
| 1     | 0         | 0               | 1 |  |  |
| 1     | 1         | ×               | 0 |  |  |

| (a) S | S.P | FF | exci | tati | ion | tabl | e |
|-------|-----|----|------|------|-----|------|---|

| PS    | NS                   | Required input |  |  |  |
|-------|----------------------|----------------|--|--|--|
| $Q_n$ | $\overline{Q_{n+1}}$ | D              |  |  |  |
| 0     | 0                    | 0              |  |  |  |
| 0     | 1                    | 1              |  |  |  |
| 1     | 0                    | 0              |  |  |  |
| 1     | 1                    | 1              |  |  |  |

(c) D FF excitation table

| PS    | NS        | Required inputs |   |  |  |
|-------|-----------|-----------------|---|--|--|
| $Q_n$ | $Q_{n+1}$ | J               | K |  |  |
| 0     | 0         | 0               | × |  |  |
| 0     | 1         | 1               | × |  |  |
| 1     | 0         | ×               | 1 |  |  |
| 1     | 1         | ×               | 0 |  |  |

(b) J-K FF excitation table

| PS    | NS                   | Required input |  |  |  |
|-------|----------------------|----------------|--|--|--|
| $Q_n$ | $\overline{Q_{n+1}}$ | T              |  |  |  |
| 0     | 0                    | 0              |  |  |  |
| 0     | 1                    | 1              |  |  |  |
| 1     | 0                    | 1              |  |  |  |
| 1     | 1                    | 0              |  |  |  |

<sup>(</sup>d) T FF excitation table

#### <u>Design of a Synchronous 3-bit Up</u> <u>Counter Using J-K FFs</u>

- Step 1. Determine the number of flip-flops required: A 3-bit up-counter requires 3 flip-flops. The counting sequence is 000, 001, 010, 011, 100, 101, 110, 111, 000 ...
- Step 2. Draw the state diagram: The state diagram of the 3-bit upcounter is drawn as shown in Figure 12.16a.
- Step 3. Select the type of flip-flops and draw the excitation table: JK flip-flops are selected and the excitation table of a 3-bit up-counter using J-K flip-flops is drawn as shown in Figure 12.16b.
- Step 4. Obtain the minimal expressions: From the excitation table it is seen that,  $J_1 = K_1 = 1$ , because all the entries for  $J_1$  and  $K_1$  are either a 1 or an X. The K-maps for excitations based on the excitation table and the minimal expressions for excitations  $J_3$ ,  $K_3$ ,  $J_2$ , and  $K_2$  in terms of the present outputs  $Q_3$ ,  $Q_2$ , and  $Q_1$  obtained by minimizing the K-maps are shown in Figure 12.17.

Also observing the up counting sequence, we can conclude that  $Q_1$  changes state for every clock pulse. So FF<sub>1</sub> has to be in toggle mode. Therefore  $J_1 = K_1 = 1$ .  $Q_2$  changes state whenever  $Q_1$  is 1, i.e. FF<sub>2</sub> toggles whenever  $Q_1$  is 1. Therefore  $J_2 = K_2 = Q_1$ .  $Q_3$  changes state whenever  $Q_2 = 1$  and  $Q_1 = 1$ ; that means, FF<sub>3</sub> toggles whenever  $Q_1$   $Q_2 = 1$ . Therefore  $J_3 = K_3 = Q_1$   $Q_2$ .



| PS NS |    |                |       |    | Required excitations |       |                |                |                |                |   |
|-------|----|----------------|-------|----|----------------------|-------|----------------|----------------|----------------|----------------|---|
| $Q_3$ | Q2 | Q <sub>1</sub> | $Q_3$ | Q2 | Q <sub>1</sub>       | $J_3$ | K <sub>3</sub> | J <sub>2</sub> | K <sub>2</sub> | J <sub>1</sub> | K |
| 0     | 0  | 0              | 0     | 0  | 1                    | 0     | ×              | 0              | X              | 1              | X |
| 0     | 0  | 1              | 0     | 1  | 0                    | 0     | X              | 1              | X              | X              | 1 |
| 0     | 1  | 0              | 0     | 1  | 1                    | 0     | X              | X              | 0              | 1              | X |
| 0     | 1  | 1              | 1     | 0  | 0                    | 1     | ×              | X              | 1              | X              | 1 |
| 1     | 0  | 0              | 1     | 0  | 1                    | ×     | 0              | 0              | X              | 1              | X |
| 1     | 0  | 1              | 1     | 1  | 0                    | ×     | 0              | 1              | X              | ×              | 1 |
| 1     | 1  | 0              | 1     | 1  | 1                    | ×     | 0              | ×              | 0              | 1              | × |
| 1     | 1  | 1              | 0     | 0  | 0                    | ×     | 1              | ×              | 1              | ×              | 1 |

(b) Excitation table

Figure 12.16 A 3-bit up-counter.



Figure 12.17 Karnaugh maps for a 3-bit up-counter.

#### <u>Design of Synchronous 3-bit</u> <u>Dow</u>n-counter



Figure 12.18 A 3-bit down-counter.



Figure 12.19 K-maps for a three-bit down counter using J-K FFs.

### <u>Design of a Synchronous 3-bit</u> <u>Up-down Counter Using J-K FFs</u>



**Figure 12.13** Synchronous 3-bit up-down counter.











Figure 12.15 Logic diagram of the synchronous 3-bit up-down counter using J-K

### <u>Design of a Synchronous</u> <u>Modulo-10 up/ down Counter</u>

- **ttes արաբ** արաթեթ of flip-flops:
- A modulo-10 counter has 10 states and so it requires 4 FFs. (10  $\leq 2^4$ ). 4-FFs can have 16 states. So out of 16, six states (1010 through 1111) are invalid.
- The entries for excitations corresponding to invalid states are don't cares.
- For selecting up and down modes a control or mode signal is required. Let us say it counts up when the mode signal M = 1 and counts down when M = 0.
- The clock signal is applied to all the FFs simultaneously.





 $\mathsf{T_4} = \mathsf{Q_4} \mathsf{Q_1} \mathsf{M} + \overline{\mathsf{Q}_3} \overline{\mathsf{Q}_2} \overline{\mathsf{Q}_1} \overline{\mathsf{M}} + \mathsf{Q_3} \mathsf{Q_2} \mathsf{Q_1} \mathsf{M}$ 



 $\mathsf{T}_3 = \mathsf{Q}_4 \overline{\mathsf{Q}}_1 \overline{\mathsf{M}} + \mathsf{Q}_2 \mathsf{Q}_1 \mathsf{M} + \mathsf{Q}_3 \overline{\mathsf{Q}}_2 \overline{\mathsf{Q}}_1 \overline{\mathsf{M}}$ 

$$T_2 = Q_4 \bar{\circ}_1 \bar{\mathsf{M}} + \bar{\circ}_4 Q_1 M + Q_2 \bar{\circ}_1 \bar{\mathsf{M}} + Q_3 \bar{\circ}_1 \bar{\mathsf{M}}$$

```
T_4 = \Box m(0, 15, 16, 19) + d(20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31)
T_3 = \Box m(7, 8, 15, 16) + d(20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31)
T_2 = \Box m(3, 4, 7, 8, 11, 12, 15, 16) + d(20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31)
```



#### <u>Home Work</u>

- 1. Design a Modulo-9 Synchronous Counter Using T FFs.
- 2. Design of a Synchronous Mod-6 Counter Using J-K FFs

#### <u>Design of a Synchronous Modulo-6</u> <u>Gray Code Counter</u>



| PS    |   |       | NS    |       |                | Required Excitations |                |                |  |
|-------|---|-------|-------|-------|----------------|----------------------|----------------|----------------|--|
| $Q_3$ | Q | $Q_1$ | $Q_3$ | $Q_2$ | Q <sub>1</sub> | T <sub>3</sub>       | T <sub>2</sub> | T <sub>1</sub> |  |
| 0     | 0 | 0     | 0     | 0     | 1              | 0                    | 0              | 1              |  |
| 0     | 0 | 1     | 0     | 1     | 1              | 0                    | 1              | 0              |  |
| 0     | 1 | 1     | 0     | 1     | 0              | 0                    | 0              | 1              |  |
| 0     | 1 | 0     | 1     | 1     | 0              | 1                    | 0              | 0              |  |
| 1     | 1 | 0     | 1     | 1     | 1              | 0                    | 0              | 1              |  |
| 1     | 1 | 1     | 0     | 0     | 0              | 1                    | 1              | 1              |  |

(b) Excitation table





## <u>Design of a Synchronous</u> <u>Modulo-10 Gray Code Counter</u>



**Figure 12.29** Synchronous mod-10 Gray code counter.





## <u>Design of a Synchronous BCD</u> <u>Counter Using J-K FFs</u>



| PS             |                |       |                | NS               |       |                |                | Required excitations |                |                |                |                |                |    |                |
|----------------|----------------|-------|----------------|------------------|-------|----------------|----------------|----------------------|----------------|----------------|----------------|----------------|----------------|----|----------------|
| Q <sub>4</sub> | Q <sub>3</sub> | $Q_2$ | Q <sub>1</sub> | $\overline{Q_4}$ | $Q_3$ | Q <sub>2</sub> | Q <sub>1</sub> | J <sub>4</sub>       | K <sub>4</sub> | J <sub>3</sub> | K <sub>3</sub> | J <sub>2</sub> | K <sub>2</sub> | J1 | K <sub>1</sub> |
| 0              | 0              | 0     | 0              | 0                | 0     | 0              | 1              | 0                    | ×              | 0              | ×              | 0              | ×              | 1  | ×              |
| 0              | 0              | 0     | 1              | 0                | 0     | 1              | 0              | 0                    | ×              | 0              | ×              | 1              | ×              | ×  | 1              |
| 0              | 0              | 1     | 0              | 0                | 0     | 1              | 1              | 0                    | ×              | 0              | ×              | ×              | 0              | 1  | ×              |
| 0              | 0              | 1     | 1              | 0                | 1     | 0              | 0              | 0                    | ×              | 1              | ×              | ×              | 1              | ×  | 1              |
| 0              | 1              | 0     | 0              | 0                | 1     | 0              | 1              | 0                    | ×              | ×              | 0              | 0              | ×              | 1  | ×              |
| 0              | 1              | 0     | 1              | 0                | 1     | 1              | 0              | 0                    | ×              | ×              | 0              | 1              | ×              | ×  | 1              |
| 0              | 1              | 1     | 0              | 0                | 1     | 1              | 1              | 0                    | ×              | ×              | 0              | ×              | 0              | 1  | ×              |
| 0              | 1              | 1     | 1              | 1                | 0     | 0              | 0              | 1                    | ×              | ×              | 1              | ×              | 1              | ×  | 1              |
| 1              | 0              | 0     | 0              | 1                | 0     | 0              | 1              | ×                    | 0              | 0              | ×              | 0              | ×              | 1  | ×              |
| 1              | 0              | 0     | 1              | 0                | 0     | 0              | 0              | ×                    | 1              | 0              | ×              | 0              | ×              | ×  | 1              |

(b) Excitation table

Figure 12.32 Synchronous BCD (mod-10) counter.



Figure 12.33 K-maps for excitations of synchronous BCD counter using J-K flip-



# Design a type T counter that goes through states 0, 3, 5, 6, 0, 3, 5 . ...

- Step 1. The number of flip-flops:
- Three FFs can have 8 states, out of which states 000, 011, 101, 110 are valid and states 001, 010, 100, 111 are invalid. The entries for excitations corresponding to invalid states are don't cares.



|       | PS             |                |                  | NS             |    | Required excitations |                |                |  |  |
|-------|----------------|----------------|------------------|----------------|----|----------------------|----------------|----------------|--|--|
| $Q_3$ | Q <sub>2</sub> | Q <sub>1</sub> | $\overline{Q_3}$ | Q <sub>2</sub> | Q, | T <sub>3</sub>       | T <sub>2</sub> | T <sub>1</sub> |  |  |
| 0     | 0              | 0              | 0                | 1              | 1  | 0                    | 1              | 1              |  |  |
| 0     | 1              | 1              | 1                | 0              | 1  | 1                    | 1              | 0              |  |  |
| 1     | 0              | 1              | 1                | 1              | 0  | 0                    | 1              | 1              |  |  |
| 1     | 1              | 0              | 0                | 0              | 0  | 1                    | 1              | 0              |  |  |

(b) Excitation table









#### Question

• Design a type D counter that goes through states 0, 1, 2, 4, 0, .... The undesired (unused) states must always go to zero (000) on the next clock pulse.

#### Solution

Step 1. The number of flip-flops: This counter has only four stable states 0, 1, 2 and 4 (000, 001, 010, 100), but it requires three FFs because it counts 4 (100) as well. Three FFs can have eight states. So, the remaining four states (011, 101, 110, 111) are undesired. These undesired states must go to 000 after the next clock pulse. So, no don't cares.

Step 2. The state diagram: The state diagram of the 0, 1, 2, 4, 0, ... counter is drawn as shown in Figure 12.45a.

Step 3. The type of flip-flops and the excitation table: D flip-flops are selected and the excitation table of the counter using D FFs is written as shown in Figure 12.45b.



**Figure 12.45** Example 12.5: 0, 1, 2, 4, 0, ... counter.

Step 4. The minimal expressions: From the excitation table we can see that no minimization is possible. So the expressions for excitations read from the excitation table are:

$$D_3 = \bar{a}_3 Q_2 \bar{a}_1; D_2 = \bar{a}_3 \bar{a}_2 Q_1; D_1 = \bar{a}_3 \bar{a}_2 \bar{a}_1$$



**Figure 12.46** Example 12.5: Logic diagram of type D counter that goes through states 0, 1, 2, 4, 0, ....

# Design a J-K counter that goes through states 3, 4, 6, 7 and 3.....



(a) State diagram

|       | PS    |                |       | NS             |    | Required excitations |                |    |                |   |                |  |
|-------|-------|----------------|-------|----------------|----|----------------------|----------------|----|----------------|---|----------------|--|
| $Q_3$ | $Q_2$ | Q <sub>1</sub> | $Q_3$ | Q <sub>2</sub> | Q, | $J_3$                | K <sub>3</sub> | J2 | K <sub>2</sub> | J | K <sub>1</sub> |  |
| 0     | 1     | 1              | 1     | 0              | 0  | 1                    | X              | X  | 1              | X | 1              |  |
| 1     | 0     | 0              | 1     | 1              | 0  | X                    | 0              | 1  | X              | 0 | X              |  |
| 1     | 1     | 0              | 1     | 1              | 1  | X                    | 0              | X  | 0              | 1 | X              |  |
| 1     | 1     | 1              | 0     | 1              | 1  | X                    | 1              | X  | 0              | X | 0              |  |

(b) Excitation table











**Figure 12.49** Example 12.3: Logic diagram of the J-K counter that goes through states 3, 4, 6, 7, 3, ....

### **Shift Register Counters**

- One of the applications of shift registers is that they can be arranged to form several types of counters.
- Shift register counters are obtained from serial-in, serial-out shift registers by providing feedback from the output of the last FF to the input of the first FF.
- The most widely used shift register counters are
- 1. Ring Counter
- 2. Twisted Ring Counter (Johnson Counter)

### Ring Counter



Figure 12.59 State diagram and sequence table of a 4-bit ring counter.



Figure 12.57 Logic diagram of a 4-bit ring counter using D flip-flops.



**Figure 12.58** Logic diagram of a 4-bit ring counter using J-K flip-flops.

- Initially, the first FF is preset to a 1.
- So, the initial state is 1000, i.e. Q1 = 1, Q2 = 0, Q3 = 0 and Q4 = 0.
- After each clock pulse, the contents of the register are shifted to the right by one bit and Q4 is shifted back to Q1.
- The sequence repeats after four clock pulses.



**Figure 12.60** Timing diagram of a 4-bit ring counter.

## <u>Twisted Ring Counter (Johnson Counter)</u>

- This counter is obtained from a serial-in, serial-out shift register by providing feedback from the inverted output of the last FF to the D input of the first FF.
- The Q output of each stage is connected to the D input of the next stage, but the output of the la stage is connected to the D input of first stage, therefore, the name twisted ring counter.



Figure 12.63 State diagram and sequence table of a twisted ring counter.



**Figure 12.61** Logic diagram of a 4-bit twisted ring counter using D flip-flops.



**Figure 12.62** Logic diagram of a 4-bit twisted ring counter using J-K flip-flops.



Figure 12.64 Timing diagram of a 4-bit twisted ring counter.