# EE6320 RF Integrated Circuits Project: PA Design

### PA Performance Summary Table

| Design Parameter                     | Design Metric                                   | Performance          | Specification |
|--------------------------------------|-------------------------------------------------|----------------------|---------------|
| Output P1dB                          | f <sub>o</sub> = 5.17 GHz                       | +10.4068 dBm         | ≥ +10 dBm     |
|                                      | f <sub>o</sub> = 5.245 GHz                      | +11.3505 dBm         | > +10 dBm     |
|                                      | f <sub>o</sub> = 5.32 GHz                       | +12.4042 dBm         | ≥ +10 dBm     |
| AM-PM Deviation<br>(at P1dB)         | $f_{\rm o}$ = 5.17 GHz                          | 1.2821 degrees       | ≤ 5 degrees   |
|                                      | f <sub>o</sub> = 5.245 GHz                      | 0.7929 degrees       | ≤ 5 degrees   |
|                                      | $f_{\circ}$ = 5.32 GHz                          | 0.0168 degrees       | ≤ 5 degrees   |
| Voltage Gain<br>(from Gate to Drain) | f <sub>o</sub> = 5.17 GHz                       | 10.64679 V/V         | ≥ 2           |
|                                      | f <sub>o</sub> = 5.245 GHz                      | 10.9020 V/V          | ≥ 2           |
|                                      | $f_{\rm o}$ = 5.32 GHz                          | 11.16355 V/V         | ≥ 2           |
| Power<br>(at 5.245 GHz)              | PA Average Consumption (excluding bias)         | 5.5707 mW            | Minimize      |
|                                      | Bias Circuit Consumption                        | <b>52</b> μ <b>A</b> | Minimize      |
| Other                                | Sum of all Capacitances (including ac coupling) | <b>2</b> μ <b>F</b>  | -             |
|                                      | Inductance Used                                 | 7 nH                 | -             |
|                                      | Device Width                                    | <b>1</b> μ <b>m</b>  | -             |
|                                      | Simulator Used                                  | Cadence Virtuoso     | -             |

Name: ANIRUDH B S Roll No: EE21B019

### **PA Schematic**



### **Component Values Table**

| MOS Amplifier = (W = 1 $\mu$ m, L = 300 nm)      | Drain Tank = (L = 5 nH)     |  |
|--------------------------------------------------|-----------------------------|--|
| Current Mirror MOS = (W = 1 $\mu$ m, L = 300 nm) | Bias Current = 52 μA        |  |
| R_bias = 1 MΩ, C_coupling = 1 $\mu$ F            | V_DD = 1.2 V, R_load = 50 Ω |  |

### **Design Procedure**

- 1. Hand Calculations were performed to find the initial starting point of design
- 2. Using the hand calculations, the simulation was performed. Specifications were not met.
- 3. The P1dB compression point was lower compared to the specification. The bias current was increased to meet this specification.
- 4. Several iterations were performed to meet the specification
- 5. All the specifications are met.

Path : ee21b019@ams117~/PA/PA

### Output 1dB Compression Point Plots At 5.17 GHz



### At 5.245 GHz



### At 5.32 GHz



### **AM-PM Deviation Plots**

At 5.17 GHz



At 5.245 GHz



At 5.32 GHz



## PA Voltage Gain Plot (from Gate to Drain)



Current through VDD Plot (at 5.245 GHz)



