# Lab 12: Pipeline Fetch and Decode

Jiasen Zhou, Jon Johnston April 27, 2019

## 1 Executive Summary

The goal of this lab was to pipeline the Fetch and Decode stages of the finished datapath. The Execute, Memory, and Writeback stages are commented out to isolate the Fetch and Decode stages of the datapath. The pipeline buffers between the stages are added so that the datapath stil operated correctly. The lab is successful, and the Fetch and Decode stages of the datapath are now pipelined.

## 2 Test Report

To verify operation of these modules, this lab required one test bench.

1. Pipeline Test Bench

### 2.1 Pipeline Test Bench

The Pipeline Test Bench contains:

- 1. Inputs
  - (a) branch\_target branch address
  - (b) pc\_src the control of branch mux
  - (c) reset set the current pc to be 0

#### 2. Outputs

(a) uncond\_branch\_id, branch\_id, mem\_read\_id, mem\_to\_reg\_id, mem\_write\_id, ALU\_src\_id, reg\_write\_id, ALU\_op\_id, opcode\_id, read\_data1\_id, read\_data2\_id, sign\_extended\_output\_id, cur\_pc\_id - control signals that stored in buffer

The pipelined datapath takes the standard ten instructions and runs them through the Fetch and Decode stages to ensure that the correct values are being operated on in each stage. Operation of the testbench is verified by comparing the Simulation Results with the Expected Results Table. The pipelined Fetch and Decode stages operate as expected.

Figure 1: Expected table of the Pipeline test.

| rigure 1. Expected table of the ripeline test. |     |                |     |                   |     |                         |         |                         |     |                   |     |                   |     |                   |            |                   |     |               |        |
|------------------------------------------------|-----|----------------|-----|-------------------|-----|-------------------------|---------|-------------------------|-----|-------------------|-----|-------------------|-----|-------------------|------------|-------------------|-----|---------------|--------|
| Fetch                                          |     |                |     | Decode            |     |                         | Execute |                         |     | rte               |     | Memory            |     |                   | Write Back |                   |     |               |        |
| Input                                          | Src | Output         | Dst | Input             | Src | Output                  | Dst     | Input                   | Src | Output            | Dst | Input             | Src | Output            | Dst        | Input             | Src | Output        | Dst    |
| pc_src                                         | iM  |                |     |                   |     |                         |         |                         |     |                   |     |                   |     | pc_src            | ΙF         |                   |     |               | $\Box$ |
| branch_target                                  | ΙE  |                |     |                   |     |                         |         |                         |     | branch_target     | iF  |                   |     |                   |            |                   |     |               | Т      |
|                                                |     | cur_pc_if      | iD  | cur_pc_if         | iF  | cur_pc_id               | iE      | cur_pc_id               | iD  | cur_pc_ie         | iM  | cur_pc_ie         | iΕ  | cur_pc_im         | iW         |                   |     |               | Т      |
|                                                |     | instruction_if | iD  | instruction_if    | iF  |                         |         |                         |     |                   |     |                   |     |                   |            |                   |     |               | Т      |
|                                                |     |                |     | write_data_iw     | iW  |                         |         |                         |     |                   |     |                   |     |                   |            |                   |     | write_data_iv | / iD   |
|                                                |     |                |     | write_register_iw | iW  | write_register_id       | iW      | write_register_id       |     | write_register_ie |     | write_register_ie |     | write_register_im |            | write_register_im | iD  | write_data_iv | / ID   |
|                                                |     |                |     | reg_write_iw      | iW  | reg_write_id            | iW      | reg_write_id            |     | reg_write_ie      |     | reg_write_ie      |     | reg_write_im      |            | reg_write_im      | ID  | reg_write_iw  | ID     |
|                                                |     |                |     |                   |     |                         |         |                         |     |                   |     |                   |     |                   |            |                   |     |               | Т      |
|                                                |     |                |     |                   |     | sign_extended_output_id |         | sign_extended_output_id | iD  |                   |     |                   |     |                   |            |                   |     |               | $\top$ |
|                                                |     |                |     |                   |     | uncondbranch_id         | iM      | uncondbranch_id         |     | uncondbranch_ie   |     | uncondbranch_ie   | iD  |                   |            |                   |     |               |        |
|                                                |     |                |     |                   |     | branch_id               | iM      | branch_id               |     | branch_ie         |     | branch_ie         | iD  |                   |            |                   |     |               |        |
|                                                |     |                |     |                   |     | mem_read_id             | IM      | mem_read_ld             |     | mem_read_le       |     | mem_read_le       | ID  |                   |            |                   |     |               |        |
|                                                |     |                |     |                   |     | mem_to_reg_id           | iW      | mem_to_reg_id           | iD  | mem_to_reg_ie     | iW  | mem_to_reg_ie     | iD  | mem_to_reg_im     | iW         | mem_to_reg_im     | iD  |               |        |
|                                                |     |                |     |                   |     | alu_op_id               | iE      | alu_op_id               | iD  |                   |     |                   |     |                   |            |                   |     |               |        |
|                                                |     |                |     |                   |     | mem_write_id            | iM      | mem_write_id            |     | mem_write_ie      |     | mem_write_ie      | iD  |                   |            |                   |     |               |        |
|                                                |     |                |     |                   |     | alu_src_id              | iD      | alu_src_id              | iD  |                   |     |                   |     |                   |            |                   |     |               |        |
|                                                |     |                |     |                   |     | read_data1_id           | ΙE      | read_data1_id           | ID  |                   |     |                   |     |                   |            |                   |     |               |        |
|                                                |     |                |     |                   |     | read_data2_id           | IE/IM   | read_data2_id           | ID  | read_data2_ie     |     | read_data2_ie     | ID  |                   |            |                   |     |               |        |
|                                                |     |                |     |                   |     | opcode_id               | iΕ      | opcode_id               | iD  |                   |     |                   |     |                   |            |                   |     |               | 1      |
|                                                |     |                |     |                   |     |                         |         |                         |     |                   |     |                   |     |                   |            |                   |     |               | 1      |
|                                                |     |                |     |                   |     |                         |         |                         |     | alu_result_ie     | iM  | alu_result_ie     | iΕ  |                   | Ľ          |                   |     |               |        |
|                                                |     |                |     |                   |     |                         |         |                         |     | zero_ie           | IM  | zero_ie           | ΙE  |                   |            |                   |     |               |        |
|                                                |     |                |     |                   |     |                         |         |                         |     |                   |     |                   |     |                   |            |                   |     |               |        |
|                                                |     |                |     |                   |     |                         |         |                         |     |                   |     |                   |     | read_data_im      | iW         | read_data_im      | iM  |               | Т      |

Figure 2: Timing Diagram of the Pipeline test.



## 3 Code Appendix

Listing 1: Verilog code for testing the pipelined datapath

```
'include "definitions.vh"
module pipeline;
    reg reset;
    wire ['INSTR_LEN-1:0] instruction_if;
    wire uncond_branch_id, branch_id,
         mem_read_id, mem_to_reg_id,
         mem_write_id, reg_write_id,
         ALU_src_id, clk;
         // Future
         /* zero_ie , pc_src , uncond_branch_ie ,
         branch_ie, mem_read_ie, mem_to_reg_ie,
         mem\_to\_reg\_im, mem\_write\_ie, reg\_write\_ie,
         reg_write_im, reg_write_iw,*/
    wire [1:0] ALU_op_id;
    wire [4:0] write_register_id;
         // Future
         /* write_register_ie, write_register_im,
         write_register_iw*/
    wire ['WORD-1:0]
         cur_pc_if, cur_pc_id,
         read_data1_id,
         read_data2_id,
         sign_extended_output_id;
         // Future
         /* branch_target, cur_pc_ie, cur_pc_im,
         read_{-}data_{-}im, read_{-}data2_{-}ie, write_{-}data_{-}iw,
          alu_result_ie*/
    wire [10:0] opcode_id;
    // Temporary Registers for Simulation
    reg pc_src, uncond_branch_ie, branch_ie,
        mem_read_ie, mem_to_reg_ie, mem_write_ie,
        reg_write_ie , reg_write_iw;
    reg [4:0] write_register_iw;
    reg ['WORD-1:0] branch_target, cur_pc_ie,
        read_data2_ie , write_data_iw;
    // Base Clock
    oscillator r_clk(.clk(clk));
```

```
// Fetch Stage
fetch fetch_mod(
    .clk(clk),
    .reset (reset),
    .branch_target(branch_target),
    .pc_src(pc_src),
    .instruction_if(instruction_if),
    . cur_pc_if (cur_pc_if));
// Decode Stage
iDecode decode_mod(
    .cur_pc_if(cur_pc_if),
    .cur_pc_id (cur_pc_id),
    .write_data_iw (write_data_iw),
    . write_register_iw ( write_register_iw ),
    . write_register_id ( write_register_id ),
    .reg_write_iw (reg_write_iw),
    .reg_write_id (reg_write_id),
    .instruction_if(instruction_if),
    .uncond_branch_id (uncond_branch_id),
    .branch_id(branch_id),
    . mem_read_id ( mem_read_id ) ,
    . mem_to_reg_id ( mem_to_reg_id ) ,
    .mem_write_id (mem_write_id),
    . ALU_src_id (ALU_src_id),
    .write_clk(clk),
    . ALU_op_id (ALU_op_id),
    .read_data1_id (read_data1_id),
    .read_data2_id (read_data2_id),
    . sign_extended_output_id ( sign_extended_output_id ) .
    .opcode_id(opcode_id));
// iExecute Buffer Simulation
always @(posedge clk)
begin
    uncond_branch_ie <= uncond_branch_id;
    branch_ie <= branch_id;
    mem_read_ie <= mem_read_id;
    mem_to_reg_ie <= mem_to_reg_id;
    mem_write_ie <= mem_write_id;
    reg_write_ie <= reg_write_id;</pre>
    cur_pc_ie <= cur_pc_id;</pre>
    read_data2_ie <= read_data2_id;</pre>
end
  Future Modules
```

```
iExecute execute_mod(
            pc_in(cur_pc),
            . read_{-}data1 (read_{-}data1),
            . read_{-}data2 (read_{-}data2),
            . sign_{-}extend(sign_{-}extended_{-}output_{-}id),
            .opcode(opcode_id),
            . alu_-op(ALU_-op),
            . alu_-src(ALU_-src),
            . alu_r result (alu_r result),
            .zero(zero),
            . branch_target(branch_target));
       iMemory memory_mod(
            .im_{-}clk(clk),
            . alu_r result (alu_r result),
            . read_-data2 (read_-data2),
            .mem\_read(mem\_read),
            .mem_{-}write(mem_{-}write),
            .zero(zero),
            .branch(branch),
            . uncondbranch (uncond_branch),
            . read_-data (read_-data),
            . pc\_src(pc\_src));
       iWrite_{-}back writeback_{-}m (
            . read_-data (read_-data),
            . alu_r result (alu_r result),
            . MemtoReg(mem\_to\_reg),
            . write_data(write_data));
initial
    begin
        reset = 1;
        pc_src = 0;
        branch_target = 0;
        reg_write_iw = 0;
        write_register_iw = 0;
        write_data_iw = 0; \#5
        reset = 0; #40
   $finish;
    end
endmodule
```