# FLAT CORDIC: A Unified Architecture for high-speed generation of Trigonometric and Hyperbolic functions

### Bimal Gisuthan and TSrikanthan

Center for High Performance Embedded Systems Nanyang Technological University Singapore-639798

Abstract-The significant advances in VLSI technology provided the impetus for porting algorithms into architectures. The CORDIC algorithm reigned supreme in this regard due to its canny ability to decimate trigonometric and hyperbolic functions with simple shift and add operations. Despite further refinements of the algorithm with the introduction of redundant arithmetic and higher radix CORDIC techniques, in terms of circuit latency and performance, the iterative nature remains to be the major bottleneck for further optimization. Although several techniques have been proposed to minimize this drawback, a technique known as flat CORDIC aims to eliminate it completely. In flat CORDIC, the conventional X and Y recurrences are successively substituted to express the final vectors in terms of the initial vectors. This results in a single equation to compute the complex trigonometric and hyperbolic functions. In this paper, the techniques devised for the VLSI efficient implementation of a 16-bit unified flat CORDIC architecture are presented. The 16-bit architecture has been synthesized using 0.35 µ CMOS process library. Finally, a detailed comparison with other major contributions show that the flat CORDIC based sine-cosine generators are, on an average, 30% faster with a significant 30% saving in silicon area.

## THE CO-ORDINATE ROTATION DIGITAL COMPUTER (CORDIC)

CORDIC (Coordinate Rotation Digital Computer) has received much attention since it can be used to compute a wide variety of arithmetic functions for various applications = using simple hardware components, mainly shifters and adders. The rotation of a vector over a desired angle is carried out by a series of micro-rotations in an iterative manner [1-4]. Flat CORDIC is a total transformation of the conventional Flat CORDIC is a total transformation of the conventional CORDIC into a parallelised version. By successive substitution of the CORDIC equations, it is possible to express the final equation in terms of the original inputs. This form of CORDIC achieves high gains in speed.  $Y_{N} = \begin{cases} \sum_{i=1}^{N} s_{i} 2^{-i} & -m \times \sum_{i=1}^{N-2} \sum_{j=i+1}^{N-1} \sum_{k=j+1}^{N} s_{i} s_{j} s_{k} s_{i}^{-1} 2^{-j} 2^{-k} \\ \sum_{i=1}^{N-2} \sum_{j=i+1}^{N-2} \sum_{k=j+1}^{N-2} \sum_{k=j+1}^{N-2} \sum_{k=1}^{N-1} \sum_{k=j+1}^{N} s_{i} s_{j} s_{k} s_{i}^{-1} 2^{-j} 2^{-k} 2^{-i} 2^{-m} \end{cases}$ 

## THE GENERALISEDFLAT CORDIC EQUATION

In an N-bit Flat CORDIC, the final values of Xand YN are expressed in terms of X and Y<sub>0</sub> for the parallel implementation of the CORDIC algorithm. This is achieved The equations demonstrate a completeparallelisation of

equations. The final equations of the flat CORDIC can be derived from the basic CORDIC equations as follows: CORDIC algorithm for the rotation mode in circular coordinate system is characterised by the following basic equations:

$$X_{i+1} = X_i - s_i m \Upsilon 2^{-i}$$
  
 $Y_{i+1} = Y_i + s_i X_i 2^{-i}$ 

where, Xi and Yi represent the magnitude of X and Y coordinates respectively and represents the signed digit which determines the polarity of (i+th)iteration. The variable 'm' is the co-ordinate parameter, which has a value of '+1' for circular mode and '-1' for hyperbolic mode of operation. Elaborating the equations for the (i)th iteration

$$X_{i+2} = X_{i+1} - s_{i+1} m Y_{i+1} 2^{-(i+1)}$$
  

$$Y_{i+2} = Y_{i+1} + s_{i+1} X_{i+1} 2^{-(i+1)}$$

Substituting the values of X and Yi+1 into the above equation,

$$\begin{split} X_{i+2} &= X_i (1 - m s_i s_{i+1} 2^{-i} 2^{-(i+1)}) - m Y_i (s_i 2^{-i} + s_{i+1} 2^{-(i+1)}) \\ Y_{i+2} &= Y_i (1 - m s_i s_{i+1} 2^{-i} 2^{-(i+1)}) + X_i (s_i 2^{-i} + s_{i+1} 2^{-(i+1)}) \end{split}$$

Proceeding in this manner by expressing the value of X and Y after N iterations in terms of the input values of X and Y coordinates, a generalised equation for Flat-CORDIC can be easily derived. Since X=1 and  $Y_0=0$  for sine/cosine computations, the generalised Flat CORDIC equations can be

$$=\begin{bmatrix} 1-m\sum_{i=1}^{N-1}\sum_{j=i+1}^{N}s_{i}s_{j}2^{-i}2^{-j}+\sum_{i=1}^{N-3}\sum_{j=i+1}^{N-2}\sum_{k=j+1}^{N-1}\sum_{k=k+1}^{N}s_{i}s_{j}s_{k}s_{1}2^{-i}2^{-j}2^{-k}2^{-l} \\ \\ ......+\begin{cases} \sum_{i=l}^{1}\sum_{j=i+1}^{2}\sum_{k=j+1}^{3}.... \\ \sum_{r=q+1}^{N-2}\sum_{s=r+1}^{N-1}\sum_{t=s+1}^{N}s_{i}s_{j}s_{k}...s_{t}2^{-i}2^{-j}2^{-k}...2^{-t} \end{bmatrix}$$

$$(1)$$

$$= \begin{pmatrix} \sum_{i=1}^{N} s_{i} 2^{-i} & -m \times \sum_{i=1}^{N-2} \sum_{j=i+1}^{N-1} \sum_{k=j+1}^{N} s_{i} s_{j} s_{k} 2^{-i} 2^{-j} 2^{-k} \\ + \sum_{i=1}^{N-4} \sum_{j=i+1}^{N-3} \sum_{k=j+1}^{N-2} \sum_{k=k+1}^{N-1} \sum_{m=l+1}^{N} s_{i} s_{j} s_{k} s_{i} s_{m} 2^{-i} 2^{-j} 2^{-k} 2^{-l} 2^{-m} \\ \dots + \begin{cases} 2 \sum_{j=1}^{3} \sum_{j=i+1}^{3} \sum_{k=j+1}^{4} \dots \sum_{r=q+1}^{N-1} \sum_{s=r+1}^{N} s_{i} s_{j} \dots s_{s} 2^{-i} 2^{-j} \dots 2^{-s} \end{cases}$$

$$(2)$$

by successive substitutions of and Yi in the basic CORDIC the conventional CORDIC algorithm, which is iterative in nature. The most significant aspect about the generalised

equations of the flat CORDIC is that the polarity of microrotations (also referred to as signed digits in this paper) needs to be precomputed. The N signed digits ( $s_2, s_3, \dots, s_{1.2}, s_{N-1}, s_N$ ), for N-bit accuracy, represent the polarity of N microrotations required to achieve the target angle. They can be derived from the individual bits of the N-bit binary representation of input angle, in (1, 0) format, by converting it into the signed binary number representation (SBNR) in (1, -1) format. This format for the polarity of micro-rotations is required to keep the final scaling factor constant. Once the signed digits are precomputed, the evaluation of the equation involves the summation of the positional valued products of the signed digits in different combinations. Each term consists  $y_{16}$  = of two parts namely the signed digit combination part and the positional value part as shown in Figure 1.

The cumulative index value (also referred to as channel number in this paper) of a term is defined as the sum of all the

negative indices associated with it. For example, the term here,  $E_{C-X}$  and  $E_{C-Y}$  are the error compensation factors in X " $s_1s_2s_3$   $2^{-1}2^{-2}2^{-3}$ ", has a cumulative index value of 6 and and  $Y_{16}$  respectively.

positional value of  $^{\circ}$ . The unravelling process as shown in The equations 3 and 4 can be expressed in a suitable way Equations 1 and 2 produces  $^{\circ}$  terms for both  $X_{N}$  and  $Y_{N}$ . to make it simpler for hardware implementation. The signed But the striking aspect of this equation is that not all terms at terms (polarity of micro-rotations) are segregated on the basis required for the computation of the functions. It is noteworth of the their positional values. For  $_{1}X_{N}$  the equation is that all the terms whose cumulative index values are greatex pressed as the summation of 18 channels (e.g., channel 3, than a certain value,  $E_{N}$  will not affect the accuracy of corresponding to a positional value of  $^{\circ}$ 2 to channel 20, computation (where,  $E_{N}$  is the internal accuracy required for corresponding to a positional value of  $^{\circ}$ 2). Therefore  $X_{16}$  can obtaining the N bit external accuracy). This value of  $E_{N}$  be expressed as typically  $N + \log N + 2$  in conventional CORDIC [2].

The value of  $\mathbb{R}$  determines the overall accuracy that can be achieved in a hardware realisation. The value of  $\mathbb{R}$ s fixed based on exhaustive error analysis of the equations and 2, and it was seen that the desired external accuracy car be achieved when  $\mathbb{R} = \mathbb{N} + \log \mathbb{N}$ , provided an error compensation factor is considered while computing the value of  $\mathbb{X}_N$  and  $\mathbb{Y}_N$ .

So for 16-bit Flat-CORDIC, the generalised Flat CORDIC equation with  $\mathbb{R}=20$  is given as,



Fig. 1. Partitioning the signed term

$$\mathbf{x}_{16} = \begin{bmatrix} 1 - \left\{ \begin{array}{l} \mathbf{m} \times (\mathbf{s}_{1} \mathbf{s}_{2} 2^{-1} 2^{-2} - \dots - \mathbf{s}_{1} \mathbf{s}_{23} 2^{-1} 2^{-23} \\ -\mathbf{s}_{2} \mathbf{s}_{3} 2^{-2} 2^{-3} - \dots - \mathbf{s}_{9} \mathbf{s}_{10} 2^{-9} 2^{-10} \right) \\ + \left( \mathbf{s}_{1} \mathbf{s}_{2} \mathbf{s}_{3} \mathbf{s}_{4} 2^{-1} 2^{-2} 2^{-3} 2^{-4} \\ + \dots + \mathbf{s}_{2} \mathbf{s}_{3} \mathbf{s}_{4} \mathbf{s}_{5} 2^{-2} 2^{-3} 2^{-4} 2^{-5} \\ + \dots + \mathbf{s}_{3} \mathbf{s}_{4} \mathbf{s}_{6} \mathbf{s}_{7} 2^{-3} 2^{-4} 2^{-6} 2^{-7} \right) + \mathbf{E}_{\mathbf{C} - \mathbf{X}} \end{bmatrix} \end{bmatrix}$$

$$(3)$$

$$\hat{s} = \begin{bmatrix}
s_1 2^{-1} + s_2 2^{-2} + \dots + s_{16} 2^{-16} \\
- m \times (s_1 s_2 s_3 2^{-1} 2^{-2} 2^{-3} - \dots - s_5 s_7 s_8 2^{-5} 2^{-7} 2^{-8}) \\
+ (s_1 s_2 s_3 s_4 s_5 2^{-1} 2^{-2} 2^{-3} 2^{-4} 2^{-5} \\
+ \dots + s_2 s_3 s_4 s_5 s_6 2^{-2} 2^{-3} 2^{-4} 2^{-5} 2^{-6}) + E_{C-Y}
\end{bmatrix}$$
(4)

where i varies from 1 to 16 and j varies from i+1 to 16, k varies from j+1 to 16 and m varies from k+1 to 16 Similarly,  $Y_6$  can be expressed as the summation of 20 positional channels (channel 1, corresponding to a positional value of  $2^1$ , to channel 20, corresponding to a positional value of  $2^{20}$ .

The signed terms can be reduced to be either '1' or '-1' with the help of a combiner, which comprises of mainly simple XOR gates. Once the signed terms are generated, the evaluation of the Equations 3 and 4 involves simply the summation of '1's and '-1's appropriately. The values of X and  $Y_N$  have to be scaled with an appropriate constant scaling factor to obtain the values of cosine/sine or cosm of the input angle respectively. The basic architecture for the evaluation of the generalised Flat-CORDIC equations is shown in Figure 2.



Fig. 2. Basic Flat CORDIC Architecture

 $Y_{16} =$ (sum of the signed digits -  $x_1$  (sum of 3's combinations of signed digits) + ((sum of 5's combinations of signed digits))

Hence, for the X<sub>6</sub> part, only the 4's combinations of the signed digits are affected by the mode parameter while only 3's combinations of the signed digits are affected for the Y part. For the 4's combination terms, a three input XOR gate, with 'm' as one of the inputs, can be used instead of an extra XOR gate. For the 3's combination terms an extra XOR gate is necessary as the 3's combination terms are used to generate the 5's combination terms. However, the maximum time taken by the combiner is still one 3-input XOR gate delay + one 2input XOR gate delay.

## The Channel Adder Arrays and Channel Combiner Units

The channel adder arrays computes the values of each The basic architecture of Flat-CORDIC, shown in Figurechannel/group output of the combiner (counts the number of 2, consists of 5 modules, namely the signed digit generator foo's and '1's). The channel combiner combines the outputs of pre-computation of the signed digits, a combiner module fothe channel adder arrays according to their cumulative index generating the signed terms of the final equation, the channel lues. The number of channel adder arrays inos/cosh and adder arrays for adding up the terms in individual channelsine sinh parts is 16 and 19 respectively. The channel adder the channel combiner for adding up the individual channel rays essentially consists of a CSA adder tree. The channel sums and a circuitry to achieve scaling factor compensation 00 has the maximum number of terms and takes a maximum The error compensation factors (i.e., Ex and E<sub>C-Y</sub>) can be time of three full adder delays + three half adder delays + two incorporated within either the channel combiner or the scalingbit CLA + one 6-bit CLA adder times. The channel factor compensation modules. In subsequent section of thisombiner is implemented using a 7-level CSA tree followed paper, the basic design of a 16-bit sine-cosine generator is by a 20-bit CLA. The channel combiner for sistent part is discussed.

#### The Precomputation Unit A.

The Splitdecompositon algorithm presented in Bimal et alD. is used for precomputing the signed digit or the polarity of will be compensated by the sixth iteration. Hence, the final iteration set for the unified 16-bit flat CORDIC is [1,2,3,4,4,5,6,6,7,8... 16]. More specific details regarding the The 16-bit flat CORDIC function generator, shown in Figure precomputation of the sign digits are presented in [5]

#### B. The Combiner Unit

CORDIC, (sum of 4's combinations of signed digits))= (1 - m [(sum ocalable and can be extended to higher accuracy as well. 2's combinations of signed digits) - th(sum of 4's combinations of signed digits)])

implemented in a similar manner. The next stage in the computation is the scaling factor compensation and this is discussed next.

# Scaling factor Compensation

micro-rotations. For the hyperbolic mode, the iteration set is A common multiplier was designed to perform the scaling different from that used in the rotation mode. In generalactor compensation for both the circular and hyperbolic iterations [4,13,40, 121... k, 3k+1] must be repeated as tanh modes. Since the scaling factors are constant ultiplexers in <sup>1</sup>2<sup>-i</sup> > 2<sup>-i</sup> [1]. The iteration set for the 16-bit hyperbolic modeconjunction with hardwired shifts can be employed to feed must therefore be chosen as [1,2,3,4,4,5,6,7,8... 13,13... 16]the appropriate values into the various arrays of the However, for the precomputation algorithm to be applied, thaultiplier. Four levels of full adders are required to realize sixth iteration needs to be repeated as well. The thirteentLCSA tree implementation. Figure 3 shows the complete iteration need not therefore beepeated as the resulting error architecture for the 16-bit Unified flat CORDIC architecture.

# III. RESULTS

3, was synthesized usin Synopsys design Compiler (version 99.05-4). The area-time measures of the synthesized design are shown in Table 1. A 0.35µ CMOS library was used to From the generalized equations for the unified flasynthesize the functionally simulatendetlist. The area and delay of the main components of the 16-bit flat CORDIC  $X_{16} = (1 - m \times (sum of 2's combinations of signed digits) + architecture are shown in Table 1. The architecture is fully$ 



Fig. 3. A Unified16-bit flat CORDIC architectu

Since CSA adders form the predominant component of the flat CORDIC architecture, the overall delay does not rise linearly with accuracy. The relation between the overall delay and the accuracy (in bits) is approximately logarithmic. Table 2 gives the performance comparison of the flat CORDIC architecture with other prominent works in literature. It is evident that flat CORDIC has 30% savings in both area and delay when compared to other CORDIC based sine/cosine generators

## III. CONCLUSION

In this paper, a unified flat CORDIGrchitectyure for generating trigonometric and hyperbolic functions has been presented. The equations for the flat CORDIC have been defined and a generalized architecture has been presented. The salient features of the flat CORDIC architecture have been demonstrated with the help of a 16-bit flat CORDIC. Based on the area-time parameters and the performance comparisons with other CORDIC based sine/cosine generators, it is evident that flat CORDIC sine/cosine generators are on an average 30% faster with a 30% saving on silicon area.

## REFERENCES

- [1] J. S. Walther, "A Unified Algorithm for Elementary Functions," *Proc. Spring. Joint Computing Conf.*, pp.379-385, 1971.
- [2] N. Takagi, T. Asada, and S. Yajima, "Redundant CORDIC Methods with a Constant Scaling Factor for Sine and Cosine Computation, IEEE Trans. Computers, vol.40, no.9, pp.989-995, 1991.
- [3] D. Timmermann, H. Hahn, and B. J.Hosticka, "Low Latency Time CORDIC Algorithms, IEEE Trans. Computers, 41(8), pp. 1010-1015, 1992.
- [4] H. Dawid and H. Meyr, "The Differential CORDIC Algorithm: Constant Scale Factor Redundant Implementation without Correcting Iterations/IEEE Trans. Computers, 45(3), pp. 307-318, 1996.
- [5] Bimal Gisuthan, "A Unified Architecture for Flat CORDIC", M.A.Sc. Thesis, School of Computer Engineering, Nanyang Technological University, Singapore, 2000.

Table 1 Area-time measures for 16-bit Flat-CORDIC

|                                                                 | CELL AREA<br>(1 unit = 52.9<br>sq. microns) | TIME (ns)                                         |
|-----------------------------------------------------------------|---------------------------------------------|---------------------------------------------------|
| Precomputation Unit                                             | 1251                                        | 3.25                                              |
| Combiner Unit                                                   | 1313                                        | 0.41                                              |
| Channel adder arrays                                            | 6322                                        | 5.94                                              |
| Channel Combiner                                                | 5687                                        | 5.34                                              |
| Scaling Factor<br>Compensation Unit                             | 2199                                        | 2.59                                              |
| TOTAL CELLAREA TOTAL interconnect A TOTALAREA CRITICAL PATH TIM | area = 2<br>= 2                             | 6096 units<br>4067 units<br>0163 units<br>7.53 ns |

Table 2 Performance Comparison

| CORDIC Design                            | Area units<br>in terms of<br>X | Time units (in terms<br>of full adder delay) |
|------------------------------------------|--------------------------------|----------------------------------------------|
| Non-redundant<br>CORDIC                  | 13 X                           | 256 ×T <sub>FA</sub>                         |
| RedundantCORDIC -Correcting Rotation [4] | 33 X                           | 68.5 ×T <sub>FA</sub>                        |
| DCORDIC [5]                              | 31 X                           | 57.5 ×T <sub>FA</sub>                        |
| Redundant<br>CORDIC-<br>Timmermann[17]   | 27 X                           | 52 ×T <sub>FA</sub>                          |
| Flat CORDIC                              | 18 X                           | 36 ×T <sub>FA</sub>                          |

 $X = 5(N + log_N)$  full adder areas  $T_{FA}$  - delay of one full adder