German University in Cairo Media Engineering and Technology Assoc. Prof. Dr. Hassan Soubra

## Embedded Systems, Winter Semester 2020 Practice Assignment 2

Discussion: 24/10/2020 - 29/10/2020

### Exercise 2-1 Nios II

#### Objective:

In this tutorial, you will realize a system that lights two LEDs from two switches. You will use the Altera FPGA board and Quartus II program.

It's not so easy to understand from the first time, but at the end you will be proud to achieve this really interesting tutorial.

- This project is a mix between hardware and software.
- You're indeed going to choose which parts of hardware you want, realize the design and then create a software library from this design. You will be able to create a program in C language and upload this program into the FPGA board.
- For that, the design hardware will be created with the Platform Designer (Qsys) and a file will be generated, that's del blinker.sopcinfo.
- With this file you will be able to create the BSP (Board Support Package) that it will be compiled with our user application in C language.
- The user application and the BSP will be created with SBT (Software Build Tools).
- These tools are composed of:
  - a) GCC (GNU Compiler Collection)
  - b) A special Nios II GNU C library
  - c) A HAL (Hardware Abstraction Layer)
- SBT is a tool based on Eclipse, a well-known open source IDE.
- You do not need to have Eclipse already installed because the Indigo version will be launched for you when you will decide to create your BSP. Indeed a hidden Eclipse was installed with your Quartus installation.
- After the compilation and the linkage of the user application and the BSP, a new file will be added: del\_blinker.elf. At this point, you will send it to the board in order to program it.
- Finally you will see the result directly on the board with red LEDs lit from switches.

# Step 1: New Project from Quartus:

a) Quartus  $\rightarrow$  File  $\rightarrow$  New Project Wizard



# b) Next

• Project Name: chip1

• Project Top-level Entity: chip1



c) Next  $\rightarrow$  Next  $\rightarrow$  Next

 $\bullet$  Family: MAX 10 (DA/DF/DC/SA/SC)

• Available devices: 10M50DAF484C7G



### d) Next $\rightarrow$ Next $\rightarrow$ Finish

Type ID Message

1 253020 Default device 10M08DAF484C8G is automatically selected for the device family MAX 10

# Step 2: Creating Components with Platform Designer:

a) Quartus  $\rightarrow$  Tools  $\rightarrow$  Platform Designer



- b) File  $\rightarrow$  Save
  - $\bullet \;$  File Name:  $\bf de1\_blinker.qsys.$



c) In your project directory you can now see a new file: de1\_blinker.qsys.



d) On the right you can see the  $clk \ 0$  clock in the  $System\ Contents$  tab.



e) Right click on  ${\bf clk\_0} \to {\rm Rename} \to {\rm Rename}$  it to  ${\bf clock\_main}$ 

#### Step 3: Adding Nios II Processor:

a) Look for the IP catalog tab in the top left of the Platform Designer (Qsys) window. Below the IP catalog tab, you can search for the various components you want to add to your Platform Designer (Qsys) based system.



b) Enter 'Nios' in the search tab and select the Nios II Processor (not the Classic Nios II) from the library be double clicking.



c) A configuration window will appear, in this select the **Nios II/e** processor. The 'e' stands for economy and the 'f' stands for fast. You will use the **economy** version in this tutorial.



d) The Nios II core is added on the **System Contents** with the name **nios2\_gen\_0**. Let's rename it to **nios2\_proc** by right clicking on the name, and selecting Rename.



e) You can see that the **data\_master** and **instruction\_master** are already linked to **debug\_mem\_slave** with a black line passing by a tiny black round.

For now don't worry about the system errors reported.

### Step 4: Adding a Memory:

a) IP Catalog  $\to$  Library  $\to$  Basic Functions  $\to$  On Chip Memory  $\to$  On-Chip Memory (RAM or ROM)  $\to$  Add



- b) The On-Chip Memory (RAM or ROM)'s module window appears and in the Size section, you will find the total memory size is 4096 bytes.
- c) This size is a bit short for our first example, so let's replace it by 65536.



d) Uncheck 'Initialize memory content'. This feature includes the software executable in the hardware image. If you do not, you will have a bug when trying to upload to the FPGA.



e) Click Finish. The **onchip\_memory2\_0** is added to the **System Contents**. Rename it to **onchip\_memory**.



### Step 5: Adding a First Parallel I/O (PIO) for Switches:

a) IP Catalog  $\rightarrow$  Library  $\rightarrow$  Processors and Peripherals  $\rightarrow$  Peripherals  $\rightarrow$  PIO (Parallel I/O)  $\rightarrow$  Add



- b) In the Basic Settings  $\rightarrow$  Width (1-32 bits)  $\rightarrow$  there is already 8 written. Even if you need only 2 switches, let it like that. It will allows us to show how to assign location to the pins later.
- c) Still from the Basic Settings  $\rightarrow$  Direction  $\rightarrow$  select Input  $\rightarrow$  Finish.



- d) The PIO (Parallel I/O) module input has just been added to the System Contents.
- e) Rename it from **pio** 0 to **switch**.



### Step 6: Adding a Second Parallel I/O (PIO) for LEDs:

- a) IP Catalog  $\rightarrow$  Library  $\rightarrow$  Processors and Peripherals  $\rightarrow$  Peripherals  $\rightarrow$  PIO (Parallel I/O)  $\rightarrow$  Add Same steps as part (a) in Step 5
- b) In the Basic Settings  $\rightarrow$  Width (1-32 bits)  $\rightarrow$  there is already 8 written. This time change it to 2.
- c) Still from the Basic Settings  $\rightarrow$  Direction  $\rightarrow$  select Output  $\rightarrow$  Finish.



- d) The PIO (Parallel I/O) module output has just been added to the System Contents.
- e) Rename it from **pio 0** to **led**.



### Step 7: Adding JTAG UART Component:

a) Search for 'JTAG' in the IP Catalog, locate the JTAG UART  $\rightarrow$  Add.



- b) Keep the default settings and click Finish.
- c) Rename it from jtag uart 0 to jtag uart.



#### Step 8: Connecting the Qsys System Components Together:

- a) Connect the clk main.clk with each components' clocks.
  - clk main.clk  $\rightarrow$  nios2 proc.clk
  - $\bullet$  clk main.clk  $\rightarrow$  onchip memory.clk1
  - $\bullet$  clk main.clk  $\rightarrow$  switch.clk
  - clk main.clk  $\rightarrow$  led.clk
  - clk\_main.clk  $\rightarrow$  jtag\_uart.clk
- b) Connect the clk main.clk reset with each components' resets inputs.
  - $\bullet$  clk main.clk reset  $\rightarrow$  nios2 proc.reset
  - $\bullet$  clk main.clk reset  $\to$  onchip memory.reset1
  - ullet clk main.clk reset o switch.reset
  - $\bullet$  clk main.clk reset  $\rightarrow$  led.reset
  - clk main.clk reset  $\rightarrow$  jtag uart.reset
- c) Connect the **nios2\_proc.data\_master** with the following:
  - $\bullet$  nios2 proc.data master  $\rightarrow$  onchip memory.s1
  - nios2 proc.data master  $\rightarrow$  switch.s1
  - nios2 proc.data master  $\rightarrow$  led.s1
  - nios2\_proc.data\_master  $\rightarrow$  jtag\_uart.avalon\_jtag\_slave
  - The nios2 proc.data master is already connected to nios2 proc.debug memory slave
- d) Connect the nios2 proc.instruction master with the following:
  - $\bullet$  nios2 proc.instruction master  $\rightarrow$  onchip memory.s1
  - The nios2 proc.instruction master is already connected to nios2 proc.debug memory slave
- e) Let's assign base addresses. From System  $\rightarrow$  Assign Base Addresses.
- f) Double click on **nios2 proc** from the **System Contents** tab.
- ${\rm g)} \ \ \textbf{Vectors} \rightarrow \textbf{Reset} \ \ \textbf{Vector} \rightarrow \textbf{Reset} \ \ \textbf{vector} \ \ \textbf{memory} \rightarrow \textbf{Select} \ \ \textbf{onchip\_memory.s1}.$
- h) Vectors  $\rightarrow$  Exception Vector  $\rightarrow$  Exception vector memory  $\rightarrow$  Select onchip memory.s1.



- i) To finish the system, you have to add connections to external connections.
- j) As you can see the switch.external connection is in a not defined state.



- k) From the System Contents tab  $\rightarrow$  the switch section  $\rightarrow$  external\_connection  $\rightarrow$  go to Export column  $\rightarrow$  click on Double-click to export
- 1) The new Export becomes switch external connection.
- m) Do the same for the  $led \rightarrow external$  connection in the Export column.
- n) The new  ${\bf Export}$  becomes  ${\bf led}\_{\bf external}\_{\bf connection}.$



- o) Connect the **nios2\_proc.irq** with the following:
  - $nios2\_proc.irq \rightarrow jtag\_uart.irq$

p) You are done for the clicking black rounds part. You should have something that looks like this:



#### Step 9: Generating HDL Code:

- a) Generate  $\rightarrow$  Generate HDL  $\rightarrow$  Click on the Generate button.
  - The Generate window appears with plenty of generating lines.



- b) At the end of the generation, if you check your sys-on-prog-chip directory, you should see a new del\_blinker folder and 5 new files in addition to del\_blinker.sys:
  - de1 blinker.bsf
  - de1 blinker.cmp
  - de1 blinker.html
  - del blinker.sopcinfo
  - del blinker.generation.rpt
- c) Inside the del blinker folder there is another folder called **Synthesis**.
- d) Inside the Synthesis folder another called Submodules with a lot of files.



### Step 10: Adding Files:

- a) We now move back to the Quartus main window (Not the Platform Designer).
- b)  $Project \rightarrow Add/Remove Files in Project.$



c) Click the '...' button at the right of the File name text input.



d) From the open window that appeared, select de1 blinker folder  $\rightarrow$  synthesis  $\rightarrow$  de1 blinker.v



- e) Let's continue by adding all other files.
- f) Select all 36 files in the Submodules folder.
  - del blinker folder  $\rightarrow$  synthesis  $\rightarrow$  submodules  $\rightarrow$  Select all and click open.



- g) Project Navigator  $\rightarrow$  click the Files tab.
- h) In the list of files, select del\_blinker/synthesis/del\_blinker.v



i) Right click  $\rightarrow$  Set as Top-Level Entity.



Step 11: Compilation:

- a) Quartus  $\rightarrow$  Processing  $\rightarrow$  Start Compilation.
- b) Normally the compilation ends with no errors (only warnings). The first compilation was to tell Quartus which pins you would like to use.



- c) Let's now assign the pins to its correct locations.
- d) Quartus  $\rightarrow$  Assignments  $\rightarrow$  Pin Planner.
- e) At the bottom, in the **All Pins** area, you should see **Node Name** but without their **Location** nor their **I/O Bank** and **VREF Group**.





f) We have to add each location to each node. Check the DE10-Lite board manual to know the locations.

- g) Since we configured 8 inputs (switches) and 2 outputs (LEDs) in the Platform Designer, we will have the following in the Pin Planner:
  - LEDs (Output)
  - Switches (Input)

| Node Name               | Direction | Location | I/O Bank | VREF Group |
|-------------------------|-----------|----------|----------|------------|
| altera_reserved_tdo     | Output    |          |          |            |
| in_ altera_reserved_tms | Input     |          |          |            |
| in_ clk_clk             | Input     |          |          |            |
| led_externexport[1]     | Output    |          |          |            |
| led_externexport[0]     | Output    |          |          |            |
| reset_reset_n           | Input     |          |          |            |
| switch_extexport[7]     | Input     |          |          |            |
| switch_extexport[6]     | Input     |          |          |            |
| switch_extexport[5]     | Input     |          |          |            |
| switch_extexport[4]     | Input     |          |          |            |
| switch_extexport[3]     | Input     |          |          |            |
| switch_extexport[2]     | Input     |          |          |            |
| switch_extexport[1]     | Input     |          |          |            |
| switch_extexport[0]     | Input     |          |          |            |

h) Click on the **Location** field beside each **Node Name**. A drop down menu with the pins will appear. Select the pins according to the following guide:

| Signal Name | FPGA Pin No. | Description     | I/O Standard |
|-------------|--------------|-----------------|--------------|
| SW0         | PIN_C10      | Slide Switch[0] | 3.3-V LVTTL  |
| SW1         | PIN_C11      | Slide Switch[1] | 3.3-V LVTTL  |
| SW2         | PIN_D12      | Slide Switch[2] | 3.3-V LVTTL  |
| SW3         | PIN_C12      | Slide Switch[3] | 3.3-V LVTTL  |
| SW4         | PIN_A12      | Slide Switch[4] | 3.3-V LVTTL  |
| SW5         | PIN_B12      | Slide Switch[5] | 3.3-V LVTTL  |
| SW6         | PIN_A13      | Slide Switch[6] | 3.3-V LVTTL  |
| SW7         | PIN_A14      | Slide Switch[7] | 3.3-V LVTTL  |
| SW8         | PIN_B14      | Slide Switch[8] | 3.3-V LVTTL  |
| SW9         | PIN_F15      | Slide Switch[9] | 3.3-V LVTTL  |

| Signal Name | FPGA Pin No. | Description | I/O Standard |
|-------------|--------------|-------------|--------------|
| LEDR0       | PIN_A8       | LED [0]     | 3.3-V LVTTL  |
| LEDR1       | PIN_A9       | LED [1]     | 3.3-V LVTTL  |
| LEDR2       | PIN_A10      | LED [2]     | 3.3-V LVTTL  |
| LEDR3       | PIN_B10      | LED [3]     | 3.3-V LVTTL  |
| LEDR4       | PIN_D13      | LED [4]     | 3.3-V LVTTL  |
| LEDR5       | PIN_C13      | LED [5]     | 3.3-V LVTTL  |
| LEDR6       | PIN_E14      | LED [6]     | 3.3-V LVTTL  |
| LEDR7       | PIN_D14      | LED [7]     | 3.3-V LVTTL  |
| LEDR8       | PIN_A11      | LED [8]     | 3.3-V LVTTL  |
| LEDR9       | PIN_B11      | LED [9]     | 3.3-V LVTTL  |

i) We need to configure the location of our  ${f clk\_clk:}$ 

| Signal Name   | FPGA Pin No. | Description                          | I/O Standard |
|---------------|--------------|--------------------------------------|--------------|
| ADC_CLK_10    | PIN_N5       | 10 MHz clock input for ADC (Bank 3B) | 3.3-V LVTTL  |
| MAX10_CLK1_50 | PIN_P11      | 50 MHz clock input(Bank 3B)          | 3.3-V LVTTL  |
| MAX10_CLK2_50 | PIN_N14      | 50 MHz clock input(Bank 3B)          | 3.3-V LVTTL  |

j) After selecting the locations for our input (switches), output (LEDs) and clock pins:

| Node Name               | Direction | Location | I/O Bank | VREF Group |
|-------------------------|-----------|----------|----------|------------|
| in_ altera_reserved_tck | Input     |          |          |            |
| in_ altera_reserved_tdi | Input     |          |          |            |
| altera_reserved_tdo     | Output    |          |          |            |
| in_ altera_reserved_tms | Input     |          |          |            |
| in_ clk_clk             | Input     | PIN_P11  | 3        | B3_N0      |
| led_externexport[1]     | Output    | PIN_A9   | 7        | B7_N0      |
| led_externexport[0]     | Output    | PIN_A8   | 7        | B7_N0      |
| in_ reset_reset_n       | Input     |          |          |            |
| switch_extexport[7]     | Input     | PIN_A14  | 7        | B7_N0      |
| switch_extexport[6]     | Input     | PIN_A13  | 7        | B7_N0      |
| switch_extexport[5]     | Input     | PIN_B12  | 7        | B7_N0      |
| switch_extexport[4]     | Input     | PIN_A12  | 7        | B7_N0      |
| switch_extexport[3]     | Input     | PIN_C12  | 7        | B7_N0      |
| switch_extexport[2]     | Input     | PIN_D12  | 7        | B7_N0      |
| switch_extexport[1]     | Input     | PIN_C11  | 7        | B7_N0      |
| switch_extexport[0]     | Input     | PIN C10  | 7        | B7_N0      |

k) Recompile the project. Quartus  $\rightarrow$  Processing  $\rightarrow$  Start Compilation.

<sup>-</sup> This second compilation is really important, don't skip it.

#### Step 12: Sending the Design to the Board:

a) At this point, you have to send the file **chip1.sof**, generated by the second compilation, into the board.



b)  $\mathbf{Quartus} \to \mathbf{Tools} \to \mathbf{Programmer}$ .



c) You just have to click **Start** to upload the program into the board.



Step 13: Creating a BSP library with Nios II Software Tools:

#### Important Note:

It's necessary to have the board plugged and turned on.

Otherwise the BSP library won't find the corresponding ID nor the timestamp of the current program. Indeed, when you create the BSP, the library will read the ID and timestamp of the board's program. Once the design is sent to the board, you can create our BSP library.

a) Quartus  $\rightarrow$  Tools  $\rightarrow$  Nios II Software Build Tools for Eclipse



b) Eclipse  $\rightarrow$  File  $\rightarrow$  New $\rightarrow$  Nios II Application and BSP from Template



- c) In SOPC Information File name, choose del blinker.sopcinfo
- d) Automatically in the CPU name part you can see nios2 proc appears in the drop-down menu.
- e) Add a name in the **Project name** part, for example blinker-lib.
- f) In the Project template, let Hello Small World as template.
- g) Click Next, you should see blinker-lib bsp as BSP Project name. Click Finish.
- h) The compilation of the BSP library starts and you can find two new projects. In the **Project Explorer**, there is two new projects:
  - blinker-lib
  - blinker-lib bsp
- i) Project Explorer o Right click on blinker-lib o Run As o Nios II Hardware
- j) You should see a message on your console.

Step 14: Creating a User Application with Nios II Software Tools:

- a) It's time now to create a user application.
- b) Eclipse  $\rightarrow$  File  $\rightarrow$  New  $\rightarrow$  Nios II Application
- c) Add a name in the  ${\bf Project\ name},$  for example  ${\bf app-to-board}.$
- d) In the  $\bf BSP\ location,$  choose  $\bf blinker\text{-}lib\_bsp.$  Click Finish.



- e) Let's create a C file.
- $f) \ \ \textbf{Project Explorer} \rightarrow \textbf{Right-click app-to-board} \rightarrow \textbf{New} \rightarrow \textbf{Source File}$
- g) As Source file, type main.c.
- h) As Template, choose Default C source template. Click Finish.

i) In the new file created, write the following code that were are going to explain soon:

```
#include "io.h"
#include "system.h"

// Gets led_pattern as parameter in order to write to the register.

void set_led(unsigned char led_pattern) {
    IOWR(LED_BASE, 0, led_pattern); // writes register
}

// Main, what else?
// Gets LEDs pattern from switchers.
// Sets LEDs register according to the pattern.

void main() {
    unsigned char led_pattern = 0x00;

    while (1) { // infinite loop
        led_pattern = IORD(SWITCH_BASE, 0); // gets LEDs
        set_led(led_pattern); // sets LEDs
    }
}
```

j) Then from the Project Explorer  $\rightarrow$  Right-click app-to-board  $\rightarrow$  Run As  $\rightarrow$  3 Nios II Hardware.

#### Note:

- The main program start compiling then it is linked. It's possible that the Run Configuration window opens.
- Often there is a lack of information, so in the Target Connection tab, you have to click Refresh Connections on the right.
- If you click the System ID Properties, you should see expected ID base, system and timestamp.
- Sometimes, there are errors because Eclipse or the board cannot retrieve correct information (for example because the board wasn't turned on during the BSP creation).
- In this case, check Ignore mismatched system ID and/or Ignore mismatched system timestamp in the Target Connection tab at the bottom. Then click Apply and Run.
- Even sometimes if you close and reopen Eclipse it works. Or if you relanch a compilation from your design from Quartus and reload the chip1.sof into the board. Or just try to recompile the project.
- It's not always easy to understand, I agree, but electronics is a delicate thing.

• At the end of the process, you should see in the console, something like that:

```
Using cable "USB-Blaster_[USB-0]", device 1, instance 0x00 Pausing target processor: not responding. Resetting and trying again: OK Reading System ID at address 0x00009020: verified Initializing CPU cache (if present) OK

Downloading 00004000 (0%)
Downloading 00004F0C (61%)
Downloaded 4KB in 0.0s

Verifying 00004000 (0%)
Verifying 00004F0C (61%)
Verified OK
Starting processor at address 0x00004020
```

- If yes, then the program is into the board.
- Try to push switchers SW0 and SW1 to high, you should see LEDR0 and LEDR1 light respectively.