# **ILA Package User Manual**

Last updated: 09/08/2016

The first part of this document will provide instruction on how to install the ILA package. The second part is the specification of ILA syntax and semantics.

## **Package Requirements:**

python: version 2.7 or above

Z3: version 4.4.2

boost: version 1.60.0

## Files:

Z3 package: <a href="https://github.com/Z3Prover/z3">https://github.com/Z3Prover/z3</a>

boost package: <a href="http://www.boost.org/">http://www.boost.org/</a>

ILA package: See released package

## **Installation**

## **Boost:**

Please see the boost documents for installation instructions. You may need to export the following system paths to corresponding paths:

- 1. PATH
- 2. LD\_LIBRARY\_PATH
- 3. LIBRARY\_PATH
- 4. C\_INCLUDE\_PATH
- 5. CPLUS\_INCLUDE\_PATH

## **Z3:**

Please see the Z3 documents for installation instructions.

#### ILA:

- > cd [root path]/synthesis/libcpp
- > vim Jamroot

Comment/delete the line:

"testing.make-test run-pyd: ila test/export\_verilog.py::test\_export\_verilog;"

- > biam
- > export PYTHONPATH=[root path]/synthesis/libcpp/build/:\$PYTHONPATH

## **ILA Syntax and Semantics**

ILA library provides you an interface to create abstraction in python environment. All expressions represent a node in the abstract syntax tree.

To use the library, you have to import the package.

import ila

The below will provide the syntax and semantics of ILA operators.

### **Abstraction components:**

#### **■** Abstraction

o Semantics: Create a container for abstraction.

Syntax: ila.Abstraction([name])Example: m = ila.Abstraction('soc')

## ■ add\_microabstraction

o Semantics: Create a micro-abstraction container with the specified active condition.

Syntax: [abstraction].add\_microabstraction([name], [active condition])
 Example: um = m.add\_microabstraction('aes\_compute', state != 0)

#### **■** get microabstraction

Semantics: Get the symbolic link of the micro-abstraction.
 Syntax: [abstraction].get\_microabstraction([name])
 Example: um = m.get microabstraction('aes compute')

#### **■** connect microabstraction

o Semantics: Connect the micro-abstraction to the macro-abstraction.

o Syntax: [abstraction].connect\_microabstraction([name], [micro-abstraction])

o Example: m.connect microabstraction('aes compute', um)

#### ■ inp

o Semantics: Create a input variable.

Syntax: [abstraction].inp([name], [bit length])

 $\circ$  Example: mode = m.inp('mode', 32)

#### reg

Semantics: Create a register (bitvectpr variable).Syntax: [abstraction].reg([name], [bit length])

 $\circ$  Example: eax = m.reg('eax', 32)

#### getreg

• Semantics: Get the symbolic link of the register with the specified name.

o Syntax: [abstraction].getreg([name])

o Example: eax = m.getreg('eax')

#### ■ bit

Semantics: Create a bit (boolean variable).
 Syntax: [abstraction].bit([name])
 Example: flag = m.bit('flag')

#### getbit

o Semantics: Get the symbolic link of the bit with the specified name.

Syntax: [abstraction].getbit([name])Example: flag = m.getbit('flag')

#### ■ mem

o Semantics: Create a memory variable.

o Syntax: [abstraction].mem([name], [address bit length], [data bit length])

 $\circ$  Example: sram = m.mem('sram', 32, 8)

getmem

Semantics: Get the symbolic link of the memory with the specified name.

Syntax: [abstraction].getmem([name])Example: sram = m.getmem('sram')

■ fun

o Semantics: Create an un-interpreted function.

o Syntax: [abstraction].fun([name], [output bit length], [list of inputs bit length])

Example: aes = m.fun(`aes', 32, [128, 128])

■ getfun

o Semantics: Get the symbolic link of the function with the specified name.

 $\circ \quad Syntax: \qquad [abstraction].getfun([name])$ 

o Example: aes = m.getfun('aes')

const

Semantics: Create a constant bitvector variable..Syntax: [abstraction].const([value], [bitlength])

 $\circ$  Example: ZERO = m.const(0x0, 32)

bool

o Semantics: Create a constant Boolean variable.

Syntax: [abstraction].bool([value])Example: TOP = m.bool(True)

■ MemValues

o Semantics: Create a memory value variable.

o Syntax: ila.MemValues([address bit length], [data bit length], [default value])

 $\circ$  Example: ZMEM = ila.MemValues(32, 8, 0x0)

o Note: Memory variable can only be initialized by MemValues.

■ set init

o Semantics: Set initial value for the reg/bit/mem with the specified name.

o Syntax: [abstraction].set\_init([name], [initial value])

o Example: m.set init('eax', m.const(0x0, 32))

m.set init('flag', m.bool(True))

m.set\_init('sram', ila.MemValues(32, 8, 0x0))

■ set\_ipred

Semantics: Set initial constraints for the reg/bit/mem with the specified name.

o Syntax: [abstraction].set\_ipred([name], [initial condition])

o Example: m.set ipred('eax', eax  $\geq 0x2$ )

m.set ipred('flag', flag ^ flag2)

m.set ipred('sram', ila.load(sram, 0x0) == 0x0)

■ set\_next

o Semantics: Set next state function for the reg/bit/mem with the specified name.

o Syntax: [abstraction].set\_next([name], [next state function])

o Example: m.set\_next('eax', eax + ebx)

m.set next('flag', ~flag)

m.set next('sram', ila.store(sram, 0x0, 0x0))

#### ■ get\_next

o Semantics: Get the next state function for the reg/bit/mem with the specified name.

Syntax: [abstraction].get\_next([name])
 Example: eax\_nxt = m.get\_next('eax')
 flag\_nxt = m.get\_next('flag')

sram nxt = m.get\_next('sram')

## **Abstraction operation:**

## ■ areEqual

Semantics: Functionally compare two expressions.
 Syntax: [abstraction].areEqual([node1], [node2])
 Example: eq = m.areEqual(2\*eax+2\*ebx, 2\*(eax+ebx))

## ■ add assumption

Semantics: Add assumptions to the abstraction for synthesis.Syntax: [abstraction].add\_assumption([assumption expression])

o Example: m.add\_assumption(eip <= 0x0000ffff)

o Note: The synthesis algorithm will only use distinguishing input that satisfy the

assumptions.

## ■ get\_all\_assumptions

o Semantics: Get all the assumptions that has been added.

Syntax: [abstraction].get\_all\_assumptions()Example: ass list = m.get all assumptions()

#### ■ fetch\_expr

o Semantics: Define fetch expression.

o Syntax: [abstraction].fetch\_expr = [fetch expression]

o Example: m.fetch\_expr = rom[eip]

## ■ fetch\_valid

o Semantics: Define when the fetch is valid.

o Syntax: [abstraction].fetch\_valid = [fetch valid constraint]

o Example: m.fetch\_valid = (state == 0)

### decode\_exprs

o Semantics: Define decode expressions.

Syntax: [abstraction].decode\_exprs = [list of decode expressions]
 Example: m.decode\_exprs = [(rom[eip] == i) for i in xrange(0, 0x100)]

O Note: The synthesis algorithm will try to find out the correct configuration for each decode expression in the decode\_exprs. That is to say, try to find distinguishing input that satisfy the underlying decode expression.

#### ■ synthesize

o Semantics: Synthesize the given state by using the given simulator.

Syntax: [abstraction].synthesize([name], [simulator])

o Example: m.synthesize('eax', sim)

#### ■ exportOne

o Semantics: Export one expression to the specified file.

o Syntax: [abstraction].exportOne([expression], [filename])

o Example: m.exportOne(eax nxt, 'res/eax nxt.ila')

O Note: The exported expression must not contain synthesis primitives.

#### ■ exportAll

o Semantics: Export the whole abstraction to the specified file.

o Syntax: [abstraction].exportAll([filename])

Example: m.exportAll('res/soc.ila')

o Note: The exported expression must not contain synthesis primitives.

## **■** importOne

o Semantics: Import one expression from the specified file.

o Syntax: [abstraction].importOne([filename])

o Example: eax nxt = m.importOne('res/eax nxt.ila')

## ■ importAll

o Semantics: Import the whole abstraction from the specified file.

Syntax: [abstraction].importAll([filename])Example: m.importAll('res/eax nxt.ila')

## ■ generateSim

o Semantics: Generate a C++ simulator for the abstraction to the specified file.

o Syntax: [abstraction].generateSim([filename])

Example: m.generateSim('soc sim.cpp')

### **■** generateSimToDir

o Semantics: Generate a C++ simulator for the abstraction to the specified directory.

Syntax: [abstraction].generateSimToDir([director])

Example: m.generateSimToDir('soc sim')

O Note: The simulator will be partitioned into several files. Large abstraction is

recommended to use this function rather than generateSim.

## ■ bmc

o Semantics: Bounded model check two states are functionally equivalent.

o Syntax: ila.bmc([step1], [abstraction1], [state1], [step2], [abstraction2], [state2])

o Example: ila.bmc(10, soc, eax, 1, golden, eax)

## **Synthesis Primitives:**

#### choice

Semantics: Define a set of possible values.

o Syntax: ila.choice([name], [list of possible values])

 $\circ$  Example: src = ila.choice('src choice', [eax, ebx, ecx, m.const(0x0, 32)])

## **■** inrange

o Semantics: Define a range of possible values.

o Syntax: ila.inrange([name], [lower bound], [upper bound])

o Example: offset = ila.inrange('offset', m.const(0x0, 32), m.const(0xffff, 32))

#### readslice

o Semantics: Define the bitvector to read from and the bit length to read. The read can

start from any bit.

Syntax: ila.readslice([name], [bitvector], [bitlength])

o Example: cnt = ila.readslice('counter', ecx, 8)

• Note: The above example is the same as choice within

[ecx[i+7, i] for i in xrange(0, 24)].

### ■ readchunk

O Semantics: Define the bitvector to read from and the bit length to read. The read can

only start from the multiple of the bit length.

Syntax: ila.readchunk([name], [bitvector], [bitlength])

o Example: cnt = ila.readchunk('counter', ecx, 8)

O Note: The above example is the same as choice within

[ecx[i\*8+7, i\*8] for i in xrange(0, 4)]. The width of the bitvector should

be the multiple of the input bitlength.

■ writeslice

o Semantics: Define the bitvector to write to and the value to write. The write can start

from any bit.

Syntax: ila.writeslice([name], [destination bitvector], [value bitvector])

o Example: ila.writeslice('write\_eax', eax, ebx[7:0])

writechunk

O Semantics: Define the bitvector to write to and the value to write. The write can

only start from the multiple of the bit length.

o Syntax: ila.writechunk([name], [destination bitvector], [value bitvector])

o Example: ila.writechunk('write eax', eax, ebx[7:0])

O Note: The width of the destination should be the multiple of the width of value.

## **Expression Operations:**

■ ~

O Semantics: Invert the bit/bits, bitwise logical negation.

Syntax: ~[expression]Example: res = ~flag

•

o Semantics: Numerically negate the bitvector.

Syntax: -[expression]Example: res = -eax

**&** 

o Semantics: Logical bitwise AND.

o Syntax: [expression/immediate] & [expression/immediate]

O Example: res = eax & 0xffres = flag1 & flag2

o Semantics: Logical bitwise OR.

Syntax: [expression/immediate] | [expression/immediate]

 $\circ$  Example: res = eax | ebx

res = m.bool(False) | flag

\_ ^

o Semantics: Logical bitwise XOR.

Syntax: [expression/immediate] ^ [expression/immediate]

o Example:  $res = eax \land m.const(0xffffffff, 32)$ 

res = flag1 ^ flag2

-

Semantics: Addition.

Syntax: [expression/immediate] + [expression/immediate]

o Example: res = eax + ebx

res = eax + 0x1a

\_

o Semantics: Subtraction.

Syntax: [expression/immediate] – [expression/immediate]

O Example: res = eax - ebxres = eax - 0x1a

.

o Semantics: Multiplication.

Syntax: [expression/immediate] \* [expression/immediate]

o Example: res = eax \* (ebx + ecx)

res = eax \* 0x2

**I** /

o Semantics: Signed division.

Syntax: [expression/immediate] \* [expression/immediate]

o Example: res = 0xff / ebx

res = eax / 0x2

**■** %

o Semantics: Unsigned modulo.

o Syntax: [expression/immediate] % [expression/immediate]

o Example: res = eax % (ebx + edx)

res = 0xff % eax

**■** <<

o Semantics: Left shift.

o Syntax: [expression] << [expression/immediate]</p>

 $\circ$  Example: res = eax << ebx

res = eax << 0x2

**■** >>

o Semantics: Logical right shift.

Syntax: [expression] >> [expression/immediate]

 $\circ$  Example: res = eax >> (ebx + ecx)

res = eax >> 0x3

**=**=

o Semantics: Equal.

o Syntax: [expression] == [expression/immediate]

O Example: res = eax == ebxres = eax == 0xff

**■** !=

o Semantics: Not equal.

Syntax: [expression] != [expression/immediate]

 $\circ$  Example: res = eax != ebx

res = flag1 != flag2

**■** <

o Semantics: Unsigned less than.

Syntax: [expression] < [expression/immediate]</li>

 $\circ$  Example: res = eax < ebx

**=** >

o Semantics: Unsigned greater than.

Syntax: [expression] > [expression/immediate]

 $\circ$  Example: res = eax > 0xff

■ <=

Semantics: Unsigned less than or equal to.

o Syntax: [expression] <= [expression/immediate]</pre>

 $\circ$  Example: res = eax <= ebx

■ >=

o Semantics: Unsigned greater than or equal to.

o Syntax: [expression] >= [expression/immediate]

 $\circ$  Example: res = eax >= ebx

**[**]

Semantics: Load one data from memory.Syntax: memory[expression/immediate]

• Example: instruction = rom[eip]

instruction = rom[0xff]

**[:]** 

o Semantics: Slice from bitvector.

o Syntax: expression[immediate : immediate]

o Example: res = eax[7:0]

■ load

Semantics: Load data from memory.
 Syntax: ila.load([memory], [address])
 Example: var = ila.load(sram, ptr)

var = ila.load(sram, m.const(0xff10, 32))

■ loadblk

Semantics: Load long data from the memory in little endian.Syntax: ila.loadblk([memory], [address], [chunk number])

 $\circ$  Example: instr 32 = ila.loadblk(rom, eip, 0x4)

O Note: Chunk number is the number of data unit to be read. In the above example, if the memory has 8-bit data, the instr\_32 will have 32 bits.

■ loadblk\_big

o Semantics: Load long data from the memory in big endian.

o Syntax: ila.loadblk\_big([memory], [address], [chunk number])

o Example: instr\_32 = ila.loadblk\_big(rom, eip, 0x4)

O Note: Chunk number is the number of data unit to be read. In the above example, if the memory has 8-bit data, the instr\_32 will have 32 bits.

store

o Semantics: Store data to memory.

Syntax: ila.store([memory], [address], [data])Example: ila.store(sram, ptr, m.const(0xff10, 32))

#### ■ storeblk

Semantics: Store long data to the memory in little endian.Syntax: ila.storeblk([memory], [address], [data])

Example: ila.storeblk(sram, ptr, longdata)

■ storeblk\_big

Semantics: Store long data to the memory in big endian.Syntax: ila.storeblk\_big([memory], [address], [data])

Example: ila.storeblk\_big(sram, ptr, longdata)

nand

o Semantics: Logical bitwise NAND.

Syntax: ila.nand([expression], [expression])
 Example: res = ila.nand(eax, ebx + ecx)

nor

o Semantics: Logical bitwise NOR.

Syntax: ila.nor([expression], [expression])Example: res = ila.nor(eax + ebx, ecx)

xnor

Semantics: Logical bitwise XNOR.

Syntax: ila.xnor([expression], [expression])

 $\circ$  Example: res = ila.xnor(eax, ebx)

sdiv

o Semantics: Signed devision.

Syntax: ila.sdiv([expression/immediate], [expression/immediate])

Example: res = ila.sdiv(0x2, eax)

■ smod

o Semantics: Signed modulo.

Syntax: ila.smod([expression/immediate], [expression/immediate])

 $\circ$  Example: res = ila.smod(eax, ebx)

srem

Semantics: Signed remainder

Syntax: ila.srem([expression/immediate], [expression/immediate])

 $\circ$  Example: res = ila.srem(eax, 0x3)

ashr

o Semantics: Arithmetic right shift.

Syntax: ila.ashr([expression/immediate], [expression/immediate])

Example: res = ila.ashr(eax, 0x2)

concat

o Semantics: Concat two bitvector.

Syntax: ila.concat([expression], [expression]) or ila.concat([list of expression])

o Example: res1 = ila.concat(eax, ebx)

res2 = ila.concat([eax, ebx, ecx])

O Note: eax = 0xff;  $ebx = 0x00 \rightarrow res1 = 0xff00$ 

■ lrotate

Semantics: Left rotate the bits in the bitvector.Syntax: ila.lrotate([expression], [immediate])

 $\circ$  Example: res = ila.lrotate(eax, 0x2)

■ rrotate

Semantics: Right rotate the bits in the bitvector.Syntax: ila.rrotate([expression], [immediate])

 $\circ$  Example: res = ila.rrotate(eax, 0x3)

■ zero extend

o Semantics: Zero extend the bitvector to the specified bit length.

Syntax: ila.zero\_extend([expression], [immediate])

 $\circ$  Example: res = ila.zero\_extend(eax[7:0], 32)

■ sign\_extend

o Semantics: Signed extend the bitvector to the specified bit length.

Syntax: ila.sign\_extend([expression], [immediate])
 Example: res = ila.sign\_extend(m.const(0xff, 8), 32)

■ slt

Semantics: Signed less than.

Syntax: ila.slt([expression], [expression])Example: res = ila.slt(eax, ebx + ecx)

■ sle

Semantics: Signed less than or equal to.Syntax: ila.sle([expression], [expression])

Example: res = ila.sle(ebx + ecx, m.const(0xffff, 32))

■ sgt

Semantics: Signed greater than.

Syntax: ila.sgt([expression], [expression])

Example: res = ila.sgt(eax, ebx)

■ sge

Semantics: Signed greater than or equal to.Syntax: ila.sge([expression], [expression])

 $\circ$  Example: res = ila.sge(eax, ebx)

nonzero

Semantics: Check if is non-zero.
 Syntax: ila.nonzero([expression])
 Example: res = ila.nonzero(eax - ebx)

■ implies

o Semantics: Logical implies.

Syntax: ila.implies([expression], [expression])Example: cond = ila.implies(eax != 0, eip != 0)

■ ite

O Semantics: If then else.

Syntax: ila.ite([expression], [expression], [expression])

 $\circ$  Example: res = ila.ite(flag, eax + ebx, eax - ebx)

■ appfun

Semantics: Apply function on inputs.

Syntax: ila.appfun([function], [list of inputs])

Example: res = ila.appfun(fun1, [eax, ebx, ecx])