# CMSIS-Core Functions Quick Reference

The Cortex® Microcontroller Software Interface Standard contains a number of standardized functions:

- Core peripheral access functions
- Intrinsic functions

In this appendix the basic information about these standardized functions will be covered. Some of the functions in CMSIS use the standard data types defined in "stdint.h." For example:

| Table E.1 Standard Data Types Used in CMSIS |                         |  |
|---------------------------------------------|-------------------------|--|
| Туре                                        | Description             |  |
| uint32_t                                    | Unsigned 32-bit integer |  |
| uint16_t                                    | Unsigned 16-bit integer |  |
| uint8_t                                     | Unsigned 8-bit integer  |  |

#### **E.1 Exception and interrupt numbers**

A number of functions in CMSIS use interrupt numbers to access interrupt features. The interrupt number definition is different from the processor IPSR definition. In CMSIS, peripheral interrupts start from value of zero, and negative numbers are used to indicate system exceptions.

| Table E.2                    | Table E.2 Exception and Interrupt Number      |                               |                                          |                   |
|------------------------------|-----------------------------------------------|-------------------------------|------------------------------------------|-------------------|
| CMSIS<br>Interrupt<br>Number | Exception<br>Number in<br>Processor<br>(IPSR) | Exception                     | Exception Type Name (enum) - "IRQn_Type" | Exception Handler |
| -                            | -                                             | Reset                         | -                                        | Reset_Handler     |
| -14                          | 2                                             | NMI                           | NonMaskableInt_IRQn                      | NMI_Handler       |
| -13                          | 3                                             | Hard fault                    | HardFault_IRQn                           | HardFault_Handler |
| -12                          | 4                                             | Memory<br>Management<br>Fault | MemoryManagement_IRQn                    | MemManage_Handler |

(Continued)

| Table E.2 Exception and Interrupt Number—Cont'd |                                               |                        |                                          |                           |
|-------------------------------------------------|-----------------------------------------------|------------------------|------------------------------------------|---------------------------|
| CMSIS<br>Interrupt<br>Number                    | Exception<br>Number in<br>Processor<br>(IPSR) | Exception              | Exception Type Name (enum) - "IRQn_Type" | Exception Handler<br>Name |
| -11                                             | 5                                             | Bus Fault              | BusFault_IRQn                            | BusFault_Handler          |
| -10                                             | 6                                             | Usage Fault            | UsageFault_IRQn                          | UsageFault_Handler        |
| -5                                              | 11                                            | SVC                    | SVCall_IRQn                              | SVC_Handler               |
| -4                                              | 12                                            | Debug<br>Monitor       | DebugMonitor_IRQn                        | DebugMon_Handler          |
| -2                                              | 14                                            | PendSV                 | PendSV_IRQn                              | PendSV_Handler            |
| -1                                              | 15                                            | SysTick                | SysTick_IRQn                             | SysTick_Handler           |
| 0                                               | 16                                            | Peripheral interrupt 0 | <mcu specific=""></mcu>                  | <mcu specific=""></mcu>   |
| 1                                               | 17                                            | Peripheral interrupt 1 | <mcu specific=""></mcu>                  | <mcu specific=""></mcu>   |
| 2                                               | 18                                            | Peripheral interrupt 2 | <mcu specific=""></mcu>                  | <mcu specific=""></mcu>   |
|                                                 |                                               |                        | <mcu specific=""></mcu>                  | <mcu specific=""></mcu>   |

#### **E.2 NVIC** access functions

The following functions are available for NVIC feature accesses:

| Function Name | void NVIC_SetPriorityGrouping(uint32_t<br>PriorityGroup)                                                  |
|---------------|-----------------------------------------------------------------------------------------------------------|
| Description   | Set the Priority Grouping in NVIC Interrupt Controller. (This function is not available on Cortex-M0/M1.) |
| Parameter     | Priority_grouping is priority grouping field                                                              |
| Return        | None                                                                                                      |

| Function Name | uint32_t NVIC_GetPriorityGrouping(void)                                                                           |
|---------------|-------------------------------------------------------------------------------------------------------------------|
| Description   | Get the Priority Grouping from NVIC Interrupt<br>Controller. (This function is not available on<br>Cortex-M0/M1.) |
| Parameter     | None                                                                                                              |
| Return        | Priority grouping field                                                                                           |

| Function Name | void NVIC_EnableIRQ(IRQn_Type IRQn)                                                    |
|---------------|----------------------------------------------------------------------------------------|
| Description   | Enable Interrupt in NVIC Interrupt Controller.                                         |
| Parameter     | IRQn_Type IRQn specifies the positive interrupt number. It cannot be system exception. |
| Return        | None                                                                                   |

| Function Name | void NVIC_DisableIRQ(IRQn_Type IRQn)                                                            |
|---------------|-------------------------------------------------------------------------------------------------|
| Description   | Disable Interrupt in NVIC Interrupt Controller.                                                 |
| Parameter     | IRQn_Type IRQn is the positive number of the external interrupt. It cannot be system exception. |
| Return        | None                                                                                            |

| Function Name | uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn)                                                                            |
|---------------|------------------------------------------------------------------------------------------------------------------------|
| Description   | Read the interrupt pending bit for a device-specific interrupt source.                                                 |
| Parameter     | IRQn_Type IRQn is the number of the device-<br>specific interrupt. This function does not support<br>system exception. |
| Return        | 1 if pending interrupt else 0.                                                                                         |

| Function Name | void NVIC_SetPendingIRQ(IRQn_Type IRQn)                                                         |
|---------------|-------------------------------------------------------------------------------------------------|
| Description   | Set the pending bit for an external interrupt.                                                  |
| Parameter     | IRQn_Type IRQn is the Number of the interrupt. This function does not support system exception. |
| Return        | None                                                                                            |

| Function Name | void NVIC_ClearPendingIRQ(IRQn_Type IRQn)                                                       |
|---------------|-------------------------------------------------------------------------------------------------|
| Description   | Clear the pending bit for an external interrupt.                                                |
| Parameter     | IRQn_Type IRQn is the Number of the interrupt. This function does not support system exception. |
| Return        | None                                                                                            |

| Function Name | uint32_t NVIC_GetActive(IRQn_Type IRQn)                                                          |
|---------------|--------------------------------------------------------------------------------------------------|
| Description   | Read the active bit for an external interrupt. (This function is not available on Cortex-M0/M1.) |
| Parameter     | IRQn_Type IRQn is the Number of the interrupt. This function does not support system exception.  |
| Return        | 1 if active else 0                                                                               |

| Function Name | void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)                                                                                                                                                         |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description   | Set the priority for an interrupt or system exceptions with programmable priority level.                                                                                                                         |
| Parameter     | IRQn_Type IRQn is the Number of the interrupt. unint32_t priority is the priority for the interrupt. This function automatically shifts the input priority value left to put priority value in implemented bits. |
| Return        | None                                                                                                                                                                                                             |

| Function Name | uint32_t NVIC_GetPriority(IRQn_Type IRQn)                                                                                                                                           |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description   | Read the priority for an interrupt or system exceptions with programmable priority level.                                                                                           |
| Parameter     | IRQn_Type IRQn is the Number of the interrupt.                                                                                                                                      |
| Return        | uint32_t priority is the priority for the interrupt. This function automatically shifts the input priority value right to remove unimplemented bits in the priority value register. |

| Function Name | uint32_t NVIC_EncodePriority (uint32_t PriorityGroup, uint32_t PreemptPriority, uint32_t SubPriority)                                                                                                                                                                                                                                                                    |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description   | Encode the priority for an interrupt – Encode the priority for an interrupt with the given priority group, preemptive priority (group priority) value and sub priority value. In case of a conflict between priority grouping and available priority bits (NVIC_PRIO_BITS) the smallest possible priority group is set. (This function is not available on Cortex-M0/M1) |

| —Cont'd       |                                                                                                                                                                                        |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function Name | uint32_t NVIC_EncodePriority (uint32_t PriorityGroup, uint32_t PreemptPriority, uint32_t SubPriority)                                                                                  |
| Parameter     | PriorityGroup is the used priority group PreemptPriority is the preemptive priority value (group priority) (starting from 0). SubPriority is the sub priority value (starting from 0). |
| Return        | The priority for the interrupt.                                                                                                                                                        |

| Function Name | void NVIC_DecodePriority (uint32_t Priority, uint32_t PriorityGroup, uint32_t* pPreemptPriority, uint32_t* pSubPriority)                                                                                                                                                                                                                                                 |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description   | Decode the priority of an interrupt – Decode an interrupt priority value with the given priority group to preemptive priority value (group priority) and sub priority value. In case of a conflict between priority grouping and available priority bits (NVIC_PRIO_BITS) the smallest possible priority group is set. (This function is not available on Cortex-MO/M1.) |
| Parameter     | Priority is the priority for the interrupt PrioGroup is the used priority group pPreemptPrio is the preemptive priority value (starting from 0) pSubPrio is the sub priority value (starting from 0)                                                                                                                                                                     |
| Return        | None                                                                                                                                                                                                                                                                                                                                                                     |

## **E.3 System and systick functions**

The following functions are for system setup:

| Function Name | void SystemInit (void) |
|---------------|------------------------|
| Description   | Initialize the system  |
| Parameter     | None                   |
| Return        | None                   |

| Function Name | void NVIC_SystemReset(void)      |
|---------------|----------------------------------|
| Description   | Initiate a system reset request. |
| Parameter     | None                             |
| Return        | None                             |

| Function Name | uint32_t SysTick_Config(uint32_t ticks)                                                                                                                                    |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description   | Initialize and start the SysTick counter and its interrupt. This function program the SysTick to generate SysTick exception for every "ticks" number of core clock cycles. |
| Parameter     | Ticks is the number of clock ticks between two interrupts.                                                                                                                 |
| Return        | None                                                                                                                                                                       |

## **E.4 Core registers access functions**

The following functions are for accessing special registers in the processor core:

| Table E.3 Core Registers Access Functions |                                                                                            |  |  |
|-------------------------------------------|--------------------------------------------------------------------------------------------|--|--|
|                                           | CMSIS-Core Functions for Accessing Special Registers Available for Cortex-M3 and Cortex-M4 |  |  |
| uint32_t                                  | get_CONTROL (void)                                                                         |  |  |
|                                           | Read the CONTROL register.                                                                 |  |  |
| void                                      | set_CONTROL (uint32_t control)                                                             |  |  |
|                                           | Set the CONTROL Register.                                                                  |  |  |
| uint32_t                                  | get_IPSR (void)                                                                            |  |  |
|                                           | Read the IPSR register.                                                                    |  |  |
| uint32_t                                  | get_APSR (void)                                                                            |  |  |
|                                           | Read the APSR register.                                                                    |  |  |
| uint32_t                                  | get_xPSR (void)                                                                            |  |  |
|                                           | Read the xPSR register.                                                                    |  |  |
| uint32_t                                  | get_PSP (void)                                                                             |  |  |
|                                           | Read the PSP register.                                                                     |  |  |
| void                                      | set_PSP (uint32_t topOfProcStack)                                                          |  |  |
|                                           | Set the PSP register.                                                                      |  |  |

| Table E.3 Core Register | rs Access Functions—Cont'd                                                                 |  |  |
|-------------------------|--------------------------------------------------------------------------------------------|--|--|
|                         | CMSIS-Core Functions for Accessing Special Registers Available for Cortex-M3 and Cortex-M4 |  |  |
| uint32_t                | get_MSP (void) Read the MSP register.                                                      |  |  |
| void                    | set_MSP (uint32_t topOfMainStack) Set the MSP register.                                    |  |  |
| uint32_t                | get_PRIMASK (void) Read the PRIMASK register bit.                                          |  |  |
| void                    | set_PRIMASK (uint32_t priMask) Set the PRIMASK bit.                                        |  |  |
| uint32_t                | get_BASEPRI (void) Read the BASEPRI register [not for                                      |  |  |
| :                       | Cortex-M0 variants].                                                                       |  |  |
| void                    | set_BASEPRI (uint32_t basePri) Set the BASEPRI register [not for Cortex-M0 variants].      |  |  |
| uint32_t                | get_FAULTMASK (void)                                                                       |  |  |
|                         | Read the FAULTMASK register [not for Cortex-M0 variants].                                  |  |  |
| void                    | set_FAULTMASK (uint32_t faultMask)                                                         |  |  |
|                         | Set the FAULTMASK register [not for Cortex-M0 variants].                                   |  |  |
| uint32_t                | get_FPSCR (void)                                                                           |  |  |
|                         | Read the FPSCR register [only for Cortex-M4].                                              |  |  |
| void                    | set_FPSCR (uint32_t fpscr)                                                                 |  |  |
|                         | Set the FPSC register [only for Cortex-M4].                                                |  |  |

### **E.5 CMSIS intrinsic functions**

The CMSIS provide a number of intrinsic functions for access to instructions that cannot be generated by ISO/IEC C. The function "\_\_enable\_fault\_irq" and "\_\_disable\_fault\_irq" below are not available for Cortex®-M0/M1.

Functions for system features.

| Table E.4 System Instruction Functions |      |                                                                             |
|----------------------------------------|------|-----------------------------------------------------------------------------|
| Instructions                           | CMSI | S Functions Available for Cortex-M3 and Cortex-M4                           |
| CPSIE I                                | void | enable_irq(void)                                                            |
|                                        |      | Clear PRIMASK, enable interrupts                                            |
| CPSID I                                | void | disable_irq(void)                                                           |
| CPSIE F                                | void | Set PRIMASK, disable interrupts                                             |
| OPSIE F                                | voiu | enable_fault_irq(void) Clear FAULTMASK. enable interrupts — not             |
|                                        |      | available on Cortex-M0/M0+/M1                                               |
| CPSID F                                | void | disable_fault_irg(void)                                                     |
|                                        |      | Set FAULTMASK, disable interrupts including                                 |
|                                        |      | HardFault — not available on Cortex-MO/MO+/M1                               |
| DMB                                    | void | DMB(void)                                                                   |
|                                        |      | Data Memory Barrier                                                         |
| DSB                                    | void | DSB(void)                                                                   |
| lon.                                   |      | Data Synchronization Barrier                                                |
| ISB                                    | void | ISB(void)                                                                   |
| NOP                                    | void | Instruction Synchronization Barrier                                         |
| NOP                                    | void | NOP(void)                                                                   |
| SEV                                    | void | No Operation SEV(void)                                                      |
| SLV                                    | VOIG | Send Event                                                                  |
| WFI                                    | void | WFI(void)                                                                   |
|                                        | 70.0 | Wait for Interrupt (enter sleep)                                            |
| WFE                                    | void | WFE(void)                                                                   |
|                                        |      | Wait for Event (enter sleep conditionally, clear event latch)               |
| ВКРТ                                   | void | BKPT(uint8_t value) Set a software break point (available From CMSIS V3.20) |

Functions for exclusive memory accesses — these functions are not available on Cortex-M0/M1.

| Table E.5 Exclusive Access Instruction Functions |                                                       |                                                                         |
|--------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------|
| Instructions                                     | CMSIS Functions Available for Cortex-M3 and Cortex-M4 |                                                                         |
| CLREX                                            | void                                                  | CLREX(void) Remove the exclusive access state created by exclusive load |
| LDREXB                                           | uint8_t                                               | LDREXB(volatile uint8_t *addr) Exclusive load byte                      |

| Table E.5 Exclusive Access Instruction Functions—Cont'd |          |                                                                                        |  |
|---------------------------------------------------------|----------|----------------------------------------------------------------------------------------|--|
| Instructions                                            | CMSIS    | CMSIS Functions Available for Cortex-M3 and Cortex-M4                                  |  |
| LDREXH                                                  | uint16_t | LDREXH(volatile uint16_t *addr) Exclusive load half word                               |  |
| LDREX                                                   | uint32_t | LDREXW(volatile uint32_t *addr) Exclusive store word                                   |  |
| STREXB                                                  | uint32_t | STREXB(uint8_t value, volatile uint8_t *addr)                                          |  |
|                                                         |          | Exclusive store byte. Return value is the access status (success = 0, failed = 1).     |  |
| STREXH                                                  | uint32_t | STREXH(uint16_t value, volatile uint16_t<br>*addr)                                     |  |
|                                                         |          | Exclusive store halfword. Return value is the access status (success = 0, failed = 1). |  |
| STREX                                                   | uint32_t | STREXW(uint32_t value, volatile uint32_t<br>*addr)                                     |  |
|                                                         |          | Exclusive store word. Return value is the access status (success = 0, failed = 1).     |  |

Functions for data processing - CLZ, RBIT, SSAT and USAT are not available for Cortex-M0/M1.

| <b>Table E.6</b> Data Processing Instruction Functions for Cortex-M3 and Cortex-M4 Processors |          |                                                                                                                  |
|-----------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------|
| Instructions                                                                                  | CMSIS Fu | nctions Available for Cortex-M3 and Cortex-M4                                                                    |
| CLZ                                                                                           | uint8_t  | CLZ(unsigned int val) Count Leading Zero                                                                         |
| RBIT                                                                                          | uint32_t | RBIT(uint32_t val) Reverse bits in word                                                                          |
| REV                                                                                           | uint32_t | REV(uint32_t value) Reverse byte order within a word                                                             |
| REV16                                                                                         | uint32_t | REV16(uint16_t value) Reverse byte order within each half word independently                                     |
| REVSH                                                                                         | int32_t  | REVSH(int16_t value)  Reverse byte order in the lower halfword, and then sign extend the result in a 32-bit word |

(Continued)

Table E.6 Data Processing Instruction Functions for Cortex-M3 and Cortex-M4

Processors—Cont'd

Instructions

CMSIS Functions Available for Cortex-M3 and Cortex-M4

ROB

POP(uint32 t val uint32 t shift)

| ROR  | uint32_t | ROR(uint32_t val, uint32_t shift)      |
|------|----------|----------------------------------------|
|      |          | Rotate value right by a number of bits |
| SSAT | uint32_t | SSAT(uint32_t value, uint32_t sat);    |
|      |          | Signed saturate                        |
| USAT | uint32_t | USAT(uint32_t value, uint32_t sat)     |
|      |          | Unsigned saturate                      |

| Table E.7 | CMSIS-Core Intrinsic Fu | unctions for DSP | Related 0 | Operations in Cortex | (-M4 |
|-----------|-------------------------|------------------|-----------|----------------------|------|
| Processor |                         |                  |           |                      |      |

| CMSIS Functions Available for Cortex-M4 |                                                      |  |
|-----------------------------------------|------------------------------------------------------|--|
| uint32_t                                | <b>SADD8</b> (uint32_t val1, uint32_t val2)          |  |
|                                         | GE setting quad 8-bit signed addition.               |  |
| uint32_t                                | QADD8 (uint32_t val1, uint32_t val2)                 |  |
|                                         | Q setting quad 8-bit saturating addition.            |  |
| uint32_t                                | SHADD8 (uint32_t val1, uint32_t val2)                |  |
|                                         | Quad 8-bit signed addition with halved results.      |  |
| uint32_t                                | UADD8 (uint32_t val1, uint32_t val2)                 |  |
|                                         | GE setting quad 8-bit unsigned addition.             |  |
| uint32_t                                | UQADD8 (uint32_t val1, uint32_t val2)                |  |
|                                         | Quad 8-bit unsigned saturating addition.             |  |
| uint32_t                                | UHADD8 (uint32_t val1, uint32_t val2)                |  |
|                                         | Quad 8-bit unsigned addition with halved results.    |  |
| uint32_t                                | <b>SSUB8</b> (uint32_t val1, uint32_t val2)          |  |
|                                         | GE setting quad 8-bit signed subtraction.            |  |
| uint32_t                                | QSUB8 (uint32_t val1, uint32_t val2)                 |  |
|                                         | Q setting quad 8-bit saturating subtract.            |  |
| uint32_t                                | <b>SHSUB8</b> (uint32_t val1, uint32_t val2)         |  |
|                                         | Quad 8-bit signed subtraction with halved results.   |  |
| uint32_t                                | <b>USUB8</b> (uint32_t val1, uint32_t val2)          |  |
|                                         | GE setting quad 8-bit unsigned subtract.             |  |
| uint32_t                                | <b>UQSUB8</b> (uint32_t val1, uint32_t val2)         |  |
|                                         | Quad 8-bit unsigned saturating subtraction.          |  |
| uint32_t                                | <b>UHSUB8</b> (uint32_t val1, uint32_t val2)         |  |
|                                         | Quad 8-bit unsigned subtraction with halved results. |  |
| uint32_t                                | <b>SADD16</b> (uint32_t val1, uint32_t val2)         |  |
|                                         | GE setting dual 16-bit signed addition.              |  |

**Table E.7** CMSIS-Core Intrinsic Functions for DSP Related Operations in Cortex-M4 Processor—Cont'd

|          | CMSIS Functions Available for Cortex-M4                                         |
|----------|---------------------------------------------------------------------------------|
| uint32_t | QADD16 (uint32_t val1, uint32_t val2)                                           |
|          | Q setting dual 16-bit saturating addition.                                      |
| uint32_t | SHADD16 (uint32_t val1, uint32_t val2)                                          |
|          | Dual 16-bit signed addition with halved results.                                |
| uint32_t | UADD16 (uint32_t val1, uint32_t val2)                                           |
|          | GE setting dual 16-bit unsigned addition.                                       |
| uint32_t | <b>UQADD16</b> (uint32_t val1, uint32_t val2)                                   |
|          | Dual 16-bit unsigned saturating addition.                                       |
| uint32_t | <b>UHADD16</b> (uint32_t val1, uint32_t val2)                                   |
|          | Dual 16-bit unsigned addition with halved results.                              |
| uint32_t | <b>SSUB16</b> (uint32_t val1, uint32_t val2)                                    |
|          | GE setting dual 16-bit signed subtraction.                                      |
| uint32_t | QSUB16 (uint32_t val1, uint32_t val2)                                           |
|          | Q setting dual 16-bit saturating subtract.                                      |
| uint32_t | <b>SHSUB16</b> (uint32_t val1, uint32_t val2)                                   |
|          | Dual 16-bit signed subtraction with halved results.                             |
| uint32_t | <b>USUB16</b> (uint32_t val1, uint32_t val2)                                    |
|          | GE setting dual 16-bit unsigned subtract.                                       |
| uint32_t | <b>UQSUB16</b> (uint32_t val1, uint32_t val2)                                   |
|          | Dual 16-bit unsigned saturating subtraction.                                    |
| uint32_t | <b>UHSUB16</b> (uint32_t val1, uint32_t val2)                                   |
|          | Dual 16-bit unsigned subtraction with halved results.                           |
| uint32_t | <b>SASX</b> (uint32_t val1, uint32_t val2)                                      |
|          | GE setting dual 16-bit addition and subtraction with exchange.                  |
| uint32 t | QASX (uint32_t val1, uint32_t val2)                                             |
| """      | Q setting dual 16-bit add and subtract with exchange.                           |
| uint32_t | <b>SHASX</b> (uint32_t val1, uint32_t val2)                                     |
| """      | Dual 16-bit signed addition and subtraction with halved                         |
|          | results.                                                                        |
| uint32_t | UASX (uint32_t val1, uint32_t val2)                                             |
|          | GE setting dual 16-bit unsigned addition and subtraction                        |
|          | with exchange.                                                                  |
| uint32_t | <b>UQASX</b> (uint32_t val1, uint32_t val2)                                     |
|          | Dual 16-bit unsigned saturating addition and subtraction with exchange.         |
| uint32_t | UHASX (uint32_t val1, uint32_t val2)                                            |
|          | Dual 16-bit unsigned addition and subtraction with halved results and exchange. |
|          | (O-artinual                                                                     |

(Continued)

| Table E.7  | CMSIS-Core | Intrinsic | Functions | for DSP | Related | Operations in | Cortex-M4 |
|------------|------------|-----------|-----------|---------|---------|---------------|-----------|
| Processor- | –Cont'd    |           |           |         |         |               |           |

| Processor—Cont'd                        |                                                                                                                  |  |  |  |
|-----------------------------------------|------------------------------------------------------------------------------------------------------------------|--|--|--|
| CMSIS Functions Available for Cortex-M4 |                                                                                                                  |  |  |  |
| uint32_t                                | <b>SSAX</b> (uint32_t val1, uint32_t val2) GE setting dual 16-bit signed subtraction and addition with exchange. |  |  |  |
| uint32_t                                | QSAX (uint32_t val1, uint32_t val2)                                                                              |  |  |  |
|                                         | Q setting dual 16-bit subtract and add with exchange.                                                            |  |  |  |
| uint32_t                                | <b>SHSAX</b> (uint32_t val1, uint32_t val2)                                                                      |  |  |  |
|                                         | Dual 16-bit signed subtraction and addition with halved results.                                                 |  |  |  |
| uint32 t                                | USAX (uint32_t val1, uint32_t val2)                                                                              |  |  |  |
| _                                       | GE setting dual 16-bit unsigned subtract and add with exchange.                                                  |  |  |  |
| uint32_t                                | UQSAX (uint32_t val1, uint32_t val2)                                                                             |  |  |  |
|                                         | Dual 16-bit unsigned saturating subtraction and addition with exchange.                                          |  |  |  |
| uint32_t                                | UHSAX (uint32_t val1, uint32_t val2)                                                                             |  |  |  |
|                                         | Dual 16-bit unsigned subtraction and addition with halved results and exchange.                                  |  |  |  |
| uint32_t                                | USAD8 (uint32_t val1, uint32_t val2)                                                                             |  |  |  |
|                                         | Unsigned sum of quad 8-bit unsigned absolute                                                                     |  |  |  |
|                                         | difference.                                                                                                      |  |  |  |
| uint32_t                                | USADA8 (uint32_t val1, uint32_t val2, uint32_t val3)                                                             |  |  |  |
|                                         | Unsigned sum of quad 8-bit unsigned absolute difference with 32-bit accumulate.                                  |  |  |  |
| uint32_t                                | SSAT16 (uint32_t val1, const uint32_t val2)                                                                      |  |  |  |
|                                         | Q setting dual 16-bit saturate.                                                                                  |  |  |  |
| uint32_t                                | USAT16 (uint32_t val1, const uint32_t val2)                                                                      |  |  |  |
|                                         | Q setting dual 16-bit unsigned saturate.                                                                         |  |  |  |
| uint32_t                                | UXTB16 (uint32_t val)                                                                                            |  |  |  |
| uint32 t                                | Dual extract 8-bits and zero-extend to 16-bits <b>UXTAB16</b> (uint32_t val1, uint32_t val2)                     |  |  |  |
| unitoL_t                                | Extracted 16-bit to 32-bit unsigned addition.                                                                    |  |  |  |
| uint32_t                                | <b>SXTB16</b> (uint32_t val)                                                                                     |  |  |  |
|                                         | Dual extract 8-bits and sign extend each to 16-bits.                                                             |  |  |  |
| uint32_t                                | SXTAB16 (uint32_t val1, uint32_t val2)                                                                           |  |  |  |
|                                         | Dual extracted 8-bit to 16-bit signed addition.                                                                  |  |  |  |
| uint32_t                                | <b>SMUAD</b> (uint32_t val1, uint32_t val2)                                                                      |  |  |  |
| uint32 t                                | Q setting sum of dual 16-bit signed multiply <b>SMUADX</b> (uint32_t val1, uint32_t val2)                        |  |  |  |
| unitoz_t                                | Q setting sum of dual 16-bit signed multiply with                                                                |  |  |  |
|                                         | exchange.                                                                                                        |  |  |  |
|                                         |                                                                                                                  |  |  |  |

**Table E.7** CMSIS-Core Intrinsic Functions for DSP Related Operations in Cortex-M4 Processor—Cont'd

| Processor—Cont a                        |                                                                                                                 |  |  |  |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------|--|--|--|
| CMSIS Functions Available for Cortex-M4 |                                                                                                                 |  |  |  |
| uint32_t                                | SMLAD (uint32_t val1, uint32_t val2, uint32_t val3)                                                             |  |  |  |
|                                         | Q setting dual 16-bit signed multiply with single 32-bit accumulator.                                           |  |  |  |
| uint32_t                                | SMLADX (uint32_t val1, uint32_t val2, uint32_t val3)                                                            |  |  |  |
|                                         | Q setting pre-exchanged dual 16-bit signed multiply with single 32-bit accumulator.                             |  |  |  |
| uint64_t                                | SMLALD (uint32_t val1, uint32_t val2, uint64_t val3)                                                            |  |  |  |
|                                         | Dual 16-bit signed multiply with single 64-bit accumulator.                                                     |  |  |  |
| unsigned long long                      | <b>SMLALDX</b> (uint32_t val1, uint32_t val2, unsigned long long val3)                                          |  |  |  |
|                                         | Dual 16-bit signed multiply with exchange with single 64-bit accumulator.                                       |  |  |  |
| uint32_t                                | SMUSD (uint32_t val1, uint32_t val2)                                                                            |  |  |  |
|                                         | Dual 16-bit signed multiply returning difference.                                                               |  |  |  |
| uint32_t                                | SMUSDX (uint32_t val1, uint32_t val2)                                                                           |  |  |  |
|                                         | Dual 16-bit signed multiply with exchange returning difference.                                                 |  |  |  |
| uint32_t                                | SMLSD (uint32_t val1, uint32_t val2, uint32_t val3)                                                             |  |  |  |
|                                         | Q setting dual 16-bit signed multiply subtract with 32-bit accumulate.                                          |  |  |  |
| uint32_t                                | <b>SMLSDX</b> (uint32_t val1, uint32_t val2, uint32_t val3)                                                     |  |  |  |
|                                         | Q setting dual 16-bit signed multiply with exchange subtract with 32-bit accumulate.                            |  |  |  |
| uint64_t                                | <b>SMLSLD</b> (uint32_t val1, uint32_t val2, uint64_t val3)                                                     |  |  |  |
|                                         | Q setting dual 16-bit signed multiply subtract with 64-bit accumulate.                                          |  |  |  |
| unsigned long long                      | <b>SMLSLDX</b> (uint32_t val1, uint32_t val2, unsigned long long val3)                                          |  |  |  |
|                                         | Q setting dual 16-bit signed multiply with exchange subtract with 64-bit accumulate.                            |  |  |  |
| uint32_t                                | <b>SEL</b> (uint32_t val1, uint32_t val2)                                                                       |  |  |  |
|                                         | Select bytes based on GE bits.                                                                                  |  |  |  |
| uint32_t                                | QADD (uint32_t val1, uint32_t val2)                                                                             |  |  |  |
|                                         | Q setting saturating add.                                                                                       |  |  |  |
| uint32_t                                | QSUB (uint32_t val1, uint32_t val2) Q setting saturating subtract.                                              |  |  |  |
| uint32 t                                | <b>PKHBT</b> (uint32_t val1, uint32_t val2, uint32_t val3)                                                      |  |  |  |
| unioz_t                                 | Halfword packing instruction. Combines bits[15:0] of val1 with bits[31:16] of val2 levitated with the val3.     |  |  |  |
| uint32_t                                | <b>PKHTB</b> (uint32_t val1, uint32_t val2, uint32_t val3)                                                      |  |  |  |
| _                                       | Halfword packing instruction. Combines bits[31:16] of val1 with bits[15:0] of val2 right-shifted with the val3. |  |  |  |
|                                         |                                                                                                                 |  |  |  |

## E.6 Debug message output function

A debug message output function is defined to use ITM for message output.

| Function Name | uint32_t ITM_SendChar(uint32_t ch)                                                                                                                                                                                                                                                |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description   | Output a character via the ITM output channel 0. When no debugger is connected the function return immediately. If debugger is connected and instrumentation trace is enabled, the function output the character to ITM and stalls if the ITM is still busy on the last transfer. |
| Parameter     | "ch" is the character to be output.                                                                                                                                                                                                                                               |
| Return        | The output character "ch".                                                                                                                                                                                                                                                        |

| Function Name | uint32_t ITM_ReceiveChar(void)                                                                                                 |
|---------------|--------------------------------------------------------------------------------------------------------------------------------|
| Description   | Check the ITM_RxBuffer variable to see if it is empty. If it is empty then return -1, otherwise return the character received. |
| Parameter     | None                                                                                                                           |
| Return        | The receive character if available, or -1 if the buffer is empty.                                                              |

| Function Name | uint32_t ITM_CheckChar(void)                                                                             |
|---------------|----------------------------------------------------------------------------------------------------------|
| Description   | Check the ITM_RxBuffer variable to see if it is empty. If it is empty then return 0, otherwise return 1. |
| Parameter     | None                                                                                                     |
| Return        | Return 0 is no received data, and return 1 if a data is received.                                        |