# Cortex®-M3/M4 Debug Components Programmer's Model

## G.1 Processor core debug registers

| Table G.1 Summary of Processor Core Debug Registers |                      |      |                |                                                    |  |  |
|-----------------------------------------------------|----------------------|------|----------------|----------------------------------------------------|--|--|
| Address                                             | Name                 | Туре | Reset<br>Value | Description                                        |  |  |
| 0xE000EDF0                                          | CoreDebug-<br>>DHCSR | R/W  | 0x00000000     | Debug Halting Control<br>Status Register           |  |  |
| 0xE000EDF4                                          | CoreDebug-<br>>DCRSR | W    | -              | Debug Core Register<br>Selector Register           |  |  |
| 0xE000EDF8                                          | CoreDebug-<br>>DCRDR | R/W  | -              | Debug Core Register<br>Data Register               |  |  |
| 0xE000EDFC                                          | CoreDebug-<br>>DEMCR | R/W  | 0x00000000     | Debug Exception and<br>Monitor Control<br>Register |  |  |

|       | Table G.2         Debug Halting Control and Status Register (CoreDebug->DHCSR,           0xE000EDF0) |      |                |                                                                                                                         |  |
|-------|------------------------------------------------------------------------------------------------------|------|----------------|-------------------------------------------------------------------------------------------------------------------------|--|
| Bits  | Name                                                                                                 | Туре | Reset<br>Value | Description                                                                                                             |  |
| 31:16 | KEY                                                                                                  | W    | _              | Debug key; value of 0xA05F must be written to this field to write to this register, otherwise the write will be ignored |  |
| 25    | S_RESET_ST                                                                                           | R    | _              | Core has been reset or being reset; this bit is cleared on read                                                         |  |

**Table G.2** Debug Halting Control and Status Register (CoreDebug->DHCSR, 0xE000EDF0)—Cont'd

| Bits | Name        | Туре | Reset<br>Value | Description                                                                                |
|------|-------------|------|----------------|--------------------------------------------------------------------------------------------|
| 24   | S_RETIRE_ST | R    | _              | Instruction is completed since last read; this bit is cleared on read                      |
| 19   | S_LOCKUP    | R    | _              | When this bit is 1, the core is in a locked-up state                                       |
| 18   | S_SLEEP     | R    | _              | When this bit is 1, the core is in sleep mode                                              |
| 17   | S_HALT      | R    | _              | When this bit is 1, the core is halted                                                     |
| 16   | S_REGRDY    | R    | _              | Register read/write operation is completed                                                 |
| 15:6 | Reserved    | _    | _              | Reserved                                                                                   |
| 5    | C_SNAPSTALL | R/W  | 0*             | Use to break a stalled memory access                                                       |
| 4    | Reserved    | _    | _              | Reserved                                                                                   |
| 3    | C_MASKINTS  | R/W  | 0*             | Mask interrupts while<br>stepping; can only be<br>modified when the<br>processor is halted |
| 2    | C_STEP      | R/W  | 0*             | Single step the processor; valid only if C_DEBUGEN is set                                  |
| 1    | C_HALT      | R/W  | 0              | Halt the processor core; valid only if C_DEBUGEN is set                                    |
| 0    | C_DEBUGEN   | R/W  | 0*             | Enable halt mode debug                                                                     |

\*These control bits in DHCSR are reset by power on reset and not by system reset.

**Table G.3** Debug Core Register Selector Register (CoreDebug->DCRSR, 0xE000EDF4)

| Bits | Name     | Туре | Reset Value | Description                                              |
|------|----------|------|-------------|----------------------------------------------------------|
| 16   | REGWnR   | W    | _           | Direction of data transfer:<br>Write = 1, Read = 0       |
| 15:7 | Reserved | _    | _           | -                                                        |
| 6:0  | REGSEL   | W    | _           | Register to be accessed:<br>0000000 = R0<br>0000001 = R1 |
|      |          |      |             | <br>0001111 = R15                                        |

| Table G.3 | Debug Core Register Selector Register (CoreDebug->DCRSR, |  |
|-----------|----------------------------------------------------------|--|
| 0xE000ED  | 4)—Cont'd                                                |  |

| Bits | Name | Туре | Reset Value | Description                                                                                                                                                                                                                                                                                                                            |
|------|------|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |      |      |             | 0010000 = xPSR/flags<br>0010001 = MSP (Main<br>Stack Pointer)<br>0010010 = PSP (Process<br>Stack Pointer)<br>0010100 = Special<br>registers:<br>[31:24] Control<br>[23:16] FAULTMASK<br>[15:8] BASEPRI<br>[7:0] PRIMASK<br>0100001 = Floating Point<br>Status & Control Register<br>(FPSCR)<br>1000000 = Floating point<br>register S0 |
|      |      |      |             | 1011111 = Floating point register S31 Other values are reserved                                                                                                                                                                                                                                                                        |

 Table G.4
 Debug Core
 Register Data Register (CoreDebug->DCRDR, 0xE000EDF8)

| Bits | Name | Туре | Reset<br>Value | Description                                                                        |
|------|------|------|----------------|------------------------------------------------------------------------------------|
| 31:0 | Data | R/W  | _              | Data register to hold register read result or to write data into selected register |

**Table G.5** Debug Exception and Monitor Control Register (CoreDebug->DEMCR, 0xE000EDFC)

| Bits  | Name     | Туре | Reset Value | Description                                                                   |  |
|-------|----------|------|-------------|-------------------------------------------------------------------------------|--|
| 24    | TRCENA   | R/W  | 0*          | Trace system enable; to use DWT, ETM, ITM and TPIU, this bit must be set to 1 |  |
| 23:20 | Reserved | _    | _           | Reserved                                                                      |  |

**Table G.5** Debug Exception and Monitor Control Register (CoreDebug->DEMCR, 0xE000EDFC)—Cont'd

| Bits  | Name         | Туре | Reset Value | Description                                                                                                           |
|-------|--------------|------|-------------|-----------------------------------------------------------------------------------------------------------------------|
| 19    | MON_REQ      | R/W  | 0           | Indication that the debug<br>monitor is caused by a<br>manual pending request<br>rather than hardware<br>debug events |
| 18    | MON_STEP     | R/W  | 0           | Single step the processor; valid only if MON_EN is set                                                                |
| 17    | MON_PEND     | R/W  | 0           | Pend the monitor exception request; the core will enter monitor exceptions when priority allows                       |
| 16    | MON_EN       | R/W  | 0           | Enable the debug monitor exception                                                                                    |
| 15:11 | Reserved     | _    | _           | Reserved                                                                                                              |
| 10    | VC_HARDERR   | R/W  | 0*          | Debug trap on hard faults                                                                                             |
| 9     | VC_INTERR    | R/W  | 0*          | Debug trap on interrupt/<br>exception service errors                                                                  |
| 8     | VC_BUSERR    | R/W  | 0*          | Debug trap on bus faults                                                                                              |
| 7     | VC_STATERR   | R/W  | 0*          | Debug trap on usage fault state errors                                                                                |
| 6     | VC_CHKERR    | R/W  | 0*          | Debug trap on usage fault-<br>enabled checking errors<br>(e.g., unaligned, divide by<br>zero)                         |
| 5     | VC_NOCPERR   | R/W  | 0*          | Debug trap on usage fault, no coprocessor errors                                                                      |
| 4     | VC_MMERR     | R/W  | 0*          | Debug trap on memory management fault                                                                                 |
| 3:1   | Reserved     | -    | _           | Reserved                                                                                                              |
| 0     | VC_CORERESET | R/W  | 0*          | Debug trap on core reset                                                                                              |

<sup>\*</sup>These control bits in DEMCR are reset by power on reset and not by system reset.

# **G.2** Flash patch and breakpoint unit

| Table G.6 Su | Table G.6 Summary of FPB Registers |      |             |                                       |  |  |
|--------------|------------------------------------|------|-------------|---------------------------------------|--|--|
| Address      | Name                               | Туре | Reset Value | Description                           |  |  |
| 0xE0002000   | FP_CTRL                            | R/W  | 0x00000-0   | Flash Patch Control<br>Register       |  |  |
| 0xE0002004   | FP_REMAP                           | R/W  | 0x20000000  | Flash Patch Remap<br>Register         |  |  |
| 0xE0002008   | FP_COMP0                           | R/W  | 0x00000000  | Flash Patch Comparator<br>Register #0 |  |  |
| 0xE000200C   | FP_COMP1                           | R/W  | 0x00000000  | Flash Patch Comparator<br>Register #1 |  |  |
| 0xE0002010   | FP_COMP2                           | R/W  | 0x00000000  | Flash Patch Comparator<br>Register #2 |  |  |
| 0xE0002014   | FP_COMP3                           | R/W  | 0x00000000  | Flash Patch Comparator<br>Register #3 |  |  |
| 0xE0002018   | FP_COMP4                           | R/W  | 0x00000000  | Flash Patch Comparator<br>Register #4 |  |  |
| 0xE000201C   | FP_COMP5                           | R/W  | 0x00000000  | Flash Patch Comparator<br>Register #5 |  |  |
| 0xE0002020   | FP_COMP6                           | R/W  | 0x00000000  | Flash Patch Comparator<br>Register #6 |  |  |
| 0xE0002024   | FP_COMP7                           | R/W  | 0x00000000  | Flash Patch Comparator<br>Register #7 |  |  |
| 0xE0002FD0   | PID4                               | RO   | 0x04        | Peripheral ID4                        |  |  |
| 0xE0002FD4   | PID5                               | RO   | 0x00        | Peripheral ID5                        |  |  |
| 0xE0002FD8   | PID6                               | RO   | 0x00        | Peripheral ID6                        |  |  |
| 0xE0002FDC   | PID7                               | RO   | 0x00        | Peripheral ID7                        |  |  |
| 0xE0002FE0   | PID0                               | RO   | 0x03        | Peripheral ID0                        |  |  |
| 0xE0002FE4   | PID1                               | RO   | 0xB0        | Peripheral ID1                        |  |  |
| 0xE0002FE8   | PID2                               | RO   | 0x-B        | Peripheral ID2                        |  |  |
| 0xE0002FEC   | PID3                               | RO   | 0x00        | Peripheral ID3                        |  |  |
| 0xE0002FF0   | CID0                               | RO   | 0x0D        | Components ID0                        |  |  |
| 0xE0002FF4   | CID1                               | RO   | 0xE0        | Components ID1                        |  |  |
| 0xE0002FF8   | CID2                               | RO   | 0x05        | Components ID2                        |  |  |
| 0xE0002FFC   | CID3                               | RO   | 0xB1        | Components ID3                        |  |  |

| Table G | Table G.7 Flash Patch Control Register (0xE0002000) |      |             |                                                                                                                                                                                                                                                                                           |  |  |  |
|---------|-----------------------------------------------------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits    | Name                                                | Туре | Reset Value | Description                                                                                                                                                                                                                                                                               |  |  |  |
| 31:15   | -                                                   | -    | _           | Reserved. Read as zero, write ignore                                                                                                                                                                                                                                                      |  |  |  |
| 14:12   | NUM_CODE2                                           | RO   | 3'b000      | Number of full banks of code comparators, sixteen comparators per bank. Where less than sixteen code comparators are provided, the bank count is zero, and the number present indicated by NUM_CODE. This read only field contains 3'b000 to indicate 0 banks for Cortex-M3/M4 processor. |  |  |  |
| 11:8    | NUM_LIT                                             | RO   | 0/2         | Number of literal comparators field. This read only field contains either 4'b0000 to indicate there are no literal slots or 4'b0010 to indicate that there are two literal slots.                                                                                                         |  |  |  |
| 7:4     | NUM_CODE1                                           | RO   | 0 /2 /6     | Number of code comparators field. This read only field contains either b0000 to indicate that there are no code slots, b0010 to indicate that there are two code slots or b0110 to indicate that there are six code slots.                                                                |  |  |  |
| 3:2     | -                                                   | -    | _           | Reserved. Read as zero, write ignore                                                                                                                                                                                                                                                      |  |  |  |
| 1       | KEY                                                 | W    | -           | Key field. To write to the Flash Patch Control Register, you must write a 1 to this write-only bit                                                                                                                                                                                        |  |  |  |
| 0       | ENABLE                                              | R/W  | 0           | Flash Patch Unit Enable bit.<br>(0 = disabled, 1 = enabled)                                                                                                                                                                                                                               |  |  |  |

| Table G.8   Flash Patch Remap Register (0xE0002004) |       |      |             |                                              |  |
|-----------------------------------------------------|-------|------|-------------|----------------------------------------------|--|
| Bits                                                | Name  | Туре | Reset Value | Description                                  |  |
| 31:29                                               | -     | _    | 3'b001      | Hardwires the remapped access to SRAM region |  |
| 28:5                                                | REMAP | R/W  | 0           | 8 word aligned remapped address              |  |
| 4:0                                                 | _     | _    | _           | Reserved                                     |  |

| Table G. | 9 Flash Patch | Comparator | Register #0 to #7 ( | 0xE0002008 to 0xE0002024)                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|---------------|------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits     | Name          | Туре       | Reset Value         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 31:30    | REPLACE       | R/W        | 2'b00               | This selects what happens when the COMP address is matched.  00 – remap to remap address. See FP_REMAP.  01 – Set breakpoint on lower half word, upper half word is unaffected.  10 – Set breakpoint on upper half word, lower half word is unaffected.  11 – Set breakpoint on both lower and upper half words. Setting of 01, 10 and 11 are available for comparators #0 to #5 only. Comparators #6 and #7 ignore this bit field and always function as remap. |
| 29 28:2  | -<br>COMP     | –<br>R/W   | _                   | Reserved Comparison address                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1        | -             | _          | _                   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0        | ENABLE        | R/W        | 0                   | Compare and remap enable for comparator register #n:  1 = Comparator Register #n compare / remap enabled.  0 = Comparator Register #n compare / remap disabled.  The ENABLE bit of FP_CTRL must also be set to enable comparisons.                                                                                                                                                                                                                               |

# G.3 Data watchpoint and trace unit

| Table G.10 | Summary of DWT Re  | gisters |                |                                     |
|------------|--------------------|---------|----------------|-------------------------------------|
| Address    | CMSIS Name         | Туре    | Reset<br>Value | Description                         |
| 0xE0001000 | DWT->CTRL          | R/W     | 0x4-000000     | DWT Control Register                |
| 0xE0001004 | DWT->CYCCNT        | R/W     | 0x0            | Cycle Count Register                |
| 0xE0001008 | DWT->CPICNT        | R/W     | _              | CPI Count Register                  |
| 0xE000100C | DWT->EXCCNT        | R/W     | _              | Exception Overhead Count Register   |
| 0xE0001010 | DWT-<br>>SLEEPCNT  | R/W     | _              | Sleep Counter Register              |
| 0xE0001014 | DWT->LSUCNT        | R/W     | _              | Load-Store-Unit<br>Counter Register |
| 0xE0001018 | DWT-<br>>FOLDCNT   | R/W     | _              | Fold Counter Register               |
| 0xE000101C | DWT->PCSR          | R       | _              | Program Counter<br>Sample Register  |
| 0xE0001020 | DWT->COMP0         | R/W     | _              | DWT Comparator<br>Register #0       |
| 0xE0001024 | DWT->MASK0         | R/W     | _              | DWT Mask Register #0                |
| 0xE0001028 | DWT-<br>>FUNCTION0 | R/W     | 0x0            | DWT Function Register #0            |
| 0xE0001030 | DWT->COMP1         | R/W     | _              | DWT Comparator<br>Register #1       |
| 0xE0001034 | DWT->MASK1         | R/W     | _              | DWT Mask Register #1                |
| 0xE0001038 | DWT-<br>>FUNCTION1 | R/W     | 0x0            | DWT Function Register #1            |
| 0xE0001040 | DWT->COMP2         | R/W     | _              | DWT Comparator<br>Register #2       |
| 0xE0001044 | DWT->MASK2         | R/W     | _              | DWT Mask Register #2                |
| 0xE0001048 | DWT-<br>>FUNCTION2 | R/W     | 0x0            | DWT Function Register #2            |
| 0xE0001050 | DWT->COMP3         | R/W     | _              | DWT Comparator<br>Register #3       |
| 0xE0001054 | DWT->MASK3         | R/W     | _              | DWT Mask Register #3                |
| 0xE0001058 | DWT-<br>>FUNCTION3 | R/W     | 0x0            | DWT Function Register #3            |
| 0xE0001FD0 | PID4               | RO      | 0x04           | Peripheral ID4                      |
| 0xE0001FD4 | PID5               | RO      | 0x00           | Peripheral ID5                      |
| 0xE0001FD8 | PID6               | RO      | 0x00           | Peripheral ID6                      |
| 0xE0001FDC | PID7               | RO      | 0x00           | Peripheral ID7                      |

| Table G.10 Summary of DWT Registers—Cont'd |            |      |                |                |  |
|--------------------------------------------|------------|------|----------------|----------------|--|
| Address                                    | CMSIS Name | Туре | Reset<br>Value | Description    |  |
| 0xE0001FE0                                 | PID0       | RO   | 0x02           | Peripheral ID0 |  |
| 0xE0001FE4                                 | PID1       | RO   | 0xB0           | Peripheral ID1 |  |
| 0xE0001FE8                                 | PID2       | RO   | 0x-B           | Peripheral ID2 |  |
| 0xE0001FEC                                 | PID3       | RO   | 0x00           | Peripheral ID3 |  |
| 0xE0001FF0                                 | CID0       | RO   | 0x0D           | Components ID0 |  |
| 0xE0001FF4                                 | CID1       | RO   | 0xE0           | Components ID1 |  |
| 0xE0001FF8                                 | CID2       | RO   | 0x05           | Components ID2 |  |
| 0xE0001FFC                                 | CID3       | RO   | 0xB1           | Components ID3 |  |

| Table G.    | Table G.11 DWT Control Register |          |                |                                                                                                                                                                               |  |  |
|-------------|---------------------------------|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits        | Name                            | Туре     | Reset<br>Value | Description                                                                                                                                                                   |  |  |
| 31:28<br>27 | NUM_COMP<br>NOTRCPKT            | RO<br>RO | 0/1/4<br>0/1   | Number of comparators Config info – when set, tracing are not supported                                                                                                       |  |  |
| 26          | NOEXTRIG                        | RO       | 0/1            | Config info – when set,<br>external match signals<br>(external trigger) is not<br>supported                                                                                   |  |  |
| 25          | NOCYCCNT                        | RO       | 0/1            | Config info – when set,<br>DWT_CYCCNT is not<br>supported                                                                                                                     |  |  |
| 24          | NOPRFCNT                        | RO       | 0/1            | Config info – when set,<br>profiling counters are not<br>supported                                                                                                            |  |  |
| 23          | Reserved                        | _        | _              | _                                                                                                                                                                             |  |  |
| 22          | CYCEVTENA                       | R/W      | 0              | Enable Cycle count event<br>(emit cycle count profiling<br>packet when the 4-bit<br>POSTCNT counter<br>underflow). If<br>PCSAMPLENA (bit 12) is<br>set, this bit is disabled. |  |  |
| 21          | FOLDEVTENA                      | R/W      | 0              | Enable Folded instruction count event (emit fold count profiling packet when FOLDCNT counter underflow).                                                                      |  |  |

| Table G.11 DWT Control Register—Cont'd |             |      |                |                                                                                                                                                                                                                                                                                                                                                             |  |
|----------------------------------------|-------------|------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits                                   | Name        | Туре | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                 |  |
| 20                                     | LSUEVTENA   | R/W  | 0              | Enable LSU (Load Store Unit) count event (emit LSU count profiling packet when LSUCNT counter underflow).                                                                                                                                                                                                                                                   |  |
| 19                                     | SLEEPEVTENA | R/W  | 0              | Enable Sleep count event<br>(emit Sleep count profiling<br>packet when Sleep<br>counter underflow).                                                                                                                                                                                                                                                         |  |
| 18                                     | EXCEVTENA   | R/W  | 0              | Enable Exception<br>overhead count event (emit<br>Exception overhead count<br>profiling packet when<br>Sleep counter underflow).                                                                                                                                                                                                                            |  |
| 17                                     | CPIEVTENA   | R/W  | 0              | Enable CPI count event<br>(emit CPI count profiling<br>packet when CPI counter<br>underflow).                                                                                                                                                                                                                                                               |  |
| 16                                     | EXCTRCENA   | R/W  | 0              | Enable Interrupt event tracing                                                                                                                                                                                                                                                                                                                              |  |
| 15:13                                  | Reserved    | _    | _              | _                                                                                                                                                                                                                                                                                                                                                           |  |
| 12                                     | PCSAMPLEENA | R/W  | 0              | Enable PC sampling event. When enable, a PC sampling trace packet is emit when POSTCNT underflow. Also see CYCTAP (bit 9) and POSTPRESET (bit [4:1])                                                                                                                                                                                                        |  |
| 11:10                                  | SYNTAP      | R/W  | 00             | Select rate of ITM synchronization packets (see SYNCENA bit in ITM Trace Control register). To generate periodic ITM synchronization packets, ITM's SYNCCENA must be set to 1, CYCCNTENA (bit 0) must be 1, and SYNCTAP must be set to one of the following values: 2'b00 – Disable. No ITM sync packet. 2'b01 – Tap at CYCCNT bit 24 2'b10 – Tap at CYCCNT |  |

| Table G.1 | Table G.11 DWT Control Register—Cont'd |      |                |                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|-----------|----------------------------------------|------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits      | Name                                   | Туре | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 9         | CYCTAP                                 | R/W  | 0              | bit 26 2'b11 – Tap at CYCCNT bit 28 Select a tap for the 4-bit POSTCNT event using DWT_CYCCNT. 0 – Select DWT_CYCCNT bit 6 to trigger POSTCNT                                                                                                                                                                                                                              |  |  |  |
| 8:5       | POSTCNT                                | R/W  | 0              | (processor clock/64)  1 - Select DWT_CYCCNT bit 10 to trigger POSTCNT (processor clock/1024)  Post-scalar counter. It decrements when the tap                                                                                                                                                                                                                              |  |  |  |
|           |                                        |      |                | bit (see CYCTAP, bit 9) toggles. When this counter reach 0, it trigger PC sampling trace packet (if PCSAMPLEENA is 1), or cycle count profiling packet (if CYCEVTENA is 1).                                                                                                                                                                                                |  |  |  |
| 4:1       | POSTPRESET                             | R/W  | 0              | Reload value for POSTCNT, bits [8:5], post-scalar counter. If this value is 0, events are triggered on each tap change (a power of 2, such as 1<<6 or 1<<10). If this field has a non-0 value, this forms a count-down value, to be reloaded into POSTCNT each time it reaches 0. For example, a value 1 in this register means an event is formed every other tap change. |  |  |  |
| 0         | CYCCNTENA                              | R/W  | 0              | Enable the CYCCNT (DWT_CYCCNT) counter. Debugger/software should initialize CYCCNT before enabling CYCCNT.                                                                                                                                                                                                                                                                 |  |  |  |

| Table G. | Table G.12         DWT Cycle Counter Register (DWT->CYCCNT, 0xE0001004) |      |             |                                                                                                                                                                                        |  |  |
|----------|-------------------------------------------------------------------------|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits     | Name                                                                    | Туре | Reset Value | Description                                                                                                                                                                            |  |  |
| 31:0     | CYCCNT                                                                  | R/W  | -           | Current PC Sampler / Cycle<br>Counter count value. When<br>enable, it counts upwards<br>every clock cycle.<br>Debugger/software should<br>initialize CYCCNT before<br>enabling CYCCNT. |  |  |

| Table G.13         DWT CPI Counter Register (DWT->CPICNT, 0xE0001008) |             |          |                |                                                                                                                                                                                                                                                                                                                       |
|-----------------------------------------------------------------------|-------------|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits                                                                  | Name        | Туре     | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                           |
| 31:8<br>7:0                                                           | -<br>CPICNT | -<br>R/W | -              | Reserved Current CPI counter value. Increments on the additional cycles (the first cycle is not counted) required to execute all instructions except those recorded by DWT_LSUCNT. This counter also increments on all instruction fetch stalls. If CPIEVTENA is set, an event is emitted when the counter overflows. |

| Table G.1   | Table G.14         DWT Exception Overhead Register (DWT->EXCCNT, 0xE000100C) |          |                |                                                                                                                                                                                                                                    |  |  |
|-------------|------------------------------------------------------------------------------|----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits        | Name                                                                         | Туре     | Reset<br>Value | Description                                                                                                                                                                                                                        |  |  |
| 31:8<br>7:0 | -<br>EXCCNT                                                                  | -<br>R/W | _              | Reserved Current interrupt overhead counter value. Counts the total cycles spent in interrupt processing (for example entry stacking, return unstacking, pre-emption). An event is emitted on counter overflow (every 256 cycles). |  |  |

| Table G     | Table G.15         DWT Sleep Counter Register (DWT->SLEEPCNT, 0xE0001010) |          |             |                                                                                                                                                         |  |
|-------------|---------------------------------------------------------------------------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits        | Name                                                                      | Туре     | Reset Value | Description                                                                                                                                             |  |
| 31:8<br>7:0 | -<br>SLEEPCNT                                                             | –<br>R/W | -           | Reserved Sleep counter. Counts the number of cycles during which the processor is sleeping. An event is emitted on counter overflow (every 256 cycles). |  |

| Table G     | Table G.16         DWT Load-Store-Unit Counter Register (DWT->LSUCNT, 0xE0001014) |          |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|-------------|-----------------------------------------------------------------------------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits        | Name                                                                              | Туре     | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 31:8<br>7:0 | LSUCNT                                                                            | -<br>R/W |             | Reserved LSU counter. This counts the total number of cycles that the processor is processing an LSU operation. The initial execution cost of the instruction is not counted. For example, an LDR that takes two cycles to complete increments this counter one cycle. Equivalently, an LDR that stalls for two cycles (and so takes four cycles), increments this counter three times. An event is emitted on counter overflow (every 256 cycles). |  |

| Table G.17 DWT Fold Counter Register (DWT->FOLDCNT, 0xE0001018) |  |  |  |  |  |
|-----------------------------------------------------------------|--|--|--|--|--|
|                                                                 |  |  |  |  |  |
| e total                                                         |  |  |  |  |  |
| e                                                               |  |  |  |  |  |

| Table G.18 DWT PC Sampling Register (DWT->PCSR, 0xE000101C) |           |      |             |                                                                                        |  |  |
|-------------------------------------------------------------|-----------|------|-------------|----------------------------------------------------------------------------------------|--|--|
| Bits                                                        | Name      | Туре | Reset Value | Description                                                                            |  |  |
| 31:0                                                        | EIASAMPLE | RO   | _           | Execution instruction address sample. If the processor is halted, it return 0xFFFFFFFF |  |  |

| <b>Table G.19</b> DWT COMPx Registers (DWT->COMP <i>n</i> , 0xE0001020/0xE0001030/ 0xE0001040/0xE0001050) |      |      |             |                                                                                                                                                                   |  |  |
|-----------------------------------------------------------------------------------------------------------|------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits                                                                                                      | Name | Туре | Reset Value | Description                                                                                                                                                       |  |  |
| 31:0                                                                                                      | COMP | R/W  | _           | Data values to compare against data address / PC value / DWT_CYCCNT (comparator #0 only, see CYCMATCH bit) / data value (comparator #1 only, see DATAVMATCH bit). |  |  |

| <b>Table G.20</b> DWT MASKx Registers (DWT->MASK <i>n</i> , 0xE0001024/0xE0001034/ 0xE0001044/0xE0001054) |           |          |             |                                                                                                                                                                                                       |  |  |
|-----------------------------------------------------------------------------------------------------------|-----------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits                                                                                                      | Name      | Туре     | Reset Value | Description                                                                                                                                                                                           |  |  |
| 31:4<br>3:0                                                                                               | -<br>MASK | -<br>R/W | -           | Reserved  Mask on data during comparison. This is the size of the ignore mask (aligned to LSB). 0 = all bits are compared, 1 = bits 1 to bit 31 are compared, and 15 = bit 15 to bit 31 are compared. |  |  |

Note for DWT FUNCTION register (table G.21) and FUNCTION values (in table G.22):

- Functions 4'b1100 to 4'b1111 are not available in Cortex®-M3 r0p0 to r1p1
- Data value is only sampled for accesses that do not fault (MPU or bus fault). The PC is sampled irrespective of any faults. The PC is only sampled for the first address of a burst.

**Table G.21** DWT FUNCTIONX Registers (DWT->FUNCTION*n*, 0xE0001028/0xE0001038/0xE0001048/0xE0001058)

| UXLUUU.        | UXEUUU1U38/UXEUUU1U48/UXEUUU1U38) |          |             |                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|----------------|-----------------------------------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bits           | Name                              | Туре     | Reset Value | Description                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 31:25<br>24    | -<br>MATCHED                      | -<br>RO  | 0           | Reserved This bit is set when the comparator matches, and indicates that the operation defined by FUNCTION has occurred since this bit was last read. This bit is cleared on read.                                                                                                                                        |  |  |  |  |
| 23:20<br>19:16 | –<br>DATAVADDR1                   | -<br>R/W | -           | Reserved Identity of a second linked address comparator for data value matching when DATAVMATCH == 1 and LNK1ENA == 1.                                                                                                                                                                                                    |  |  |  |  |
| 15:12          | DATAVADDR0                        | R/W      | -           | Identity of a linked address comparator for data value matching when DATAVMATCH == 1.                                                                                                                                                                                                                                     |  |  |  |  |
| 11:10          | DATAVSIZE                         | R/W      | -           | Defines the size of the data in the COMP register is to be matched.  00 = byte 01 = half-word 10 = word 11 = Unpredicatable                                                                                                                                                                                               |  |  |  |  |
| 9              | LNK1ENA                           | RO       | 0           | Read only configure information:  0 = DATAVADDR1 not supported  1 = DATAVADDR1 supported                                                                                                                                                                                                                                  |  |  |  |  |
| 8              | DATAVMATCH                        | R/W      |             | This bit is only available in comparator 1. When DATAVMATCH is set, this comparator performs data value compares. The comparators given by DATAVADDR0 and DATAVADDR1 provide the address for the data comparison. If DATAVMATCH is set in DWT_FUNCTION1, the FUNCTION setting for the comparators given by DATAVADDR0 and |  |  |  |  |

| Table G.21 | DWT FUNCTIONx Registers (DWT->FUNCTIONn, 0xE0001028/ |
|------------|------------------------------------------------------|
| 0xE000103  | 8/0xE0001048/0xE0001058)—Cont'd                      |

| Bits | Name      | Туре | Reset Value | Description                                                                                                                                                                                                                                                |
|------|-----------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | CYCMATCH  | R/W  | -           | DATAVADDR1 are overridden and those comparators only provide the address match for the data comparison. Only available in comparator #0. When set, this comparator compares against                                                                        |
| 6    | _         | _    | _           | the clock cycle counter.  Reserved                                                                                                                                                                                                                         |
| 5    | EMITRANGE |      |             | Emit range field. Reserved to permit emitting offset when range match occurs. Reset clears the EMITRANGE bit. PC sampling is not supported when EMITRANGE is enabled. EMITRANGE only applies for: FUNCTION = 0001, 0010, 0011, 1100, 1101, 1110, and 1111. |
| 4    | _         | -    | _           | Reserved                                                                                                                                                                                                                                                   |
| 3:0  | FUNCTION  | R/W  | 0           | Function of the comparator.<br>See Table G.20.                                                                                                                                                                                                             |

| Table G.22 Settings for | Table G.22 Settings for DWT FUNCTION Registers                                                                                                         |  |  |  |  |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| FUNCTION Value          | Descriptions                                                                                                                                           |  |  |  |  |
| 4'b0000<br>4'b0001      | Disabled  EMITRANGE = 0, sample and emit PC through ITM  EMITRANGE = 1, emit address offset through ITM                                                |  |  |  |  |
| 4'b0010                 | EMITRANGE = 0, emit data through ITM on read and write.<br>EMITRANGE = 1, emit data and address offset through ITM on read or write.                   |  |  |  |  |
| 4'b0011                 | EMITRANGE = 0, sample PC and data value through ITM on read or write.  EMITRANGE = 1, emit address offset and data value through ITM on read or write. |  |  |  |  |
| 4'b0100                 | Watchpoint on PC match                                                                                                                                 |  |  |  |  |
| 4'b0101                 | Watchpoint on data read                                                                                                                                |  |  |  |  |
| 4'b0110                 | Watchpoint on data write                                                                                                                               |  |  |  |  |

| Table G.22 Settings for | Table G.22 Settings for DWT FUNCTION Registers—Cont'd                                                                                     |  |  |  |  |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| FUNCTION Value          | Descriptions                                                                                                                              |  |  |  |  |
| 4'b0111                 | Watchpoint on data read or write                                                                                                          |  |  |  |  |
| 4'b1000                 | ETM trigger on PC match (only if ETM is present)                                                                                          |  |  |  |  |
| 4'b1001                 | ETM trigger on data read (only if ETM is present)                                                                                         |  |  |  |  |
| 4'b1010                 | ETM trigger on data write (only if ETM is present)                                                                                        |  |  |  |  |
| 4'b1011                 | ETM trigger on data read or write (only if ETM is present)                                                                                |  |  |  |  |
| 4'b1100                 | ${\sf EMITRANGE}=0$ , sample data for read transfers ${\sf EMITRANGE}=1$ , sample ${\sf Daddr[15:0]}$ (address offset) for read transfers |  |  |  |  |
| 4'b1101                 | EMITRANGE = 0, sample data for write transfers<br>EMITRANGE = 1, sample Daddr[15:0] (address offset) for write<br>transfers               |  |  |  |  |
| 4'b1110                 | EMITRANGE = 0, sample PC+data for read transfers EMITRANGE = 1, sample Daddr[15:0] (address offset) + data value for read transfers       |  |  |  |  |
| 4'b1111                 | EMITRANGE = 0, sample PC+data for write transfers EMITRANGE = 1, sample Daddr[15:0] (address offset) + data value for write transfers     |  |  |  |  |

- FUNCTION is overridden for comparators given by DATAVADDR0 and DATAVADDR1 in DWT\_FUNCTION1if DATAVMATCH is also set in DWT\_FUNCTION1. The comparators given by DATAVADDR0 and DATA-VADDR1 can then only perform address comparator matches for comparator 1 data matches.
- If the data matching functionality is not included during implementation it is not possible to set DATAVADDR0, DATAVADDR1, or DATAVMATCH in DWT\_FUNCTION1. This means that the data matching functionality is not available in the implementation. Test the availability of data matching by writing and reading the DATAVMATCH bit in DWT\_FUNCTION1. If it is not settable then data matching is unavailable.
- PC match is different from breakpoint. Watchpoint events stop the processor
  after the instruction executed, and by the time the processor stop it could have
  executed another instruction. It is mainly used for triggering the ETM. So for
  breakpoint usage it is less preferable than using breakpoint comparators. However, since the breakpoint comparators can only handle breakpoints in the CODE
  region, PC match can be used as an alternatively solution for breakpoint in other
  memory regions.

#### **G.4** Instrumentation trace macrocell

Note: Integration test registers are for on-chip connectivity testings and is intended to be used by chip designers. Do not use these registers in normal usage.

| Table G.23 Summary of ITM Registers |                   |      |             |                                          |  |
|-------------------------------------|-------------------|------|-------------|------------------------------------------|--|
| Address                             | CMSIS Name        | Туре | Reset Value | Description                              |  |
| 0xE0000000                          | ITM->PORT[0]      | R/W  | _           | ITM Stimulus Ports 0                     |  |
| 0xE0000004                          | ITM->PORT[1]      | R/W  | _           | ITM Stimulus Ports 1                     |  |
|                                     |                   | R/W  | _           |                                          |  |
| 0xE000007C                          | ITM->PORT<br>[31] | R/W  | -           | ITM Stimulus Ports 31                    |  |
| 0xE0000E00                          | ITM->TER          | R/W  | 0x00000000  | ITM Trace Enable<br>Register             |  |
| 0xE0000E40                          | ITM->TPR          | R/W  | 0x00000000  | ITM Trace Privileged<br>Register         |  |
| 0xE0000E80                          | ITM->TCR          | R/W  | 0x00000000  | ITM Trace Control<br>Register            |  |
| 0xE0000EF8                          | ITM->IWR          | W    | 0x00000000  | ITM Integration Write<br>Register        |  |
| 0xE0000EFC                          | ITM->IRR          | R/W  | 0x00000000  | ITM Integration Read<br>Register         |  |
| 0xE0000F00                          | ITM->IMCR         | R/W  | 0x00000000  | ITM Integration Mode<br>Control Register |  |
| 0xE0000FB0                          | ITM->LAR          | R/W  | 0x00000000  | ITM Lock Access<br>Register              |  |
| 0xE0000FB4                          | ITM->LSR          | R/W  | 0x00000003  | ITM Lock Status Register                 |  |
| 0xE0001FD0                          | PID4              | RO   | 0x04        | Peripheral ID4                           |  |
| 0xE0001FD4                          | PID5              | RO   | 0x00        | Peripheral ID5                           |  |
| 0xE0001FD8                          | PID6              | RO   | 0x00        | Peripheral ID6                           |  |
| 0xE0001FDC                          | PID7              | RO   | 0x00        | Peripheral ID7                           |  |
| 0xE0001FE0                          | PID0              | RO   | 0x01        | Peripheral ID0                           |  |
| 0xE0001FE4                          | PID1              | RO   | 0xB0        | Peripheral ID1                           |  |
| 0xE0001FE8                          | PID2              | RO   | 0x-B        | Peripheral ID2                           |  |
| 0xE0001FEC                          | PID3              | RO   | 0x00        | Peripheral ID3                           |  |
| 0xE0001FF0                          | CID0              | RO   | 0x0D        | Components ID0                           |  |
| 0xE0001FF4                          | CID1              | RO   | 0xE0        | Components ID1                           |  |
| 0xE0001FF8                          | CID2              | RO   | 0x05        | Components ID2                           |  |
| 0xE0001FFC                          | CID3              | RO   | 0xB1        | Components ID3                           |  |

| Table 0 | Table G.24 ITM Stimulus Port Registers 0 to 31 (0xE0000000 to 0xE000007C) |      |             |                                                                                                                                                                                                                                                         |  |  |  |
|---------|---------------------------------------------------------------------------|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits    | Name                                                                      | Туре | Reset Value | Description                                                                                                                                                                                                                                             |  |  |  |
| 31:0    | ITM->PORT[n]                                                              | R/W  | _           | Write: data to be output. You can write data of byte, half-word or word to this register. Before writing you must first check the FIFO status to ensure that the buffer is not full by reading this register. Read: Buffer status 0 = full 1 = not full |  |  |  |

| Table G. | Table G.25 ITM Trace Enable Register (ITM->TER, 0xE0000E00) |      |             |                                                                                                                                                                    |  |  |
|----------|-------------------------------------------------------------|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits     | Name                                                        | Туре | Reset Value | Description                                                                                                                                                        |  |  |
| 31:0     | STIMENA                                                     | R/W  | 0x00000000  | Bit mask to enable ITM Stimulus Ports. One bit per port. Unprivileged write to this register can be accepted if the Trace Privileged Register (ITM->TPR) is setup. |  |  |

|           | <b>Table G.26</b> ITM Trace Privileged Register (ITM->TPR, 0xE0000E40, privileged access only) |          |             |                                                                                                                     |  |  |  |
|-----------|------------------------------------------------------------------------------------------------|----------|-------------|---------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits      | Name                                                                                           | Туре     | Reset Value | Description                                                                                                         |  |  |  |
| 31:4<br>3 | -<br>PRIVMASK[3]                                                                               | –<br>R/W | _<br>0      | Reserved If set to 1, enable unprivileged code to access port 24 to 31, and byte 3 of the ITM Trace Enable Register |  |  |  |
| 2         | PRIVMASK[2]                                                                                    | R/W      | 0           | If set to 1, enable<br>unprivileged code to access<br>port 16 to 23, and byte 2 of                                  |  |  |  |

**Table G.26** ITM Trace Privileged Register (ITM->TPR, 0xE0000E40, privileged access only)—Cont'd

| Bits | Name        | Туре | Reset Value | Description                                                                                                                             |
|------|-------------|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 1    | PRIVMASK[1] | R/W  | 0           | the ITM Trace Enable Register If set to 1, enable unprivileged code to access port 8 to 15, and byte 1 of the ITM Trace Enable Register |
| 0    | PRIVMASK[0] | R/W  | 0           | If set to 1, enable<br>unprivileged code to access<br>port 0 to 7, and byte 0 of the<br>ITM Trace Enable Register                       |

**Table G.27** ITM Trace Control Register (ITM->TCR, 0xE0000E80, privileged access only)

| Bits        | Name       | Туре    | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|------------|---------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24<br>23 | -<br>BUSY  | –<br>RO | -<br>-      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 22:16       | TraceBusID | R/W     | 0           | ID used by the Advanced Trace<br>Bus (ATB) interface                                                                                                                                                                                                                                                                                                                                                                                                         |
| 15:12       | _          | _       | _           | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 11:10       | GTSFREQ    | R/W     | 0           | Global Timestamp frequency (available on Cortex-M3 r2p1 or after, and on Cortex-M4).  00 = Disable global timestamp 01 = Generate timestamp request when the ITM defect a change in bit[47:7] of a global timestamp counter. (Approx every 128 cycles) 10 = Generate timestamp request when the ITM defect a change in bit[47:13] of a global timestamp counter. (Approx every 8192 cycles) 11 = Generate timestamp after every packet if the FIFO is empty. |

 Table G.27
 ITM Trace Control Register (ITM->TCR, 0xE0000E80, privileged access only)—Cont'd

| Bits | Name       | Туре | Reset Value | Description                                                                                                                                                                                                           |
|------|------------|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:8  | TSPrescale | R/W  | 0           | Local Timestamp (delta) prescaler (does not affect global timestamp) 00 = no prescaling 01 = divide by 4 10 = divide by 16 11 = divide by 64                                                                          |
| 7:5  | _          | -    | _           | Reserved                                                                                                                                                                                                              |
| 4    | SWOENA     | R/W  | 0           | Enable timestamp counting using SWV activity.  0 = use the processor clock.  1 = use TPIU activity to trigger timestamp clock.                                                                                        |
| 3    | DWTENA     | R/W  | 0           | Enable DWT packets                                                                                                                                                                                                    |
| 2    | SYNCENA    | R/W  | 0           | Enable synchronization packets for TPIU                                                                                                                                                                               |
| 1    | TSENA      | R/W  | 0           | Enable differential timestamps (local timestamp using time delta). Timestamp packet is generated when:  1. A packet is emitted, and 2. Timestamp counter overflow (2 million clock cycles, unless when SWOENA is set) |
| 0    | ITMENA     | R/W  | 0           | Enable ITM. This must be set to 1 before ITM Stimulus and Trace Enable registers are written.                                                                                                                         |

**Table G.28** ITM Integration Write Register (ITM->IWR, 0xE0000EF8, privileged access only)

| Bits | Name          | Туре    | Reset Value | Description                                                                                                                                                                                                                                    |
|------|---------------|---------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1 | -<br>ATVALIDM | -<br>WO |             | Reserved Only use with integration test (on-chip connectivity test). Do not use in normal applications. When in integration test mode, i.e., bit 0 of ITM->IMCR is set, this bit is used to control the ATVALIDM output of the ATB (trace bus) |

**Table G.29** ITM Integration Read Register (ITM->IRR, 0xE0000EFC, privileged access only)

| Bits | Name          | Туре    | Reset Value | Description                                                                                                                                                                                                                               |
|------|---------------|---------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1 | -<br>ATREADYM | -<br>RO | -           | Reserved Only use with integration test (on-chip connectivity test). Do not use in normal applications. When in integration test mode, i.e. bit 0 of ITM->IMCR is set, this bit is used to read the ATREADYM input of the ATB (trace bus) |

**Table G.30** ITM Integration Mode Control Register (ITM->IMCR, 0xE0000F00, privileged access only)

| Bits | Name        | Туре | Reset Value | Description                                                                                                                              |
|------|-------------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1 | _           | _    | _           | Reserved                                                                                                                                 |
| 0    | INTEGRATION | R/W  | 0           | Only use with integration test (on-chip connectivity test). Do not use in normal applications. Set to 1 to enable integration test mode. |

 Table G.31
 ITM Lock Access Register (ITM->LAR, 0xE0000FB0, privileged access only)

| Bits | Name        | Туре | Reset Value | Description                                                                                                                                                          |
|------|-------------|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | Lock Access | WO   | -           | A privileged write of<br>0xC5ACCE55 unlock and<br>enable write access to Trace<br>Control Register. A write of<br>any other value set the lock<br>and disable write. |

| Table G.32 | ITM Lock Status | Register ( | ITM->LSR, | 0xE0000FB4, | privileged access |
|------------|-----------------|------------|-----------|-------------|-------------------|
| only)      |                 |            |           |             |                   |

| Bits | Name    | Туре | Reset Value | Description                                                                                                                                    |
|------|---------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:3 | _       | _    | _           | Reserved                                                                                                                                       |
| 2    | ByteAcc | RO   | 0           | Always 0 to indicate that the unlocking write has to be done with word size transfers. Byte size transfer unlocking sequence is not supported. |
| 1    | Access  | RO   | 1           | When 1, it indicates that write access to the component is blocked. When 0, it indicates that write accesses are allowed.                      |
| 0    | Present | RO   | 1           | Always 1, indicates that a lock mechanism is present.                                                                                          |

## **G.5** Trace port interface unit (TPIU)

Note: Integration test registers are for on-chip connectivity testings and is intended to be used by chip designers. Do not use these registers in normal usage.

| Table G.33 Summary of TPIU Registers |            |      |                |                                         |  |  |
|--------------------------------------|------------|------|----------------|-----------------------------------------|--|--|
| Address                              | CMSIS Name | Туре | Reset<br>Value | Description                             |  |  |
| 0xE0040000                           | TPI->SSPSR | RO   | _              | Supported Sync Port<br>Size Register    |  |  |
| 0xE0040004                           | TPI->CSPSR | R/W  | 0x1            | Current Sync Port Size<br>Register      |  |  |
| 0xE0040010                           | TPI->ACPR  | R/W  | 0x0000         | Async Clock Prescaler<br>Register       |  |  |
| 0xE00400F0                           | TPI->SPPR  | R/W  | 0x01           | Selected Pin Protocol<br>Register       |  |  |
| 0xE0040300                           | TPI->FFSR  | RO   | 0x08           | Formatter and Flush<br>Status Register  |  |  |
| 0xE0040304                           | TPI->FFCR  | R/W  | 0x102          | Formatter and Flush<br>Control Register |  |  |

| Table G.33 Summary of TPIU Registers—Cont'd |                    |      |                 |                                                                                                                        |  |
|---------------------------------------------|--------------------|------|-----------------|------------------------------------------------------------------------------------------------------------------------|--|
| Address                                     | CMSIS Name         | Туре | Reset<br>Value  | Description                                                                                                            |  |
| 0xE0040308                                  | TPI->FSCR          | RO   | 0x00            | Formatter Synchronisation Counter Register (not implemented because synchronization control is handled by ITM and DWT) |  |
| 0xE0040EE8                                  | TPI->TRIGGER       | RO   | 0               | Integration test register:<br>TRIGGER                                                                                  |  |
| 0xE0040EEC                                  | TPI->FIFO0         | RO   | -               | Integration test register for FIFO data 0                                                                              |  |
| 0xE0040EF0                                  | TPI-<br>>ITATBCTR2 | R/W  | 0               | Integration test register: ITATBCTR2                                                                                   |  |
| 0xE0040EF8                                  | TPI-<br>>ITATBCTR0 | RO   | 0               | Integration test register: ITATBCTR0                                                                                   |  |
| 0xE0040EFC                                  | TPI->FIFO1         | RO   | -               | Integration test register for FIFO data 1                                                                              |  |
| 0xE0040F00                                  | TPI->ITCTRL        | R/W  | 0               | Integration test Mode<br>Control Register                                                                              |  |
| 0xE0040FA0                                  | TPI-<br>>CLAIMSET  | R/W  | 0xF             | Claim tag set register                                                                                                 |  |
| 0xE0040FA4                                  | TPI-<br>>CLAIMCLR  | R/W  | 0x0             | Claim tag clear register                                                                                               |  |
| 0xE0040FC8                                  | TPI->DEVID         | RO   | 0x4C0/<br>0x4C1 | CoreSight Device ID                                                                                                    |  |
| 0xE0040FCC                                  | TPI->DEVTYPE       | RO   | 0x11            | CoreSight Device Type                                                                                                  |  |
| 0xE0040FD0                                  | PID4               | RO   | 0x04            | Peripheral ID4                                                                                                         |  |
| 0xE0040FD4                                  | PID5               | RO   | 0x00            | Peripheral ID5                                                                                                         |  |
| 0xE0040FD8                                  | PID6               | RO   | 0x00            | Peripheral ID6                                                                                                         |  |
| 0xE0040FDC                                  | PID7               | RO   | 0x00            | Peripheral ID7                                                                                                         |  |
| 0xE0040FE0                                  | PID0               | RO   | 0x23            | Peripheral ID0                                                                                                         |  |
| 0xE0040FE4                                  | PID1               | RO   | 0xB9            | Peripheral ID1                                                                                                         |  |
| 0xE0040FE8                                  | PID2               | RO   | 0x-B            | Peripheral ID2                                                                                                         |  |
| 0xE0040FEC                                  | PID3               | RO   | 0x00            | Peripheral ID3                                                                                                         |  |
| 0xE0040FF0                                  | CID0               | RO   | 0x0D            | Components ID0                                                                                                         |  |
| 0xE0040FF4                                  | CID1               | RO   | 0x90            | Components ID1                                                                                                         |  |
| 0xE0040FF8                                  | CID2               | RO   | 0x05            | Components ID2                                                                                                         |  |
| 0xE0040FFC                                  | CID3               | RO   | 0xB1            | Components ID3                                                                                                         |  |

| Table G.3 | Table G.34 TPIU Support Sync Port Size Register (TPI->SSPSR, 0xE0040000) |      |                |                                                                         |  |  |
|-----------|--------------------------------------------------------------------------|------|----------------|-------------------------------------------------------------------------|--|--|
| Bits      | Name                                                                     | Туре | Reset<br>Value | Description                                                             |  |  |
| 31:4      | _                                                                        | _    | _              | Reserved                                                                |  |  |
| 3         | 4BIT                                                                     | RO   | -              | If set to 1, the Trace Port can operate in 4 bit mode (device-specific) |  |  |
| 2         | 3BIT                                                                     | RO   | 0              | Always 0 because the Trace Port cannot run with 3 bit width             |  |  |
| 1         | 2BIT                                                                     | RO   | -              | If set to 1, the Trace Port can operate in 2 bit mode (device-specific) |  |  |
| 0         | 1BIT                                                                     | RO   | -              | If set to 1, the Trace Port can operate in 1 bit mode (device-specific) |  |  |

| Table G     | Table G.35         TPIU Current Sync Port Size Register (TPI->CSPSR, 0xE0040004) |          |             |                                                                                                                                            |  |  |
|-------------|----------------------------------------------------------------------------------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits        | Name                                                                             | Туре     | Reset Value | Description                                                                                                                                |  |  |
| 31:4<br>3:0 | -<br>PORTSIZE                                                                    | –<br>R/W | -<br>1      | Reserved Port size. It can be one of the following:  0x8 = 4 bit mode.  0x2 = 2 bit mode.  0x1 = 1 bit mode. Set to 1 when using SWV mode. |  |  |

| Table G.      | Table G.36         TPIU Async Clock Prescaler Register (TPI->ACPR, 0xE0040010) |          |             |                                                   |  |  |
|---------------|--------------------------------------------------------------------------------|----------|-------------|---------------------------------------------------|--|--|
| Bits          | Name                                                                           | Туре     | Reset Value | Description                                       |  |  |
| 31:13<br>12:0 | -<br>PRESCALER                                                                 | -<br>R/W | 0           | Reserved Divisor for Trace Clock is Prescaler + 1 |  |  |

| Table G.37         TPIU Selected Pin Protocol Register (TPI->SPPR, 0xE00400F0) |               |          |             |                                                                                                                                                                                  |  |
|--------------------------------------------------------------------------------|---------------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits                                                                           | Name          | Туре     | Reset Value | Description                                                                                                                                                                      |  |
| 31:2<br>1:0                                                                    | -<br>PROTOCOL | –<br>R/W | 1           | Reserved Trace port protocol 00 = Trace port mode (parallel pins) 01 = Serial Wire Viewer mode (Manchester). (default setting) 10 = Serial Wire Viewer mode (NRZ). 11 = Reserved |  |

| Table G             | Table G.38         TPIU Formatter and Flush Status Register (TPI->FFSR, 0xE0040300) |                |                  |                                                                                                                                                                                        |  |  |
|---------------------|-------------------------------------------------------------------------------------|----------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits                | Name                                                                                | Туре           | Reset Value      | Description                                                                                                                                                                            |  |  |
| 31:4<br>3<br>2<br>1 | -<br>FtNonStop<br>TCPresent<br>FtStopped                                            | RO<br>RO<br>RO | -<br>1<br>0<br>0 | Reserved Formatter cannot be stopped. TRACECTRL pin not present. Formatter stopped. This is always 0 because formatter                                                                 |  |  |
| 0                   | FllnProg                                                                            | RO             | 0                | start stop is not supported. Flush in progress (Trace bus buffer flush). The Cortex-M3/M4 TPIU always output trace data if a data is in the buffer and flush control is not supported. |  |  |

| Table G   | Table G.39         TPIU Formatter and Flush Control Register (TPI->FFCR, 0xE0040304) |          |             |                                                      |  |  |
|-----------|--------------------------------------------------------------------------------------|----------|-------------|------------------------------------------------------|--|--|
| Bits      | Name                                                                                 | Туре     | Reset Value | Description                                          |  |  |
| 31:9<br>8 | –<br>TrigIN                                                                          | -<br>RO  | 1           | Reserved Indicate a trigger on TRIGIN being asserted |  |  |
| 7:2<br>1  | –<br>EnFCont                                                                         | -<br>R/W | -<br>1      | Reserved<br>Formatter enable                         |  |  |
| 0         | _                                                                                    | -        | _           | Reserved                                             |  |  |

| Table G.40         TPIU Integration Test Register: TRIGGER (TPI->TRIGGER, 0xE0040EE8) |         |      |             |                     |  |  |
|---------------------------------------------------------------------------------------|---------|------|-------------|---------------------|--|--|
| Bits                                                                                  | Name    | Туре | Reset Value | Description         |  |  |
| 31:1                                                                                  | _       | _    | _           | Reserved            |  |  |
| 0                                                                                     | TRIGGER | RO   | 0           | TRIGGER input value |  |  |

| Table G. | Table G.41         TPIU Integration Test Register: FIF00 (TPI->FIF00, 0xE0040EEC) |      |                |                                                                                              |  |  |
|----------|-----------------------------------------------------------------------------------|------|----------------|----------------------------------------------------------------------------------------------|--|--|
| Bits     | Name                                                                              | Туре | Reset<br>Value | Description                                                                                  |  |  |
| 31:30    | _                                                                                 | _    | _              | Reserved                                                                                     |  |  |
| 29       | ITM ATVALID                                                                       | RO   | _              | Value of ATVALID signal on<br>the ATB (trace bus)<br>connected to the ITM                    |  |  |
| 28:27    | Byte count                                                                        | RO   | -              | Number of bytes of ITM trace<br>data since last read of<br>Integration ITM Data<br>Register. |  |  |
| 26       | ETM ATVALID                                                                       | RO   | _              | Value of ATVALID signal on<br>the ATB (trace bus)<br>connected to the ETM                    |  |  |
| 25:24    | Byte count                                                                        | RO   | -              | Number of bytes of ETM trace data since last read of Integration ETM Data Register.          |  |  |
| 23:16    | ETM Data 2                                                                        | RO   | _              | ETM trace data. The TPIU                                                                     |  |  |
| 15:8     | ETM Data 1                                                                        | RO   | _              | FIFO discard the data when                                                                   |  |  |
| 7:0      | ETM Data 0                                                                        | RO   | _              | this register is read.                                                                       |  |  |

|                                  | <b>Table G.42</b> TPIU Integration Test Register: ITATBCTR2 (TPI-> ITATBCTR2, 0xE0040EF0) |          |        |                                             |  |  |
|----------------------------------|-------------------------------------------------------------------------------------------|----------|--------|---------------------------------------------|--|--|
| Bits Name Type Value Description |                                                                                           |          |        |                                             |  |  |
| 31:1<br>0                        | -<br>ATREADY                                                                              | -<br>R/W | _<br>0 | Reserved ATREADY output(s) of ATB interface |  |  |

**Table G.43** TPIU Integration Test Register: ITATBCTR0 (TPI-> ITATBCTR0, 0xE0040EF8)

| Bits      | Name         | Туре    | Reset<br>Value | Description                                                      |
|-----------|--------------|---------|----------------|------------------------------------------------------------------|
| 31:1<br>0 | -<br>ATVALID | -<br>RO | 0              | Reserved Read the OR result of ATVALID from upstream ATB sources |

**Table G.44** TPIU Integration Test Register: FIFO1 (TPI->FIFO1, 0xE0040EFC)

|       | · ·         | `    |             | ,                                                                                   |
|-------|-------------|------|-------------|-------------------------------------------------------------------------------------|
| Bits  | Name        | Туре | Reset Value | Description                                                                         |
| 31:30 | _           | _    | _           | Reserved                                                                            |
| 29    | ITM ATVALID | RO   | -           | Value of ATVALID signal on<br>the ATB (trace bus)<br>connected to the ITM           |
| 28:27 | Byte count  | RO   | -           | Number of bytes of ITM trace data since last read of Integration ITM Data Register. |
| 26    | ETM ATVALID | RO   | -           | Value of ATVALID signal on<br>the ATB (trace bus)<br>connected to the ETM           |
| 25:24 | Byte count  | RO   | -           | Number of bytes of ETM trace data since last read of Integration ETM Data Register. |
| 23:16 | ITM Data 2  | RO   | _           | ITM trace data. The TPIU                                                            |
| 15:8  | ITM Data 1  | RO   | _           | FIFO discard the data when                                                          |
| 7:0   | ITM Data 0  | RO   | _           | this register is read.                                                              |

**Table G.45** TPIU Integration Test Mode Control Register (ITM->ITCTRL, 0xE0000F00)

| Bits | Name      | Туре     | Reset Value | Description                                                                                                                                                                                             |
|------|-----------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1 | –<br>Mode | -<br>R/W | _<br>0      | Reserved Only use with integration test (on-chip connectivity test). Do not use in normal applications. 00 = Normal operation 01 = Integration test mode 10 = Integration data test mode 11 = reserved. |

| Table 0 | Table G.46 TPIU Device ID Register (ITM->DEVID, 0xE0000FC8) |      |                |                                                                                                                            |  |  |
|---------|-------------------------------------------------------------|------|----------------|----------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits    | Name                                                        | Туре | Reset<br>Value | Description                                                                                                                |  |  |
| 31:12   | -                                                           | _    | _              | Reserved                                                                                                                   |  |  |
| 11      | Asynchronous Serial<br>Wire Output (NRZ)                    | RO   | 1              | Set to 1, indicates that<br>Asynchronous Serial<br>Wire Output (NRZ) is<br>supported.                                      |  |  |
| 10      | Asynchronous Serial<br>Wire Output<br>(Manchester)          | RO   | 1              | Set to 1, indicates that<br>Asynchronous Serial<br>Wire Output (NRZ) is<br>supported.                                      |  |  |
| 9       | Parallel Trace Port mode                                    | RO   | 1              | Set to 1, indicates that Trace Port mode is supported.                                                                     |  |  |
| 8:6     | Minimum buffer size                                         | RO   | 3'b010         | Indicate 4 bytes FIFO                                                                                                      |  |  |
| 5       | Asynchronous<br>TRACECLKIN                                  | RO   | 1              | Indicates Trace Port can<br>run asynchronously to<br>the processor's clock                                                 |  |  |
| 4:0     | Number of inputs                                            | RO   | 0/1            | Number of trace input:<br>0x0 = 1 input (Cortex-M3/M4 device without ETM)<br>0x1 = 2 inputs (Cortex-M3/M4 device with ETM) |  |  |

| Table G.47         TPIU Device Type Register (ITM->DEVTYPE, 0xE0000FCC) |            |      |             |                                                                        |  |
|-------------------------------------------------------------------------|------------|------|-------------|------------------------------------------------------------------------|--|
| Bits                                                                    | Name       | Туре | Reset Value | Description                                                            |  |
| 31:8                                                                    | _          | -    | _           | Reserved                                                               |  |
| 7:4                                                                     | SubType    | RO   | 1           | The Device Type reads as                                               |  |
| 3:0                                                                     | Major Type | RO   | 1           | 0x11 and indicates this device is a trace sink and specifically a TPIU |  |

## G.6 AHB-AP (AHB access port)

Note: the registers listed in this part are only visible via debug connection, and is not visible for software running on the processor.

| Table G.48 Summary of AHB-AP Registers |                            |      |                |                                  |  |  |
|----------------------------------------|----------------------------|------|----------------|----------------------------------|--|--|
| Address<br>Offset                      | Name                       | Туре | Reset<br>Value | Description                      |  |  |
| 0x00                                   | Control and Status<br>Word | R/W  | -              |                                  |  |  |
| 0x04                                   | Transfer Address           | R/W  | _              | AHB Address value                |  |  |
| 0x0C                                   | Data Read/Write            | R/W  | _              | Data                             |  |  |
| 0x10                                   | Banked Data 0              | R/W  | _              |                                  |  |  |
| 0x14                                   | Banked Data 1              | R/W  | _              |                                  |  |  |
| 0x18                                   | Banked Data 2              | R/W  | _              |                                  |  |  |
| 0x1C                                   | Banked Data 3              | R/W  | _              |                                  |  |  |
| 0xF8                                   | Debug ROM<br>Address       | RO   | 0xE00FF003     | Address of the primary ROM table |  |  |
| 0xFC                                   | ID Register                | RO   | 0x-4770011     |                                  |  |  |

| Table G.4   | 9 AHB-AP Contro | ol and Status | Word (CSW)     |                                                                                                                                                                                    |
|-------------|-----------------|---------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits        | Name            | Туре          | Reset<br>Value | Description                                                                                                                                                                        |
| 31:30<br>29 | –<br>MasterType | -<br>R/W      | 0              | Reserved Controls the HMASTER signal on the AHB which indicate the transfer source.  0 = core 1 = debug This can be overridden by chip design configuration (FIXMASTERTYPE signal) |
| 28:26       | _               | _             | 0              | Reserved                                                                                                                                                                           |
| 25          | HPROT           | R/W           | 1              | AHB HPROT[1]: Privileged (0) and unprivileged (1) control                                                                                                                          |
| 24          | _               | _             | 1              | Reserved                                                                                                                                                                           |
| 23:12       | _               | _             | 0              | Reserved                                                                                                                                                                           |
| 11:8        | Mode            | R/W           | 0              | Mode of operation bits:  0 = normal download/upload mode  Other values are reserved.                                                                                               |

| Table G.49 AHB-AP Control and Status Word (CSW)—Cont'd |                          |          |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------------------------------------------------|--------------------------|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits                                                   | Name                     | Туре     | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 7                                                      | TransINProg<br>DbgStatus | RO<br>RO | O<br>O/1       | Transfer in progress Indicate the status of DAPEN input:  1 = AHB transfer permitted 0 = AHB transfer not permitted (device-specific; could be caused by firmward protection feature in the processor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 5:4                                                    | Addrinc                  | R/W      | 0              | Auto address increment and pack mode on Read or Writt data access. Only increment if the current transaction completes with no error. Auto address incrementing and packed transfers are no performed on access to Banked Data registers 0x10 0x1C. The status of these bit is ignored in these cases. Increments and wraps within a 4-KB address boundary, for example for word incrementing from 0x1000 to 0x1FFC. If the start is at 0x14A0, then the counter increments to 0x1FFC, wrapt to 0x1000, then continues incrementing to 0x149C. 2'b00 = auto increment off. 2'b01 = increment single. Single transfer from corresponding byte lane. 2'b10 = increment packed. 2'b11 = reserved. No transfer. Size of address increment is defined by the Size field [2:0 |  |
| 3<br>2:0                                               | -<br>SIZE                | -<br>R/W | 0<br>0         | Reserved Size of access field 3'b000 = byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|                                                        |                          |          |                | 3'b001 = half-word<br>3'b010 = word<br>Other values are reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |

| Table G.50 AHB-AP Transfer Address Register (TAR) |         |     |   |                         |  |
|---------------------------------------------------|---------|-----|---|-------------------------|--|
| Bits Name Type Reset Value Description            |         |     |   | Description             |  |
| 31:0                                              | ADDRESS | R/W | _ | Current Transfer Access |  |

| Table G.51 AHB-AP Data Read/Write Register (DRW) |      |      |             |                                                                                                                                    |  |  |
|--------------------------------------------------|------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits                                             | Name | Туре | Reset Value | Description                                                                                                                        |  |  |
| 31:0                                             | DATA | R/W  | -           | Write: data value to write for<br>the current transfer<br>address.<br>Read: data value to read for<br>the current transfer address |  |  |

| Table G. | Table G.52   AHB-AP   Banked Data Registers 0 to 3 |      |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|----------|----------------------------------------------------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits     | Name                                               | Туре | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 31:0     | DATA                                               | R/W  |             | BD0-BD3 provide a mechanism for directly mapping through DAP accesses to AHB transfers without having to rewrite the TAR within a four location boundary, so for example BD0 reads/write from TAR,BD1 from TAR+4. For example, by setting TAR to 0xE00EDF0 (DHCSR address), you can access all 4 core debug registers without reprogramming the TAR each time: BD0 – DHCSR (0xE00EDF0) BD1 – DCRSR (0xE00EDF4) BD2 – DCRDR (0xE00EDF5) BD3 – DEMCR (0xE00EDFC) Banked transfers are only supported for word transfers. Non-word banked transfer size is currently ignored, assumed word access. |  |  |  |

| Table G.53   AHB-AP Debug ROM Address Register |         |      |                |                                                                                           |  |
|------------------------------------------------|---------|------|----------------|-------------------------------------------------------------------------------------------|--|
| Bits                                           | Name    | Туре | Reset<br>Value | Description                                                                               |  |
| 31:0                                           | ADDRESS | RO   | 0xE00FF003     | Base address of the primary ROM table, with bit [1:0] indicates if the device is present. |  |

| Table ( | Table G.54 AHB-AP ID Register |      |                |                                                               |  |  |  |
|---------|-------------------------------|------|----------------|---------------------------------------------------------------|--|--|--|
| Bits    | Name                          | Туре | Reset<br>Value | Description                                                   |  |  |  |
| 31:28   | Revision                      | RO   | _              | Revision of the AHB-AP design                                 |  |  |  |
| 27:24   | JEP-106 continuation code     | RO   | 0x4            | For an ARM-designed AP, this field has value 0b0100, 0x4.     |  |  |  |
| 23:17   | JEP-106 identity code         | RO   | 0x3B           | For an ARM-designed AP, this field has value 0b0111011, 0x3B. |  |  |  |
| 16      | Class                         | RO   | 1              | Memory Access Port                                            |  |  |  |
| 15:8    | _                             | _    | 0              | Reserved                                                      |  |  |  |
| 7:4     | AP Variant                    | RO   | 1              | Cortex-M3/M4 variant                                          |  |  |  |
| 3:0     | AP Type                       | RO   | 1              | AMBA AHB bus                                                  |  |  |  |