# A NEW 6-TRANSISTOR XOR-XNOR CIRCUIT BASED ON THE PASS TRANSISTOR LOGIC

### **Abstract**

XOR-XNOR circuits are the basic building block of many arithmetic and encryption circuits. This paper proposes a low-power 5 transistor XOR-XNOR circuit. This paper also evaluates and compares the performance of various XOR-XNOR circuits. The performance of these circuits are based on 90nm process model at all range of supply voltage starting from 0.6V to 1.2V is evaluated more power efficient and faster than the best available XOR-XNOR circuit in literature. The proposed circuit utilizes the least number of transistors and no complementary input signals is used.

### **Reference Circuit Diagram**



### **Reference Waveform**



### **Truth Table**

| Input A | Input B | Output XOR | Output XNOR |
|---------|---------|------------|-------------|
| 0       | 0       | 0          | 1           |
| 0       | 1       | 1          | 0           |
| 1       | 0       | 1          | 0           |
| 1       | 1       | 0          | 1           |

#### **Circuit Details**

As shown in the figure we have two cross coupled circuits of PMOS logic and NMOS logic. On the PMOS logic we are getting the output as XOR while in the NMOS block we get the output as XNOR. The transistors M4 and M3 behave as a pass transistor and pass the output of M1, M2 and M5, M6 respectively. The advantage of the above circuit is that it uses only 6 transistors and gives both outputs of XOR and XNOR while the general circuit uses 8 transistors with only one output either XOR or XNOR. This way it consumes less space and less power and is efficient in many ways.

Therefore, careful design and analysis is required for XOR-XNOR circuits to obtained –full output voltage swing, lesser power consumption and delay in the critical path. Additionally, the design should have a lesser number of transistors to implement XOR-XNOR circuits. We propose and compare new XOR-XNOR circuit designs which produce the XOR-XNOR outputs simultaneously with full output voltage swing. The NMOS and PMOS transistors are added to the basic circuits to alleviate the threshold voltage loss problem commonly encountered in pass transistor logic design.

In the past two decades, a number of circuit techniques have been reported with a view to improve the circuit performance of XOR XNOR gates [3]-[4]. A wide variety of XOR-XNOR implementations are available to serve different speed and density requirements. Transistor count and full output voltage swing are, of course, a primary concern that largely affects complexity of many digital functional units drag them to the first column. Make the graphic wider to push out any text that may try to fill in next to the graphic.

# Circuit Diagram



# Symbol Diagram



# Parameters set for voltage Source for input A



# Parameters set for voltage Source for input B



## **Output Waveforms**



### **Netlists**

\* Generated for: PrimeSim

\* Design library name: cp\_lib1

\* Design cell name: xorxnor\_tb

\* Design view name: schematic

.lib '/PDK/SAED\_PDK32nm/hspice/saed32nm.lib' TT

\*Custom Compiler Version S-2021.09

\*Fri Feb 25 06:24:42 2022

. global vdd gnd!

\* Library : cp\_lib1

\* Cell : xorxnor

\* View : schematic

\* View Search List: hspice hspiceD schematic spice veriloga

```
* View Stop List : hspice hspiceD
.subckt xorxnor a b xnor xor
xm2 vdd xor xnor vdd p105 w=0.1u l=0.03u nf=1 m=1
xm1 a b xor vdd p105 w=0.1u l=0.03u nf=1 m=1
xm0 b a xor vdd p105 w=0.1u l=0.03u nf=1 m=1
xm5 b a xnor gnd! n105 w=0.1u l=0.03u nf=1 m=1
xm4 xnor b a gnd! n105 w=0.1u l=0.03u nf=1 m=1
xm3 gnd! xnor xor gnd! n105 w=0.1u l=0.03u nf=1 m=1
.ends xorxnor
* Library
         : cp_lib1
* Cell
        : xorxnor_tb
* View
         : schematic
* View Search List: hspice hspiceD schematic spice veriloga
* View Stop List: hspice hspiceD
xi0 a b xnor xor xorxnor
v2 b gnd! dc=0 pulse ( 1.8 0 0.1n 0.1n 0.1n 5n 20n )
v1 a gnd! dc=0 pulse ( 1.8 0 0.1n 0.1n 0.1n 5n 10n )
v3 vdd gnd! dc=1.8
```

```
.tran '5n' '100n' name=tran

.option primesim_remove_probe_prefix = 0

.probe v(*) i(*) level=1

.probe tran v(xnor) v(xor) v(net5) v(net7)
```

.temp 25

 $. option\ primesim\_output = wdf$ 

.option parhier = LOCAL

.end

### Acknowledgments

- 1. Kunal Ghosh, Co-founder, VSD Corp. Pvt. Ltd. kunalpghosh@gmail.com
- 2. SFAL HACKATHON TEAM
- 3. Synopsys Team/Company.

#### Conclusion

In this paper, we proposed the new design of combination XOR-XNOR circuit configuration is based on the Pass Transistor Logic and CMOS inverter. The performances of this circuit have been compared to previous reported XOR XNOR design based on delay, power dissipation and PDP. According to the simulation results, the proposed circuit offers a better and more competitive than other design. It offers the lowest power dissipation at a low supply voltage. It has a good driving capability with good output signal in all input combinations and better performance especially in low supply voltage compared to the previous designs. Thus, the proposed circuit is suitable for low-voltage and low power application.

#### References

- [1] N. Weste, and K. Eshranghian, "Principles of CMOS VLSI Design: A System Perspective," Reading MA: Addison Wesley, 1993.
- [2] D. Radhakrishanan, "Low-voltage low-power CMOS full adder," in Proc. IEE Circuits Devices Syst., vol. 148, Feb. 2001.
- [3] K. H. Cheng, and C. S. Huang, "The novel efficient design of XOR/XNOR function for adder applications," in Proc. IEEE Int, Conf. Elect., Circuits Syst. Vol. 1, Sept. 5-8, 1999, pp. 29-32.
- [4] M.A. Elgamel, S. Goel, and M.A. Bayoumi, "Noise tolerant low voltage XOR-XNOR for fast arithmetic," in Proc. Great Lake Symp. VLSI, Washington DC, Apr. 28 -29, 2003, pp. 285-288.
- [5] S. W. Shiv Shankar Mishra, R. K. Nagaria, and S. Tiwari, "New Design Methodologies for High-Speed Low Power XOR XNOR Circuits," World Academy of Science, Engineering and Technology, 2009.
- [6] S. Goel, M. A. Elgamel, M. A. Bayoumi, and Y. Hanafy, "Design methodologies for high-performance noise-tolerant XOR-XNOR circuits," Circuits and Systems I: Regular Papers, IEE T ransactions on, vol. 53, pp. 867-878, 2006
- [7] M. Elgamel, S. Goel, and M. Bayoumi, "Noise tolerant low voltage XOR-XNOR for fast arithmetic," in Proceedings of the 13th ACM Great Lakes symposium on VLSI Washington, D. C. USA: ACM, 2003
- [8] W. Jyh-Ming, F. Sung-Chuan and F. Wu-Shiung, "New efficient Designs for XOR and XNOR functions on the transistor level,"
- Solid- State Circuits, IEEE Journal of, vol. 29, pp. 780-786, 1994.
- [9] Sung-Chuan Fang, Jyh-Ming Wang, and Wu-Shiung Feng, "A New Direct design for three-input XOR function on the transistor level," IEEE trans. Circuits Syst . I: Fundamental theory and Applications, vol. 43, no. 4, April 1996.
- [10] Nabihah Ahamd, Rezaul Hasan, "A New Design of XOR- XNOR gates for low power" 978-1-61284-389-6/11/2011, IEEE.
- [11] H. T. Bui, et al., "New 4-transistor XOR and XNOR designs", Proceedings of the second IEEE Asia Pacific Conference on ASICs, pp. 25-28, 2000
- [12] A.P. Chandrakashan, S. Sheng, and R. Brodersen, "Low state Circuits, vol. 27, No. 4, pp. 473-483, 1992.

[13] S. Goel, M.A. Elgamel, M.A. Bayoumi, Y. Hanafy, "Design Methodologies for high performance noise tolerant XOR-XNOR

circuits", IEEE Transactions on Circuits and Systems-Regular Papers, Vol. 53, No. 4, 2006, pp. 867-878.