# **HLS Hero Workshop**

# Course Workbook

#### **Table of Contents**

| About this Workbook                       | Page 3  |
|-------------------------------------------|---------|
| Pre-Lab: Workshop Pre-requisites          | Page 4  |
| Lab 1: Vitis HLS Flow                     | Page 7  |
| Lab 2: Vitis HLS Interfacing              | Page 48 |
| Lab 3: Vitis HLS Optimization             | Page 63 |
| Lab 4: Vitis HLS Arbitrary Precision Math | Page 79 |
| Lab 5: Vitis HLS Vitis Libraries          | Page 89 |

#### About this Workbook

The contents of this workbook are created by Adiuvo Engineering & Training, Ltd.

If you have any questions about the contents, or need assistance, please contact Adam Taylor at <a href="mailto:adam@adiuvoengineering.com">adam@adiuvoengineering.com</a>.

# Pre-Lab HLS Hero

#### **Required Hardware**

# None Required

#### **Downloads and Installations**

**Step 1 –** Download and install the following at least 1 day prior to the workshop. This may take a significant amount of time and drive space.

Watch the video available <u>here</u> to show how to configure the installation

| Vitis 2021.2 | Download |
|--------------|----------|
|              |          |

## What is HLS

High Level Synthesis (HLS) enables generation of RTL modules from higher level language such as C, C++, OpenCL

Of course, SW engineers still consider these low-level languages.

HLS offers several benefits for the development of Signal / Data / Image processing algorithms

```
error = set point - sample;
p = error * KP;
i = i prev + (error * ts * KI);
d = KD * ((error - error prev) / ts);
op = p+i+d;
error prev = error;
    i prev = i prev;
    i prev = i;
return op;
```

### **HLS Benefits**

Developing in Higher Level language enables a faster iteration time.

- Development Time decreased as untimed language – No RTL / Behavioral level
- Increased level of abstraction accelerates development
- Verification time is reduced as untimed Simulation



# Creating HLS Solutions

Software written for CPUs and software written for FPGAs is fundamentally different

- 1. Not all C constructs can be synthesised
- Learn about synthesizable C/C++ coding styles.
- 3. Need to focus on correct micro architecture
  - 1. Understand the producers and consumers
  - 2. Decompose the algorithm into small section which interconnect
  - 3. Understand throughput required for each element to achieve overall performance goals
- 4. Learn how to interpret the design reports

## **HLS Flow**

Create the C Module and Test Bench – Leverage Libraries where possible Create Solution, Simulate & Debug Verify algorithm performance in SW Convert C Module to RTL Synthesize Analyse & Optimize Interfaces and Performance of synthesized implementation Optimize Simulation of the RTL module against the C Test Bench Co Simulation Package the IP Package for use in Vitis (XO) or Vivado (Xact IP)

## Untimed to Timed

#### Scheduling

 Determines which operations occur during each clock cycle

#### **Binding**

 Determines which hardware resource implements each scheduled operation

#### Control logic extraction

 Extracts the control logic to create a finite state machine (FSM) that sequences the operations in the RTL design



### **Clock Definition**

Clock frequency & selected device used to determine timing of operations – Scheduling Phase

Uncertainty leaves time for final component placement and net routing

If left blank 27% is used



**Step 1 –** Open Vitis HLS 2021.2 and create a new project



**Step 1 –** Enter a project name and select a location and click next



#### **Step 1 – I** used the name VHlab1



Step 1 – Click Next



Step 1 – Click Next



**Step 1 –** Leave all unchanged except for part selection, click to select



Step 1 - Select board and select the SP701 Spartan 7 Board, Click OK



**Step 1 –** Click Finish to create the project



**Step 1 –** This will open the project ready for us to create the application



Step 1 - Right Click on Source and Select new Source File



**Step 1 –** Enter the name of the file as lab1.cpp, click save



Copyright 2022 Adiuvo Engineering & Training, Ltd.

**Step 1 –** Enter the code as below – or Copy from the files on the GitHub. Save the file.



Step 1 - Right Click on Source and Select new Source File



**Step 1 –** Enter the name of the file as lab1.h click save



Copyright 2022 Adiuvo Engineering & Training, Ltd.

**Step 1 –** Enter the code as below – or Copy from the files on the GitHub. Save the file.



**Step 1 –** Right Click on Test Bench and Select new Test Bench File.



Copyright 2022 Adiuvo Engineering & Training, Ltd.

**Step 1 –** Enter the name of the file as tb\_lab1.cpp click save



**Step 1 –** Enter the code as below – or Copy from the files on the GitHub. Save the file.



#### **Step 1 –** From the Run menus select C Simulation

```
★ Vitis HLS 2021.2 - vhlab1 (C:\HLS\VHero_Lab1\vhlab1)

File Edit Project Solution Window Help
tb_lab1.cpp X
Explorer X
                                                 lab1.cpp
                                                              lab1.h
                 C Synthesis
  🔑 vhlab1
                 Cosimulation
  ▶ 🚮 Inclu
   Export RTL
                                                        lefine size 32
        🔒 la
                 Implementation
  D Im Test Bench
                                                     uint 16t a[size],b[size],c[size];

> " solution1"

                                                     uint_16t result;
                                                     uint 16t hls_result;
                                                       roid main ()
                                                          for (int i = 0; i < size; i++){</pre>
                                                             a[i] = rand() % max_val;
                                                             b[i] = rand() % max_val;
                                                             c[i] = rand() % max val;
                                                          for (i = 0; i < size; i++){
                                                             result = a * b + c;
                                                             hls result = lab1(a,b,c);
                                                             if (result == hls_result){
                                                                 printf("Pass\n\r");
                                                                 printf("Fail\n\r");
🔰 Flow Navigator 🗶
```

**Step 1 –** On the dialog box select the launch debugger option, click OK



**Step 1 –** This will open the debugger view, with the program paused for execution – we can run, pause, single step using the menu, along with insert breakpoints



**Step 1 –** Single Step a few of the instructions, hold the pointer over a variable and notice the contents pop up for inspection



**Step 1 –** Double click in the margin of line 29 to insert a breakpoint – this will be shown by a blue circle.

```
int main (void)
        int i;
            (i = 0; i < size; i++){
            a[i] = rand() % max val;
20
            b[i] = rand() % max_val;
            c[i] = rand() % max_val;
2:
        for (i = 0; i < size; i++){
26
            result = a[i] * b[i] + c[i];
            hls_result = lab1(a[i],b[i],c[i]);
            1† (result == nls_result){
                std::printf("Pass\n\r");
32
33
34
35
                std::printf("Fail\n\r");
```

Copyright 2022 Adiuvo Engineering & Training, Ltd.

**Step 1 –** Click Run and you will see the breakpoint be hit, double click again in the margin to remove the breakpoint and hit run.

```
nt main (void)
  int i;
  for ( i = 0; i < size; i++){
      a[i] = rand() % max_val;
      b[i] = rand() % max_val;
      c[i] = rand() % max_val;
  for (i = 0; i < size; i++){
         (result == hls_result){
          std::printf("Pass\n\r");
          std::printf("Fail\n\r");
```

**Step 1 –** The application should run through, outputting pass or fail in the console and then terminate its run.



Copyright 2022 Adiuvo Engineering & Training, Ltd.

Step 1 – Exit the debug display by clicking exit debug



**Step 1 –** From the setting menu select Project Settings



**Step 1 –** Select Browse to select the top function



**Step 1 –** Select lab1 (or the name of your function if you named it differently)



#### Step 1 – Click OK



Copyright 2022 Adiuvo Engineering & Training, Ltd.

#### **Step 1 –** Click on run and select C Synthesis



**Step 1 –** Leave all options unchanged and select OK



**Step 1 –** Once synthesis is complete you will see the report open notice the resources and interfaces



**Step 1 –** Scroll down the report you will see the Top level Controls and Interface Info



**Step 1 –** From the Schedule menu select Schedule View



**Step 1 –** Examine the schedule view



#### **Step 1 –** From the run menu select Co-Simulation



**Step 1 –** Leave the options unchanged and click OK



Copyright 2022 Adiuvo Engineering & Training, Ltd.

**Step 1 –** Observe the report which shows the completion of the Co Simulation and pass / fail.



## **Lab 1 Summary**

#### The concludes lab 1, throughout this lab we have demonstrated

- 1. How to create a project in Vitis HLS
- 2. How to create source and test benches
- 3. How to run C simulation
- 4. How to set up the project for synthesis
- 5. How to synthesize the design
- 6. How to run Co-Simulaiton

## Interfacing

Interfacing depends on flow

#### Vitis - XO

- AXI Data Accessed via Memory Map
- AXIS Data Accessed via Stream
- AXI Lite Register Access

#### Vivado – IP XACT

- Block Level Controls Flow / Status
- Protocol Level Controls



## Vivado Interfacing

Instantiate appropriate interface to integrate with design

Do we want to start and stop block, synchronize or be data driven.

Are we controlling the block from SW

What about data interfaces.

| Paradigm | Description                                                                                                                                                               | s                                                                           |  |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|
| Memory   | Data is accessed by the kernel through memory<br>such as DDR, HBM, PLRAM/BRAM/<br>URAMSupported Interface Protocol                                                        | ap_memory, BRAM, AXI4 Memory Mapped (m_axi)                                 |  |
| Stream   | Supported InterfaceData is streamed into the kernel from another streaming source, such as video processor or another kernel, and can also be streamed out of the kernel. | ap_fifo, AXI4-Stream (axis)                                                 |  |
| Register | Data is accessed by the kernel through register interfaces performed by register reads and writes.                                                                        | ap_none, ap_hs, ap_ack, ap_ovld, ap_vld, and AXI4-Lite adapter (s_axilite). |  |

| C-Argument Type                 | Supported<br>Paradigms      | Default Paradigm | Default Interface Protocol |           |           |
|---------------------------------|-----------------------------|------------------|----------------------------|-----------|-----------|
|                                 |                             |                  | Input                      | Output    | Inout     |
| Scalar variable (pass by value) | Register                    | Register         | ap_none                    | N/A       | N/A       |
| Array                           | Memory, Stream              | Memory           | ap_memory                  | ap_memory | ap_memory |
| Pointer                         | Memory, Stream,<br>Register | Register         | ap_none                    | ap_vld    | ap_ovld   |
| Reference                       | Register                    | Register         | ap_none                    | ap_vld    | ap_vld    |
| hls::stream                     | Stream                      | Stream           | ap_fifo                    | ap_fifo   | N/A       |

**Step 1 –** Create a new project called VHLab2, click OK.



**Step 1 –** Create a new source file called lab2.cpp and enter the code below or copy from the GitHub.

```
lab2.cpp X lab2.h lab2.cpp lab2.cp
```

**Step 1 –** Create a new source file called lab2.h and enter the code below or copy from the GitHub.

**Step 1 –** Create a new source file called tb\_lab2.cpp and enter the code below or copy from the GitHub.

```
tb_lab2.cpp 🗶 📋 _csim.log
                                                       Synthesis Summary(solution1)
             lab2.h
lab2.cpp
      define max val 65535
     uint16_t a[size],b[size],c[size];
     uint16 t result;
     uint16 t hls result[size];
        for ( i = 0; i < size; i++){
             a[i] = rand() % max_val;
             b[i] = rand() % max_val;
            c[i] = rand() % max val;
        lab2((uint16_t)size,a,b,c,hls_result);
        for (i = 0; i < size; i++){</pre>
            result = a[i] * b[i] + c[i];
             if (result == hls_result[i]){
                 std::printf("Pass\n\r");
                std::printf("Fail\n\r");
```

Step 1 – Run a C Simulation in the debugger, notice how this time the application is batch based



**Step 1 –** Close the C Simulation and open the Lab2.cpp file, select the directives' view. Right click on the lb2\_label0 and select Insert Directive.



**Step 1 –** Insert the directive LOOP\_TRIPCOUNT this informs the tool how many times the loop will execute in the maximum case.



**Step 1 –** Run the Synthesis you will notice the Trip Count is now recorded under the lab2 label0



**Step 1 –** Examine the HW Interfaces and notice the RAM Interfaces are AP\_MEMORY and Register

Interfaces.



**Step 1 –** In the synthesis view add in a new directive for the source code for the port loop. Select

INTERFACE directive and for the mode select S\_AXILITE



**Step 1 –** In the synthesis view add in a new directive for the source code for the function. Select INTERFACE directive and for the mode select S\_AXILITE



**Step 1 –** The Directives should appear as shown in the directives tab – Rerun synthesis

```
■ Outline M Directive X
                                        csim.log

■ Synthesis Summary(solution 1)

🖟 lab2.cpp 🗶 🔝 lab2.h
                         tb_lab2.cpp
                                                                                                                                                                                     MHLS INTERFACE mode=s_axilite port=return
                                                                                                                                                                                          % HLS TOP name=lab2
       id lab2 (uint16_t loop, uint16_t a[32], uint16_t b[32], uint16_t c[32], uint16_t result[32])
                                                                                                                                                                                          % HLS INTERFACE mode=s_axilite port=loop
        lab2_label0:for (i = 0; i < loop; i++){
                                                                                                                                                                                          a
            result[i] = a[i] * b[i] + c[i];
                                                                                                                                                                                          b
                                                                                                                                                                                          🛑 с
                                                                                                                                                                                          result

■ Iab2_label0

                                                                                                                                                                                            % HLS LOOP_TRIPCOUNT max=1024
```

**Step 1 –** Examine the HW Interfaces in the report and notice control of the block and loop register are now AXI registers



## **Lab 2 Summary**

#### The concludes lab 2, throughout this lab we have demonstrated

- 1. How to inform the synthesis tool about number of loop iterations
- 2. How to control register interfaces to use AXI Interfaces
- 3. How to control the IP Block control signals be Implemented as AXI

# Lab 3 Vitis HLS Optimization

## Lab 3: Vitis HLS Optimization

**Step 1 –** Create a new project called VHlab3.cpp



**Step 1 –** Create a new source file called lab3.cpp and enter the code below or copy from the GitHub.

```
Synthesis Summary(solution 1)
                               🖟 lab3.cpp 🗶 🔝 lab3.h
     #include "lab3.h"
     void sensor_filter( ip_type input[16], op_type *output)
         int32 t accumulator=0;
         accum: for(int i = 0; i<16; i++)
             accumulator += (int32_t ) input[i];
         *output = accumulator / 16;
```

**Step 1 –** Create a new source file called lab3.h and enter the code below or copy from the GitHub.

```
#include "stdint.h"
#include "stdio.h"
#include "stdlib.h"
#include <string.h>

typedef int16_t ip_type;
typedef int16_t op_type;

void sensor_filter( ip_type input[16], op_type *output);
```

**Step 1 –** Create a new source file called tb\_lab3.cpp and enter the code below or copy from the GitHub.

```
define MAX LINE LENGTH 80
nt main()
  FILE *fp;
  char line[80];
  ip type input[16];
  op type output;
  printf("HLS Example\n\r");
  // Open a file for the output results
  fp=fopen("input.dat","r");
  if (fp == NULL)
      printf("error opening file\n\r");
  int i = 0;
  while (fgets(line, MAX_LINE_LENGTH, fp) != NULL) {
         input[i] = atoi(line);
                                                      //convert string to integer format
         i++;
  fclose(fp);
  //run the sensor
  sensor filter(input, &output);
  printf("Result from HLS module = %d \n\r",output);
```

Step 1 – Right Click on Test Bench File and select add Test Bench File



**Step 1 –** Add in the input.dat file provided on the GitHub



**Step 1 –** Run the C Simulation and ensure the result is as shown below.

```
.c lab3.cpp .h lab3.h
                          tb_lab3.cpp 🗶 📋 _csim.log
         Fine MAX LINE LENGTH 80
        char line[80];
ip_type input[16];
        printf("HLS Example\n\r");
         // Open a file for the output results
         fp=fopen("input.dat","r");
            printf("error opening file\n\r");
         while (fgets(line, MAX_LINE_LENGTH, fp) != NULL) {
                input[i] = atoi(line);
                                                               //convert string to integer format
         fclose(fp);
         //run the sensor
         sensor_filter(input, &output);
         printf("Result from HLS module = %d \n\r",output);
📮 Console 🗶 🚼 Problems 🕼 Executables 🎵 Debug Shell 🔣 Debugger Console
<terminated> (exit value: 0) vhlab3.Debug [C/C++ Application] csim.exe
HLS Example
Result from HLS module = 2233
```

**Step 1 –** Select the top function of Sensor\_Filter to allow synthesis – perform synthesis.



**Step 1 –** Observe the synthesis interval and resources reported in the synthesis report.



**Step 1 –** Open the Function Call Graph for the Synthesis.



**Step 1 –** Observe the information presented, change the heat map.



**Step 1 –** In the directives view for the source code add in a pragma to unroll the loop labelled accum.



Step 1 - In the directives view for the source code add in a pragma to partition the array Input.



**Step 1 –** Rerun synthesis and observe the interval and resources again.



# **Lab 3 Summary**

#### The concludes lab 3, throughout this lab we have demonstrated

- 1. How to add optimization pragmas
- 2. How optimization pragma will change the resource and latency performance
- 3. How to visualize the optimization impacts

**Step 1 –** Create a new project called vhlab4.



**Step 1 –** Create a new source file called lab4.cpp and enter the code below or copy from the GitHub.

```
tatic data_type error_prev =0;
 tatic long_long_data_type i_prev=0;
data type PID (data type set point, data type KP, data type KI, data type KD, data type sample, data type ts, data type pmax)
       HLS INTERFACE s axilite port=sample
       HLS INTERFACE s_axilite port=ts
       HLS INTERFACE s_axilite port=KI
       HLS INTERFACE s axilite port=KP
       HLS INTERFACE s_axilite port=set_point
       HLS INTERFACE s axilite port=pmax
       HLS INTERFACE s axilite port=KD
     ma HLS INTERFACE s axilite port=return
   data_type error;
    long data type p;
    long long data type i, d;
    long_long_data_type op;
   error = set point - sample;
   p = error * KP;
   i = i_prev + (error * ts * KI);
   d = KD * ((error - error prev) / ts);
   op = p+i;//+d;
   error prev = error;
    if ((op) > pmax) {
        i_prev = i_prev;
        op = pmax;
        i prev = i;
```

**Step 1 –** Create a new source file called lab4.h and enter the code below or copy from the GitHub.

```
#include "ap_fixed.h"

#define float_type
#ifdef float_type
    typedef float data_type;
    typedef float long_data_type;
    typedef float long_long_data_type;

#wypedef float long_long_data_type;
#wypedef ap_fixed<16,8> data_type;
    typedef ap_fixed<32,16> long_data_type;
    typedef ap_fixed<48,24> long_long_data_type;
#white
```

**Step 1 –** Create a new source file called tb\_lab4.cpp and enter the code below or copy from the GitHub.

```
define iterations 40
    int main(void)
data type set point = -80.0;
data type sample[iterations] = {-90.000,-88.988,-87.977,-86.966,-85.955,-84.946,-83.936,-82.928,-81.920,-80.912,-80.283,-79.926,
                               -79.784,-79.774,-79.829,-79.898,-79.955,-79.993,-80.011,-80.017,-80.016,-80.010,-80.005,-80.002,-80.000,-79.999,
                               -79.999,-79.999,-79.999,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000,-80.000
data type kp = 19.6827; // w/k
data type ki = 0.7420; // w/k/s
data type kd = 0.0;
data_type op;
printf("testing cpp\r\n");
     for (int i =0; i<iterations; i++){</pre>
              op = PID (set_point, kp, ki, kd, sample[i], 12.5, 40);
               printf("result %s\r\n", op.to_string(10,true).c_str());
```

**Step 1 –** Run the Synthesis observe the interval and the resources required.



**Step 1 –** Examine the analysis view to see the operations involved.



**Step 1 –** In the file lab4.h comment out the line define float\_type.

```
#include "ap_fixed.h"

//#define float_type

#ifdef float_type
    typedef float data_type;
    typedef float long_data_type;
    typedef float long_long_data_type;

#else
    typedef ap_fixed<16,8> data_type;
    typedef ap_fixed<32,16> long_data_type;
    typedef ap_fixed<48,24> long_long_data_type;
#endif
data_type PID (data_type set_point, data_type KP, data_type KI, data_type KD, data_type sample, data_type ts, data_type pmax);
```

**Step 1 –** Rerun synthesis and observe the interval and resources.



# **Lab 4 Summary**

#### The concludes lab 4, throughout this lab we have demonstrated

- 1. How to switch between floating point and arbitrary precision in your application
- 2. The benefit of using arbitrary precision numbers
- 3. The difference in performance between the use of floating-point vs arbitrary precision

**Step 1 –** Open the Vitis libraries repository in GitHub.



**Step 1 –** Download or clone the repository.



**Step 1 –** If you downloaded the Zip Extract the files.



**Step 1 –** Create a project called vhlab5.



**Step 1 –** Right click on source and select Add Source File .



**Step 1 –** Select the files, data\_path.hpp, top\_module.cpp and top\_module.hpp from the location

<install>\Vitis\_Libraries\dsp\L1\examples\1Dfix\_impluse\src



Copyright 2022 Adiuvo Engineering & Training, Ltd.

**Step 1 –** Right click on Test Bench and select Add Source File.



**Step 1 –** Select the file main.cpp from the location <install>\Vitis\_Libraries\dsp\L1\examples\1Dfix\_impluse\src



**Step 1 –** Select the fft\_top as the top function for the project



Step 1 – Set the Cflags and Csimflags to

-I../../../GIT/Vitis\_Libraries/dsp/L1/include/hw/vitis\_fft/fixed



Copyright 2022 Adiuvo Engineering & Training, Ltd.

**Step 1 –** Run synthesis this might take some time



**Step 1 –** Examine the function call graph



#### **Step 1 –** Examine the Dataflow graph



**Step 1 –** Notice there is a timing error,



**Step 1 –** Right click on the error and select go to timing violation



**Step 1 –** Observe the timing violation in the schedule viewer



**Step 1 –** Back in the timing violation, go to the source- notice the line of code causing the delay is highlighted.



# **Lab 5 Summary**

#### The concludes lab 5, throughout this lab we have demonstrated

- 1. How to access Vitis Libraries
- 2. How to include Level One elements from the library within Vitis HLS
- 3. How to include the Vitis libraries to build to application
- 4. How to observe the results in the function call and dataflow graph
- 5. How to identify a timing violation
- 6. How to view the violation in the schedule viewer
- 7. How to identify the violation in the source code.