

# **Clock**Signal **Generator**

Reference Manual

| Product Info    |            |
|-----------------|------------|
| Product Manager | Sven Meier |
| Author(s)       | Sven Meier |
| Reviewer(s)     | -          |
| Version         | 1.5        |
| Date            | 03.01.2023 |



## **Copyright Notice**

Copyright © 2023 NetTimeLogic GmbH, Switzerland. All rights reserved. Unauthorized duplication of this document, in whole or in part, by any means, is prohibited without the prior written permission of NetTimeLogic GmbH, Switzerland.

All referenced registered marks and trademarks are the property of their respective owners

#### Disclaimer

The information available to you in this document/code may contain errors and is subject to periods of interruption. While NetTimeLogic GmbH does its best to maintain the information it offers in the document/code, it cannot be held responsible for any errors, defects, lost profits, or other consequential damages arising from the use of this document/code.

NETTIMELOGIC GMBH PROVIDES THE INFORMATION, SERVICES AND PRODUCTS AVAILABLE IN THIS DOCUMENT/CODE "AS IS," WITH NO WARRANTIES WHATSOEVER. ALL EXPRESS WARRANTIES AND ALL IMPLIED WARRANTIES, INCLUDING WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF PROPRIETARY RIGHTS ARE HEREBY DISCLAIMED TO THE FULLEST EXTENT PERMITTED BY LAW. IN NO EVENT SHALL NETTIMELOGIC GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, CONSEQUENTIAL, SPECIAL AND EXEMPLARY DAMAGES, OR ANY DAMAGES WHATSOEVER, ARISING FROM THE USE OR PERFORMANCE OF THIS DOCUMENT/CODE OR FROM ANY INFORMATION, SERVICES OR PRODUCTS PROVIDED THROUGH THIS DOCUMENT/CODE, EVEN IF NETTIMELOGIC GMBH HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

IF YOU ARE DISSATISFIED WITH THIS DOCUMENT/CODE, OR ANY PORTION THEREOF, YOUR EXCLUSIVE REMEDY SHALL BE TO CEASE USING THE DOCUMENT/CODE.



#### Overview

NetTimeLogic's Signal Generator is a full hardware (FPGA) only implementation of a Signal Generator. It allows to generate pulse width modulated (PWM) signals of configurable polarity aligned with the local clock. The Signal generator takes a start time, a pulse width and period as well as a repeat count as input and generates the signal accordingly. The settings can be configured either by signals or by an AXI4Lite-Slave Register interface.

## **Key Features:**

- Pulse Width Modulated (PWM) signal generation
- 32 bit second and 32 bit nanosecond start time, pulse width and period
- Configurable polarity
- Output delay compensation
- Automatic disabling of generating on time jumps
- Repeat count
- AXI4Lite register set or static configuration
- Generator resolution with 50 MHz system clock: 10ns
- Interrupt on invalid reference
- Linux Driver



# **Revision History**

This table shows the revision history of this document.

| Version | Date       | Revision                                       |
|---------|------------|------------------------------------------------|
| 0.1     | 16.11.2016 | First draft                                    |
| 1.0     | 18.11.2016 | First release                                  |
| 1.1     | 15.09.2017 | Status register added                          |
| 1.2     | 30.11.2017 | Changed registerset, added cable delay         |
| 1.3     | 09.03.2018 | Added Interrupt and shifted register addresses |
| 1.4     | 09.03.2018 | Added Driver                                   |
| 1.5     | 03.01.2023 | Added Vivado upgrade version description       |

Table 1: Revision History



# Content

| 1                 | INTRODUCTION                        | 8              |
|-------------------|-------------------------------------|----------------|
| 1.1               | Context Overview                    | 8              |
| 1.2               | Function                            | 8              |
| 1.3               | Architecture                        | 9              |
| 2                 | SIGNAL GENERATION BASICS            | 11             |
| 2.1               | Digital Counter Clock               | 11             |
| 2.2               | Drift and Offset adjustments        | 11             |
| 2.3               | Signal Generation                   | 13             |
| 3                 | REGISTER SET                        | 14             |
| 3.1               | Register Overview                   | 14             |
| 3.2<br>3.2        | Register Descriptions<br>.1 General | 15<br>15       |
| 4                 | DESIGN DESCRIPTION                  | 29             |
| 4.1               | Top Level - Clk SignalGenerator     | 29             |
| 4.2<br>4.2<br>4.2 | -                                   | 36<br>36<br>39 |
| 4.3<br>4.3<br>4.3 | -                                   | 42<br>42<br>43 |
| 4.4<br>4.4<br>4.4 |                                     | 44<br>44<br>44 |
|                   |                                     |                |



| 5   | RESOURCE USAGE               | 46 |
|-----|------------------------------|----|
| 5.1 | Intel/Altera (Cyclone V)     | 46 |
| 5.2 | AMD/Xilinx (Artix 7)         | 46 |
| 6   | DELIVERY STRUCTURE           | 47 |
| 7   | TESTBENCH                    | 48 |
| 7.1 | Run Testbench                | 48 |
| 8   | REFERENCE DESIGNS            | 49 |
| 8.1 | Intel/Altera: Terasic SocKit | 49 |
| 8.2 | AMD/Xilinx: Digilent Arty    | 50 |
| 8.3 | AMD/Xilinx: Vivado Version   | 51 |



# **Definitions**

| Definitions   |                                                             |
|---------------|-------------------------------------------------------------|
| Counter Clock | A counter based clock that count in the period of its fre-  |
| Counter Clock | quency in nanoseconds                                       |
| PI Servo Loop | Proportional-Integral servo loop, allows for smooth correc- |
| Priservo Loop | tions                                                       |
| Offset        | Phase difference between clocks                             |
| Drift         | Frequency difference between clocks                         |

Table 2: Definitions

## **Abbreviations**

| Abbreviations |                                                |
|---------------|------------------------------------------------|
| AXI           | AMBA4 Specification (Stream and Memory Mapped) |
| IRQ           | Interrupt, Signaling to e.g. a CPU             |
| PPS           | Pulse Per Second                               |
| TS            | Timestamp                                      |
| CLK           | Clock                                          |
| CC            | Counter Clock                                  |
| ТВ            | Testbench                                      |
| LUT           | Look Up Table                                  |
| FF            | Flip Flop                                      |
| PWM           | Pulse Width Modulation                         |
| RAM           | Random Access Memory                           |
| ROM           | Read Only Memory                               |
| FPGA          | Field Programmable Gate Array                  |
| VHDL          | Hardware description Language for FPGA's       |

Table 3: Abbreviations



#### 1 Introduction

#### 1.1 Context Overview

The Signal Generator is meant as a co-processor handling Pulse Width Modulated (PWM) signal generation.

It takes a (synchronized) time input as reference and generates the PWM signal aligned with this clock (start time, pulse width and period) compensating the output delay.

The Signal Generator is designed to work in cooperation with the Counter Clock core from NetTimeLogic (not a requirement). It contains an AXI4Lite slave for configuration and status supervision from a CPU, this is however not required since the Signal Generator can also be configured statically via signals/constants directly from the FPGA.



Figure 1: Context Block Diagram

#### 1.2 Function

The Signal Generator is, as the name says already, a signal generator which generates a pulse width modulated signal aligned with a reference clock.

It uses several different inputs to generate the desired signal pattern: a start time which defines the first edge of the PWM signal, a pulse width which defines the duty cycle of the signal, a period which defines the period in case of a repeating signal and a pulse count which defines the number of pulses to be generated (or continuous).



When the Signal Generator is enabled and the new input values are set, it registers the values and calculates the next start time (beginning of pulse) and stop time (end of pulse). The start time is calculated the following way: input start time minus the output delay. The stop time is calculated the following way: calculated start time plus the pulse width.

When the start time is reached (equal or bigger) the pulse is asserted the configured polarity and a new start time is calculated by adding to the current start time the period. When the stop time is reached (also equal or bigger) the pulse is asserted to the inverse of the configured polarity, the stop time calculated by also adding the period and a pulse counter incremented.

This start/stop procedure is repeated until either the pulse count is reached or continuously repeated when the pulse count is set to zero.

When a time jump happens the pulse generation is immediately disabled and the output signal set to the idle level of the polarity. This is required because of the start/stop time calculations. This also means that a start time must be always in the future when the Signal Generator is configured. Disabling of the pulse generation can also enforced via the register set, the behavior will be the same as with a time jump.

#### 1.3 Architecture

The core is split up into different functional blocks for reduction of the complexity, modularity and maximum reuse of blocks. The interfaces between the functional blocks are kept as small as possible for easier understanding of the core.



Figure 2: Architecture Block Diagram

#### **Register Set**

This block allows reading status values and writing configuration.



#### **Signal Generator**

This block is the actual generator. It takes the reference time and creates the PWM signal based on the start time, pulse width and period aligned with the clock.



## 2 Signal Generation Basics

## 2.1 Digital Counter Clock

A digital counter clock is the most commonly used type of absolute time sources for digital systems. Its functionality is simple: every counter cycle it adds the period of the counter cycle to a counter. Optimally the counter period is an integer number which makes things easier. Normally such a counter clock is split into two counter parts, a sub seconds part and a seconds part, depending on the required resolution the sub second part is in nanoseconds, microseconds or milliseconds or even tens or hundreds of milliseconds. Once the sub seconds counter overflows e.g. 10^9 nanoseconds are reached, the seconds counter is incremented by one and the sub seconds counter is reset to the remainder if there is any.

The highest resolution can be achieved when the counter period is equal the clock period where the counter is run on, this is then normally a nanoseconds resolution, however with a quantization of the clock period.

Figure 3: shows a typical high resolution counter clock with nanosecond resolution and a counter period equal the clock period and a clock of 50MHz which equals to a 20ns clock period.



Figure 3: Counter Clock

## 2.2 Drift and Offset adjustments

When a digital counter clock shall be synchronized there are two things that have to be adjusted which is frequency differences aka drift and phase differences aka offset. Normally the phase difference is only considered the phase within a second. But for absolute time also the correct second is important.



Adjusting a counter clock in a simple way is to keep the clock frequency and adjust the counter increment. This has the advantages that it normally has a much higher resolution e.g. 1ns/s and it doesn't require or relies on external hardware. To adjust drift or offset additional nanoseconds are added or subtracted from the standard increment of the period.

E.g. for a 50 MHz counter clock an offset of +100 ns could be adjusted from one clock cycle to the next:  $20 \Rightarrow 140 \Rightarrow 160 \Rightarrow \dots$  (including 20 ns for the next clock cycle) or it could for example be spread over the next 100 clock cycles:  $20 \Rightarrow 41 \Rightarrow 62 \Rightarrow 73 \Rightarrow \dots$  which is a much smoother adjustment. The same applies to the drift which can also be set once in a period or evenly spread over time.

But why is a smooth adjustment important? If for example a PWM signal is generated from the counter clock then you don't want a time jump since the PWM would not be correct anymore, and this is exactly what would happen if the time is not corrected smoothly. The same applies for short time period measurements, these would measure wrong periods because of the adjustments.

However it is not always possible to adjust the time smoothly, e.g. at startup of a system the clock has to be adjusted by thousands of seconds to get to the time of day (TAI start with second 0 at midnight 1.1.1970) or if the adjustment is larger than the possible adjustment in a given period. This cannot be done smoothly in a reasonable time, therefore the time is then set with a time jump.

Also important is that the clock doesn't count backwards during adjustments. Data acquisition and measurement applications require for example a strongly monolithically increasing time. This requirement basically limits the maximal adjustment so the clock is still counting. E.g. at 50 MHz a norm period is 20 ns, the maximum adjustment is therefore +/-19ns per clock period so the clock would still count with 1ns per clock period.

All these mechanisms are implemented in NetTimeLogic's Adjustable Counter Clock core.

When using the counter clock for signal timestamping or signal generation the quantization fault is still the clock period but with an accurate nanosecond resolution.



## 2.3 Signal Generation

For generating a Pulse Width Modulated signal, the following values are needed: a start time when the first edge of the signal shall be generated, a pulse width which defines the duty cycle and a period. When generating a signal one delay has to be taken into account which is the output delay. The signal generator has to generate the signal earlier to compensate for the output delay.

Also the frequency and therefore quantization of the clock is important. It in the end limits the resolution and therefore accuracy of the generated signal. When an edge shall be generated, the best assumption is to correct to the middle of a period, this will limit the maximum error to half a clock period. To achieve higher accuracy the signal generation can work on both edges of the clock, this will again increase the accuracy by a factor of two. And of course higher frequencies for signal generation can be used and fractions taken into account to correct the signal.

Figure 4: shows exactly the delay which is occurring when generating the signal. You can see that the internal signal is generated earlier so the first rising edge is exactly at the second's boundary.



Figure 4: Time Stamping



## **3** Register Set

This is the register set of the Signal Generator. It is accessible via AXI4Lite Memory Mapped. All registers are 32bit wide, no burst access, no unaligned access, no byte enables, no timeouts are supported. Register address space is not contiguous. Register addresses are only offsets in the memory area where the core is mapped in the AXI inter connects. Non existing register access in the mapped memory area is answered with a slave decoding error.

## 3.1 Register Overview

| Registerset Overview       |                                                              |            |        |
|----------------------------|--------------------------------------------------------------|------------|--------|
| Name                       | Description                                                  | Offset     | Access |
| Clk SgControl Reg          | Clock Signal generation Valid and Enabled Control Register   | 0x00000000 | RW     |
| Clk SgStatus Reg           | Clock Signal generation Status Register                      | 0x0000004  | WC     |
| Clk SgPolarity Reg         | Clock Signal generation Polarity Register                    | 0x00000008 | RW     |
| Clk SgVersion Reg          | Clock Signal generation Version Register                     | 0x000000C  | RO     |
| Clk SgCableDelay Reg       | Clock Signal generation Cable Delay Register                 | 0x00000020 | RW     |
| Clk Sglrq Reg              | Clock Signal generation Interrupt Register                   | 0x00000030 | WC     |
| Clk SglrqMask Reg          | Clock Signal generation Interrupt Mask Register              | 0x00000034 | RW     |
| Clk SgStartTimeValueL Reg  | Clock Signal generation Start Time Nanosecond Register       | 0x00000040 | RW     |
| Clk SgStartTimeValueH Reg  | Clock Signal generation Start Time Second Register           | 0x00000044 | RW     |
| Clk SgPulseWidthValueL Reg | Clock Signal generation Pulse Width Time Nanosecond Register | 0x00000048 | RW     |
| Clk SgPulseWidthValueH Reg | Clock Signal generation Pulse Width Time Second Register     | 0x0000004C | RW     |
| Clk SgPeriodValueL Reg     | Clock Signal generation Period Time Nanosecond Register      | 0x0000050  | RW     |
| Clk SgPeriodValueH Reg     | Clock Signal generation Period Time Second Register          | 0x00000054 | RW     |
| Clk SgRepeatCount Reg      | Clock Signal generation Repeat Counter Register              | 0x00000058 | RW     |



# **3.2 Register Descriptions**

#### 3.2.1 General

## 3.2.1.1 CLK Signal Generator Control Register

Used for general control over the Signal Generator. Since most adjustment values are multi register values, set flags are available to mark validity of the whole value.

| Clk SgControl Reg |          |          |          |             |          |         |       |     |   |     |            |        |
|-------------------|----------|----------|----------|-------------|----------|---------|-------|-----|---|-----|------------|--------|
| Reg Description   |          |          |          |             |          |         |       |     |   |     |            |        |
| 31 30 29 28 27 26 | 25 24 23 | 22 21 20 | 19 18 17 | 16 15       | 14 13 12 | 2 11 10 | 9 8 7 | 6 5 | 4 | 3 2 | 1          | 0      |
|                   |          |          |          | 1           |          |         |       |     |   |     | SIGNAL_VAL | ENABLE |
|                   |          |          |          | RO          |          |         |       |     |   |     | RW         | RW     |
|                   |          |          |          | et: 0x0000  |          |         |       |     |   |     |            |        |
|                   |          |          | Of       | ffset: 0x00 | 000      |         |       |     |   |     |            |        |

| Name       | Description                    | Bits      | Access |
|------------|--------------------------------|-----------|--------|
| -          | Reserved, read 0               | Bit: 31:2 | RO     |
| SIGNAL_VAL | Signal generation values valid | Bit: 1    | RW     |



| ENABLE | Enable | Bit: 0 | RW |
|--------|--------|--------|----|

## 3.2.1.2 CLK Signal Generator Status Register

Used for status supervision if a time jump has happened and/or if a generator error occurred. If a generator error occurred generation is immediately stopped and the generation has to be started again with a new start time

| Clk SgStatus Reg                                                                  |           |     |  |  |
|-----------------------------------------------------------------------------------|-----------|-----|--|--|
| Reg Description                                                                   |           |     |  |  |
| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 | 1         | 0   |  |  |
|                                                                                   | TIME_JUMP | ERA |  |  |
| RO                                                                                | WC        | WC  |  |  |
| Reset: 0x0000000                                                                  |           |     |  |  |
| Offset: 0x0004                                                                    |           |     |  |  |

| Name      | Description                                                                                      | Bits      | Access |
|-----------|--------------------------------------------------------------------------------------------------|-----------|--------|
| -         | Reserved, read 0                                                                                 | Bit: 31:2 | RO     |
| TIME_JUMP | A time jump occurred                                                                             | Bit: 1    | WC     |
| ERROR     | A generator error occurred (disable during gen or time jump or new start time not in the future) | Bit: 0    | WC     |



#### 3.2.1.3 CLK Signal Generator Polarity Register

Used for setting the signal output polarity, shall only be done when disabled. Default value is set by the OutputPolarity\_Gen generic.



| Name     | Description                                   | Bits     | Access |
|----------|-----------------------------------------------|----------|--------|
| -        | Reserved, read 0                              | Bit:31:1 | RO     |
| POLARITY | Signal Polarity (1 active high, 0 active low) | Bit: 0   | RW     |



#### 3.2.1.4 CLK Signal Generator Version Register

Version of the IP core, even though is seen as a 32bit value, bits 31 down to 24 represent the major, bits 23 down to 16 the minor and bits 15 down to 0 the build numbers.



| Name    | Description         | Bits      | Access |
|---------|---------------------|-----------|--------|
| VERSION | Version of the core | Bit: 31:0 | RO     |



#### 3.2.1.5 CLK Signal Generator Cable Delay Register

This register allows to compensate for the propagation delay of the cable between the source and sink. To calculate the delay a rule of thumb says around 1ns per 15cm of cable.



| Name        | Description                                     | Bits       | Access |
|-------------|-------------------------------------------------|------------|--------|
| -           | Reserved, read 0                                | Bit: 31:16 | RO     |
| CABLE_DELAY | Cable delay in nanoseconds (15cm is around 1ns) | Bit: 15:0  | RW     |



## 3.2.1.6 CLK Signal Generator Interrupt Register

Shows the interrupt state. I means interrupt asserted. When the interrupt was asserted, signal generation is disabled.



| Name | Description                               | Bits     | Access |
|------|-------------------------------------------|----------|--------|
| -    | Reserved, read 0                          | Bit:31:1 | RO     |
| IRQ  | Interrupt, Signal generation got disabled | Bit: 0   | WC     |



## 3.2.1.7 CLK Signal Generator Interrupt Mask Register

Enabled and disable the interrupt generation. 1 means interrupt enabled.

| Clk SglrqMask Reg                                                                 |          |
|-----------------------------------------------------------------------------------|----------|
| Reg Description                                                                   |          |
| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 | 1 0      |
|                                                                                   | IRQ_MASK |
| RO                                                                                | RW       |
| Reset: 0x0000000                                                                  |          |
| Offset: 0x0034                                                                    |          |

| Name | Description      | Bits     | Access |
|------|------------------|----------|--------|
| -    | Reserved, read 0 | Bit:31:1 | RO     |
| IRQ  | Interrupt Mask   | Bit: 0   | RW     |



## 3.2.1.8 CLK Signal Generator Start Time Value Low Register

Start time value nanosecond part.



| Name          | Description                                                 | Bits      | Access |
|---------------|-------------------------------------------------------------|-----------|--------|
| START_TIME_NS | Start Time in Nanosecond (must be larger than current time) | Bit: 31:0 | RW     |



## 3.2.1.9 CLK Signal Generator Start Time Value High Register

Start time value second part.



| Name         | Description                                             | Bits      | Access |
|--------------|---------------------------------------------------------|-----------|--------|
| START_TIME_S | Start Time in Second (must be larger than current time) | Bit: 31:0 | RW     |



### 3.2.1.10 CLK Signal Generator Pulse Width Value Low Register

Pulse width nanoseconds part value.



| Name     | Description               | Bits      | Access |
|----------|---------------------------|-----------|--------|
| PULSE_NS | Pulse width in Nanosecond | Bit: 31:0 | RW     |



### 3.2.1.11 CLK Signal Generator Pulse Width Value High Register

Pulse width seconds part value.



| Name    | Description           | Bits      | Access |
|---------|-----------------------|-----------|--------|
| PULSE_S | Pulse width in Second | Bit: 31:0 | RW     |



# 3.2.1.12CLK Signal Generator Period Value Low Register

Pulse period nanoseconds part value.



| Name      | Description          | Bits      | Access |
|-----------|----------------------|-----------|--------|
| PERIOD_NS | Period in Nanosecond | Bit: 31:0 | RW     |



#### 3.2.1.13CLK Signal Generator Period Value High Register

Pulse period seconds part value.



| Name     | Description      | Bits      | Access |
|----------|------------------|-----------|--------|
| PERIOD_S | Period in Second | Bit: 31:0 | RW     |

ClkSignalGenerator Reference Manual 1.5



## 3.2.1.14 CLK Signal Generator Repeat Count Register

Repeat count of the pulse generation.



| Name         | Description                                                  | Bits      | Access |
|--------------|--------------------------------------------------------------|-----------|--------|
| REPEAT_COUNT | How often the signal pattern shall be repeated (O continous) | Bit: 31:0 | RW     |



# 4 Design Description

The following chapters describe the internals of the Signal Generator: starting with the Top Level, which is a collection of subcores, followed by the description of all subcores.

## 4.1 Top Level - Clk SignalGenerator

#### 4.1.1.1 Parameters

The core must be parametrized at synthesis time. There are a couple of parameters which define the final behavior and resource usage of the core.

| Name                          | Туре             | Size | Description                                                                   |
|-------------------------------|------------------|------|-------------------------------------------------------------------------------|
| StaticConfig_Gen              | boolean          | 1    | If Static Configuration or AXI is used: true = Static, false = AXI            |
| ClockClkPeriod Nanosecond_Gen | natural          | 1    | Clock Period in Nanosecond:<br>Default for 50 MHz = 20 ns                     |
| CableDelay_Gen                | boolean          | 1    | If a cable delay shall be configurable (only needed when connected externaly) |
| OutputDelay<br>Nanosecond_Gen | natural          | 1    | Output delay of the signal from the output signal to the connector.           |
| OutputPolarity_Gen            | boolean          | 1    | true = high active, false = low active                                        |
| AxiAddressRange<br>Low_Gen    | std_logic_vector | 32   | AXI Base Address                                                              |
| AxiAddressRange<br>High_Gen   | std_logic_vector | 32   | AXI Base Address plus Registerset Size Default plus 0xFFFF                    |
| Sim_Gen                       | boolean          | 1    | If in Testbench simulation mode: true = Simulation, false = Synthesis         |

Table 4: Parameters





## 4.1.1.2 Structured Types

#### 4.1.1.2.1 Clk\_Time\_Type

Defined in Clk\_Package.h of library ClkLib

Type represents the time used everywhere. For this type overloaded operators + and - with different parameters exist.

| Field Name         | Туре                   | Size | Description                    |  |
|--------------------|------------------------|------|--------------------------------|--|
| Second             | std_logic_vector       | 32   | Seconds of time                |  |
| Nanosecond         | std_logic_vector       | 32   | Nanoseconds of time            |  |
| Fraction           | ion std_logic_vector 2 |      | Fraction numerator (mostly     |  |
| raction            | 3ta_10916_veetoi       | 2    | not used)                      |  |
| Sign               | std_logic              | 1    | Positive or negative time, 1 = |  |
| 3.9.1              | 3.0910                 | ,    | negative, 0 = positive.        |  |
| TimeJump std_logic |                        | 1    | Marks when the clock makes a   |  |
|                    |                        | '    | time jump (mostly not used)    |  |

Table 5: Clk\_Time\_Type

#### 4.1.1.2.2 Clk\_SignalGeneratorStaticConfig\_Type

Defined in Clk\_SignalGeneratorAddrPackage.h of library ClkLib This is the type used for static configuration.

| Field Name  | Туре             | Size              | Description                                      |
|-------------|------------------|-------------------|--------------------------------------------------|
| Polarity    | std_logic        | 1                 | '1' = high active, '0' = low<br>active           |
| CableDelay  | std_logic_vector | 16                | Cable Delay in Nanoseconds                       |
| StartTime   | Clk_Time_Type    | 1                 | Time when the signal generation shall be started |
| PulseWidth  | Clk_Time_Type    | 1 Duty cycle time |                                                  |
| Period      | Clk_Time_Type    | 1                 | Period of the signal generation                  |
| RepeatCount | std_logic_vector | 32                | How often the pulse pattern shall be generated   |

Table 6: Clk\_SignalGeneratorStaticConfig\_Type



#### 4.1.1.2.3 Clk\_SignalGeneratorStaticConfigVal\_Type

Defined in Clk\_SignalGeneratorAddrPackage.h of library ClkLib This is the type used for valid flags of the static configuration.

| Field Name           | Туре      | Size | Description                 |
|----------------------|-----------|------|-----------------------------|
| Enable_Val           | std_logic | 1    | Enables the Clock           |
| Signal_Val           | std logic | 1    | Enables the generating with |
| Signal_val std_logic |           |      | the values from the config  |

Table 7: Clk\_SignalGeneratorStaticConfigVal\_Type

#### 4.1.1.3 Entity Block Diagram



Figure 5: Signal Generator

#### 4.1.1.4 Entity Description

#### **Signal Generator**

This module generates the signal pattern at the configured start time with the configured duty cycle and period for the configured number of cycles. Signal generation is aligned with the reference time. It receives the pattern configuration from the Registerset module.

See 4.2.1 for more details.

#### Registerset

This module is an AXI4Lite Memory Mapped Slave. It provides access to all registers and allows to configure the Signal Generator. It can be configured to either run in AXI or StaticConfig mode. If in StaticConfig mode, the configuration of the signal pattern is done via signals and can be easily done from within the FPGA without a CPU. If in AXI mode, an AXI Master has to configure the signal pattern with AXI writes to the registers, which is typically done by a CPU See 4.2.2 for more details.



# 4.1.1.5 Entity Declaration

| Name                  | Dir | Туре                 | Size | Description            |
|-----------------------|-----|----------------------|------|------------------------|
| Generics              |     |                      |      |                        |
| General               |     |                      |      |                        |
| StaticConfig_Gen      | _   | boolean              | 1    | If Static Configura-   |
|                       |     | Doorean              |      | tion or AXI is used    |
| ClockClkPeriod        | _   | natural              | 1    | Integer Clock Period   |
| Nanosecond_Gen        | _   | riaturai             | '    |                        |
|                       |     |                      |      | If a cable delay shall |
|                       |     |                      |      | be configurable        |
| CableDelay_Gen        | -   | boolean              | 1    | (only needed when      |
|                       |     |                      |      | connected exter-       |
|                       |     |                      |      | naly)                  |
|                       |     |                      |      | Output delay of the    |
| OutputDelay           |     |                      |      | signal from the        |
| Nanosecond_Gen        | -   | natural              | 1    | output signal to the   |
| 1141165555114_5511    |     |                      |      | connector              |
|                       |     |                      |      | True: High active,     |
| OutputPolarity_Gen    | -   | boolean              | 1    | False: Low active      |
| Avi A dalua sa Danasa |     |                      |      |                        |
| AxiAddressRange       | -   | std_logic_vector     | 32   | AXI Base Address       |
| Low_Gen               |     |                      |      | 1                      |
| AxiAddressRange       |     |                      |      | AXI Base Address       |
| High_Gen              | -   | std_logic_vector     | 32   | plus Registerset       |
| <u> </u>              |     |                      |      | Size                   |
| Sim_Gen               | _   | boolean              | 1    | If in Testbench        |
|                       |     | Sociedii             | ·    | simulation mode        |
|                       |     | Ports                |      |                        |
| System                |     |                      |      |                        |
| SysClk_ClkIn          | in  | std_logic            | 1    | System Clock           |
| SysRstN_RstIn         | in  | std_logic            | 1    | System Reset           |
| Config                |     | Cll Signal Congrator |      | Static Configuration   |
| StaticConfig_DatIn    | in  | Clk_SignalGenerator  | 1    | Static Configuration   |
|                       |     | StaticConfig_Type    |      |                        |
|                       |     | Clk_SignalGenerator  |      | Static Configuration   |
| StaticConfig_ValIn    | in  | StaticConfigVal      | 1    | valid                  |
|                       |     | _Type                |      |                        |



| Timer                           |     |                  |    |                                                 |
|---------------------------------|-----|------------------|----|-------------------------------------------------|
| Timer1ms_EvtIn                  | in  | std_logic        | 1  | Millisecond timer<br>adjusted with the<br>Clock |
| Time Input                      |     |                  |    |                                                 |
| ClockTime_DatIn                 | in  | Clk_Time_Type    | 1  | Adjusted PTP Clock Time                         |
| ClockTime_ValIn                 | in  | std_logic        | 1  | Adjusted PTP Clock Time valid                   |
| AXI4 Lite Slave                 |     |                  |    |                                                 |
| AxiWriteAddrValid<br>_Valln     | in  | std_logic        | 1  | Write Address Valid                             |
| AxiWriteAddrReady<br>_RdyOut    | out | std_logic        | 1  | Write Address<br>Ready                          |
| AxiWriteAddrAddress<br>AdrIn    | in  | std_logic_vector | 32 | Write Address                                   |
| AxiWriteAddrProt<br>_DatIn      | in  | std_logic_vector | 3  | Write Address<br>Protocol                       |
| AxiWriteDataValid<br>Valln      | in  | std_logic        | 1  | Write Data Valid                                |
| AxiWriteDataReady<br>RdyOut     | out | std_logic        | 1  | Write Data Ready                                |
| AxiWriteDataData<br>DatIn       | in  | std_logic_vector | 32 | Write Data                                      |
| AxiWriteDataStrobe<br>_DatIn    | in  | std_logic_vector | 4  | Write Data Strobe                               |
| AxiWriteRespValid<br>_ValOut    | out | std_logic        | 1  | Write Response<br>Valid                         |
| AxiWriteRespReady<br>_RdyIn     | in  | std_logic        | 1  | Write Response<br>Ready                         |
| AxiWriteResp<br>Response_DatOut | out | std_logic_vector | 2  | Write Response                                  |
| AxiReadAddrValid<br>_ValIn      | in  | std_logic        | 1  | Read Address Valid                              |
| AxiReadAddrReady<br>_RdyOut     | out | std_logic        | 1  | Read Address<br>Ready                           |
| AxiReadAddrAddress<br>_AdrIn    | in  | std_logic_vector | 32 | Read Address                                    |
| AxiReadAddrProt<br>_DatIn       | in  | std_logic_vector | 3  | Read Address<br>Protocol                        |
| AxiReadDataValid<br>_ValOut     | out | std_logic        | 1  | Read Data Valid                                 |
| AxiReadDataReady<br>_RdyIn      | in  | std_logic        | 1  | Read Data Ready                                 |
| AxiReadData<br>Response_DatOut  | out | std_logic_vector | 2  | Read Data                                       |



| AxiReadDataData<br>_DatOut | out | std_logic_vector               | 32 | Read Data Re-<br>sponse          |
|----------------------------|-----|--------------------------------|----|----------------------------------|
| Interrupt Output           |     |                                |    |                                  |
| Irq_EvtOut                 | out | Clk_Clock<br>StaticConfig_Type | 1  | Active high level interrupt      |
| Signal Output              |     |                                |    |                                  |
| SignalGenerator<br>_EvtOut | out | std_logic                      | 1  | Output signal for PWM generation |

Table 8: Signal Generator



### 4.2 Design Parts

The Signal Generator core consists of a couple of subcores. Each of the subcores itself consist again of smaller function block. The following chapters describe these subcores and their functionality.

#### 4.2.1 Signal Generator

#### 4.2.1.1 Entity Block Diagram



Figure 6: Signal Generator

#### 4.2.1.2 Entity Description

#### **Mux Selector**

This module generates the PWM signal. When the Signal Generator is enabled and the new input values are set, it registers the values and calculates the next start time (beginning of pulse) and stop time (end of pulse). The start time is calculated the following way: input start time minus the output delay. The stop time is calculated the following way: calculated start time plus the pulse width.

When the start time is reached (equal or bigger) the pulse is asserted the configured polarity and a new start time is calculated by adding to the current start time the period. When the stop time is reached (also equal or bigger) the pulse is asserted to the inverse of the configured polarity, the stop time calculated by also adding the period and a pulse counter incremented.

This start/stop procedure is repeated until either the pulse count is reached or continuously repeated when the pulse count is set to zero.

When a time jump happens the pulse generation is immediately disabled and the output signal set to the idle level of the polarity. This is required because of the start/stop time calculations. This also means that a start time must be always in the future when the Signal Generator is configured. Disabling of the pulse generation can also enforced via the register set, the behavior will be the same as with a time jump.



# 4.2.1.3 Entity Declaration

| Name                          | Dir | Туре          | Size | Description                                                                                 |  |  |  |
|-------------------------------|-----|---------------|------|---------------------------------------------------------------------------------------------|--|--|--|
| Generics                      |     |               |      |                                                                                             |  |  |  |
| General                       |     |               |      |                                                                                             |  |  |  |
| ClockClkPeriod Nanosecond_Gen | -   | natural       | 1    | Integer Clock Period                                                                        |  |  |  |
| CableDelay_Gen                | -   | boolean       | 1    | If a cable delay shall<br>be configurable<br>(only needed when<br>connected exter-<br>naly) |  |  |  |
| OutputDelay<br>Nanosecond_Gen | -   | natural       | 1    | Output delay of the signal from the output signal to the connector                          |  |  |  |
| OutputPolarity_Gen            | ı   | boolean       | 1    | True: High active,<br>False: Low active                                                     |  |  |  |
|                               |     | Ports         |      |                                                                                             |  |  |  |
| System                        | ,   |               | 1    |                                                                                             |  |  |  |
| SysClk_ClkIn                  | in  | std_logic     | 1    | System Clock                                                                                |  |  |  |
| SysRstN_RstIn                 | in  | std_logic     | 1    | System Reset                                                                                |  |  |  |
| Time Input                    |     |               |      |                                                                                             |  |  |  |
| ClockTime_DatIn               | in  | Clk_Time_Type | 1    | Adjusted PTP Clock Time                                                                     |  |  |  |
| ClockTime_ValIn               | in  | std_logic     | 1    | Adjusted PTP Clock Time valid                                                               |  |  |  |
| Enable Input                  |     |               |      |                                                                                             |  |  |  |
| Enable_EnaIn                  | in  | std_logic     | 1    | Enable the Genera-<br>tor                                                                   |  |  |  |
| Error Output                  |     |               |      |                                                                                             |  |  |  |
| Generate_ErrOut               | out | std_logic     | 1    | Generator expected an error                                                                 |  |  |  |
| Signal Values Input           |     |               |      |                                                                                             |  |  |  |
| SignalStartTime_DatIn         | in  | Clk_Time_Type | 1    | Signal pattern first start time                                                             |  |  |  |
| SignalPulseWidth<br>_DatIn    | in  | Clk_Time_Type | 1    | Signal pattern duty cycle                                                                   |  |  |  |
| SignalPeriod_DatIn            | in  | Clk_Time_Type | 1    | Signal pattern                                                                              |  |  |  |



|                      |               |                  |    | period                 |
|----------------------|---------------|------------------|----|------------------------|
|                      |               |                  |    | Number of cycles       |
| SignalRepeatCount    | in            | std logic voctor | 32 | that the pattern       |
| _DatIn               | 11.1          | std_logic_vector | 32 | shall be generated.    |
|                      |               |                  |    | O = infinite           |
| c: ID   :            | in            | std_logic        | 1  | '1': High active, '0': |
| SignalPolarity_DatIn | 11.1          | sta_logic        | '  | Low active             |
| SignalCableDelay     | in            | std_logic_vector | 16 | Delay in Nanosec-      |
| _DatIn               | 11 1          | sta_logic_vector | 10 | onds                   |
| Ciava al Malla       | in            | std logic        | 1  | Pattern values are     |
| Signal_ValIn         | 11.1          | 3.0910           | '  | valid                  |
| Signal Output        |               |                  |    |                        |
| SignalGenerator      | out std logic |                  | 1  | Output signal for      |
| _EvtOut              |               | 304_10910        |    | PWM generation         |

Table 9: Signal Generator



## 4.2.2 Registerset

### 4.2.2.1 Entity Block Diagram



Figure 7: Registerset

### 4.2.2.2 Entity Description

#### **Register Set**

This module is an AXI4Lite Memory Mapped Slave. It provides access to the signal pattern registers and allows configuring the Signal Generator. AXI4Lite only supports 32 bit wide data access, no byte enables, no burst, no simultaneous read and writes and no unaligned access. It can be configured to either run in AXI or StaticConfig mode. If in StaticConfig mode, the configuration of the signal pattern is done via signals and can be easily done from within the FPGA without CPU. For each parameter a valid signal is available, the enable signal shall be set last (or simultaneously). To change parameters the core has to be disabled and enabled again. If in AXI mode, an AXI Master has to configure the signal pattern with AXI writes to the registers, which is typically done by a CPU. Parameters can in this case also be changed at runtime.

It can also generate a timestamp whenever the reference time gets invalid, meaning the time made a jump or is invalidated. This is required since the generator stops generating when the reference time gets invalid.

### 4.2.2.3 Entity Declaration

| Name             | Dir | Туре     | Size | Description                                 |
|------------------|-----|----------|------|---------------------------------------------|
|                  |     | Generics |      |                                             |
| Register Set     |     |          |      |                                             |
| StaticConfig_Gen | -   | boolean  | 1    | If Static Configura-<br>tion or AXI is used |



| CableDelay_Gen                    | -        | boolean                                   | 1  | If a cable delay shall<br>be configurable<br>(only needed when<br>connected exter-<br>naly) |
|-----------------------------------|----------|-------------------------------------------|----|---------------------------------------------------------------------------------------------|
| OutputPolarity_Gen                | -        | boolean                                   | 1  | True: High active,<br>False: Low active                                                     |
| AxiAddressRange Low_Gen           | -        | std_logic_vector                          | 32 | AXI Base Address                                                                            |
| AxiAddressRange<br>High_Gen       | -        | std_logic_vector                          | 32 | AXI Base Address<br>plus Registerset<br>Size                                                |
|                                   |          | Ports                                     |    |                                                                                             |
| System SysClk_ClkIn SysRstN_RstIn | in<br>in | std_logic<br>std_logic                    | 1  | System Clock System Reset                                                                   |
| Config StaticConfig_DatIn         | in       | Clk_SignalGenerator<br>StaticConfig_Type  | 1  | Static Configuration                                                                        |
| StaticConfig_ValIn                | in       | Clk_SignalGenerator StaticConfigVal _Type | 1  | Static Configuration valid                                                                  |
| Time Input                        |          |                                           |    | A alicente al Clarate                                                                       |
| ClockTime_DatIn                   | in       | Clk_Time_Type                             | 1  | Adjusted Clock<br>Time                                                                      |
| ClockTime_ValIn                   | in       | std_logic                                 | 1  | Adjusted Clock Time valid                                                                   |
| AXI4 Lite Slave AxiWriteAddrValid | :        |                                           | 1  | Write Address Valid                                                                         |
| _Valln                            | in       | std_logic                                 | 1  |                                                                                             |
| AxiWriteAddrReady<br>_RdyOut      | out      | std_logic                                 | 1  | Write Address<br>Ready                                                                      |
| AxiWriteAddrAddress<br>AdrIn      | in       | std_logic_vector                          | 32 | Write Address                                                                               |
| AxiWriteAddrProt<br>_DatIn        | in       | std_logic_vector                          | 3  | Write Address<br>Protocol                                                                   |
| AxiWriteDataValid<br>Valln        | in       | std_logic                                 | 1  | Write Data Valid                                                                            |
| AxiWriteDataReady<br>RdyOut       | out      | std_logic                                 | 1  | Write Data Ready                                                                            |
| AxiWriteDataData<br>_DatIn        | in       | std_logic_vector                          | 32 | Write Data                                                                                  |



| AxiWriteDataStrobe DatIn                                                                                                                | in                | std_logic_vector                                              | 4     | Write Data Strobe                                                                                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AxiWriteRespValid<br>_ValOut                                                                                                            | out               | std_logic                                                     | 1     | Write Response<br>Valid                                                                                                                                                                  |
| AxiWriteRespReady<br>_RdyIn                                                                                                             | in                | std_logic                                                     | 1     | Write Response<br>Ready                                                                                                                                                                  |
| AxiWriteResp<br>Response DatOut                                                                                                         | out               | std_logic_vector                                              | 2     | Write Response                                                                                                                                                                           |
| AxiReadAddrValid<br>ValIn                                                                                                               | in                | std_logic                                                     | 1     | Read Address Valid                                                                                                                                                                       |
| AxiReadAddrReady<br>_RdyOut                                                                                                             | out               | std_logic                                                     | 1     | Read Address<br>Ready                                                                                                                                                                    |
| AxiReadAddrAddress<br>AdrIn                                                                                                             | in                | std_logic_vector                                              | 32    | Read Address                                                                                                                                                                             |
| AxiReadAddrProt<br>_DatIn                                                                                                               | in                | std_logic_vector                                              | 3     | Read Address<br>Protocol                                                                                                                                                                 |
| AxiReadDataValid<br>ValOut                                                                                                              | out               | std_logic                                                     | 1     | Read Data Valid                                                                                                                                                                          |
| AxiReadDataReady<br>RdyIn                                                                                                               | in                | std_logic                                                     | 1     | Read Data Ready                                                                                                                                                                          |
| AxiReadData<br>Response_DatOut                                                                                                          | out               | std_logic_vector                                              | 2     | Read Data                                                                                                                                                                                |
| AxiReadDataData<br>_DatOut                                                                                                              | out               | std_logic_vector                                              | 32    | Read Data Re-<br>sponse                                                                                                                                                                  |
|                                                                                                                                         |                   |                                                               |       |                                                                                                                                                                                          |
| Error Input                                                                                                                             |                   |                                                               |       |                                                                                                                                                                                          |
| Generate_ErrIn                                                                                                                          | in                | std_logic                                                     | 1     | Generator expected an error                                                                                                                                                              |
|                                                                                                                                         | in                | std_logic                                                     | 1     | an error                                                                                                                                                                                 |
| Generate_ErrIn                                                                                                                          | in<br>out         | std_logic  Clk_Time_Type                                      | 1     | an error  Signal pattern first start time                                                                                                                                                |
| Generate_ErrIn Signal Values Output SignalStart                                                                                         |                   |                                                               | 1 1   | an error Signal pattern first                                                                                                                                                            |
| Generate_ErrIn  Signal Values Output  SignalStart Time_DatOut  SignalPulseWidth                                                         | out               | Clk_Time_Type                                                 | 1 1 1 | an error  Signal pattern first start time  Signal pattern duty                                                                                                                           |
| Generate_ErrIn  Signal Values Output  SignalStart Time_DatOut  SignalPulseWidth _DatOut                                                 | out               | Clk_Time_Type  Clk_Time_Type                                  |       | an error  Signal pattern first start time  Signal pattern duty cycle  Signal pattern                                                                                                     |
| Generate_ErrIn  Signal Values Output SignalStart Time_DatOut  SignalPulseWidth _DatOut  SignalPeriod_DatOut  SignalRepeatCount          | out<br>out<br>out | Clk_Time_Type  Clk_Time_Type  Clk_Time_Type                   | 1     | an error  Signal pattern first start time Signal pattern duty cycle Signal pattern period Number of cycles that the pattern shall be generated.                                          |
| Generate_ErrIn  Signal Values Output  SignalStart Time_DatOut  SignalPulseWidth _DatOut  SignalPeriod_DatOut  SignalRepeatCount _DatOut | out<br>out<br>out | Clk_Time_Type  Clk_Time_Type  Clk_Time_Type  std_logic_vector | 32    | an error  Signal pattern first start time  Signal pattern duty cycle  Signal pattern period  Number of cycles that the pattern shall be generated.  O = infinite  '1': High active, '0': |



|                           |     |                                |   | valid                       |
|---------------------------|-----|--------------------------------|---|-----------------------------|
| Interrupt Output          |     |                                |   |                             |
| Irq_EvtOut                | out | Clk_Clock<br>StaticConfig_Type | 1 | Active high level interrupt |
| Enable Output             |     |                                |   |                             |
| GenerateEnable<br>_DatOut | out | std_logic                      | 1 | Enable Signal Generator     |

Table 10: Registerset

## 4.3 Configuration example

In both cases the enabling of the core shall be done last, after or together with the configuration.

## 4.3.1 Static Configuration

```
\verb|constant ClkStaticConfigSignalGenerator_Con : Clk_SignalGeneratorStaticConfig_Type := ( |constant ClkStaticConfigSignalGenerator_Con : ( |constant ClkStaticConfigSigna
                                                                                                                      => '1',
       Polarity
        StartTime
                                                                                                                      => std logic vector(to unsigned(5, 32)),
              Second
              Nanosecond
                                                                                                                      => std_logic_vector(to_unsigned(300, 32)),
                                                                                                                      => (others => '0'),
              Fraction
                                                                                                                      => '0',
             Sian
              TimeJump
                                                                                                                      => '0'),
        PulseWidth
              Second
                                                                                                                      => std logic vector(to unsigned(1, 32)),
              Nanosecond
                                                                                                                      => std logic vector(to unsigned(0, 32)),
                                                                                                                     => (others => '0'),
              Fraction
                                                                                                                      => '0',
              Sign
                                                                                                                      => '0'),
              TimeJump
        Period
              Second
                                                                                                                      => std logic vector(to unsigned(2, 32)),
                                                                                                                      => std logic vector(to unsigned(0, 32)),
              Nanosecond
                                                                                                                      => (others => '0'),
              Fraction
                                                                                                                      => '0',
             Sign
                                                                                                                      => '0'),
              TimeJump
       RepeatCount
                                                                                                                      => std_logic_vector(to_unsigned(0, 32)) -- infinite
 constant ClkStaticConfigValSignalGenerator Con : Clk SignalGeneratorStaticConfigVal Type :=
     Enable_Val
                                                                                                                     => '1',
                                                                                                                      => '1'
       Signal Val
);
```

Figure 8: Static Configuration



The signal generation pattern values can be changed while Signal\_Val is set to 'O'.

### 4.3.2 AXI Configuration

The following code is a simplified pseudocode from the testbench: The base address of the Clock is 0x10000000.

```
-- CLK SIGNALGENERATOR
-- Polarity = 1
AXI WRITE 10000008 00000001
-- Start time nanoseconds = 300
AXI WRITE 10000010 0000012C
-- Start time seconds = 5
AXI WRITE 10000014 00000005
-- Pulse time nanoseconds = 0
AXI WRITE 10000018 00000000
-- Pulse time seconds = 1
AXI WRITE 1000001C 00000001
-- Period time nanoseconds = 0
AXI WRITE 10000020 00000000
-- Period time seconds = 2
AXI WRITE 10000024 00000002
-- Repeat Count = 0 (infinite)
AXI WRITE 10000028 00000000
-- Write values and enable signalgenerator
AXI WRITE 10000000 00000003
```

Figure 9: AXI Configuration

The Signal pattern values should be set before enabling but can also be changed when enabled. The valid bit is self clearing, but will have immediate effect.



## 4.4 Clocking and Reset Concept

### 4.4.1 Clocking

To keep the design as robust and simple as possible, the whole Ordinary Clock, including the Counter Clock and all other cores from NetTimeLogic are run in one clock domain. This is considered to be the system clock. Per default this clock is 50MHz. Where possible also the interfaces are run synchronous to this clock. For clock domain crossing asynchronous fifos with gray counters or message patterns with meat stability flip-flops are used. Clock domain crossings for the AXI interface is moved from the AXI slave to the AXI interconnect.

| Clock         | Frequency | Description                          |
|---------------|-----------|--------------------------------------|
| System        |           |                                      |
| System Clock  | 50MHz     | System clock where the CC runs on as |
|               | (Default) | well as the counter clock etc.       |
| AXI Interface |           |                                      |
| AXI Clock     | 50MHz     | Internal AXI bus clock, same as the  |
| AXI CIOCK     | (Default) | system clock                         |

Table 11: Clocks

#### 4.4.2Reset

In connection with the clocks, there is a reset signal for each clock domain. All resets are active low. All resets can be asynchronously set and shall be synchronously released with the corresponding clock domain. All resets shall be asserted for the first couple (around 8) clock cycles. All resets shall be set simultaneously and released simultaneously to avoid overflow conditions in the core. See the reference designs top file for an example of how the reset shall be handled.

| Reset         | Polarity   | Description                                                                    |
|---------------|------------|--------------------------------------------------------------------------------|
| System        |            |                                                                                |
| System Reset  | Active low | Asynchronous set, synchronous release with the system clock                    |
| AXI Interface |            |                                                                                |
| AXI Reset     | Active low | Asynchronous set, synchronous release with the AXI clock, which is the same as |



|  | the system clock |
|--|------------------|
|--|------------------|

Table 12: Resets



# 5 Resource Usage

Since the FPGA Architecture between vendors and FPGA families differ there is a split up into the two major FPGA vendors.

# 5.1 Intel/Altera (Cyclone V)

| Configuration           | FFs | LUTs | BRAMs | DSPs |
|-------------------------|-----|------|-------|------|
| Minimal (Static Config) | 488 | 2528 | 0     | 0    |
| Maximal (AXI)           | 531 | 2679 | 0     | 0    |

Table 13: Resource Usage Intel/Altera

## 5.2 AMD/Xilinx (Artix 7)

| Configuration           | FFs | LUTs | BRAMs | DSPs |
|-------------------------|-----|------|-------|------|
| Minimal (Static Config) | 488 | 2395 | 0     | 0    |
| Maximal (AXI)           | 529 | 2567 | 0     | 0    |

Table 14: Resource Usage AMD/Xilinx



## **6 Delivery Structure**

AXI -- AXI library folder

CLK -- CLK library folder -- CLK library cores

|-Driver -- CLK library driver

|-Library -- CLK library component sources |-Package -- CLK library package sources

|-Refdesign -- CLK library cores reference designs

|-Testbench -- CLK library cores testbench sources and sim/log

COMMON -- COMMON library folder

PPS -- PPS library folder

SIM -- SIM library folder

|-Testbench -- SIM library testbench template sources



### 7 Testbench

The Signal Generator testbench consist of 3 parse/port types: AXI, CLK and SIG. The Signal Input Port is checking the generated output with the same clock reference from the Clock Port as the Signal Generator

For configuration and result checks an AXI read and write port is used.



Figure 10: Testbench Framework

For more information on the testbench framework check the Sim\_ReferenceManual documentation.

With the Sim parameter set the time base for timeouts are divided by 1000 to 100000 to speed up simulation time.

#### 7.1 Run Testbench

 Run the general script first source XXX/SIM/Tools/source with args.tcl

= = -

2. Start the testbench with all test cases

 $\verb|src XXX/CLK/Testbench/Core/ClkSignalGenerator/Script/run\_Clk\_SignalGenerator\_Tb.tcl| \\$ 

3. Check the log file LogFile1.txt in the XXX/CLK/Testbench/Core/ClkSignalGenerator/Log/ folder for simulation results.



## 8 Reference Designs

The Signal Generator reference design contains a PLL to generate all necessary clocks (cores are run at 50 MHz) and an instance of the Signal Generator IP core and an instance of the Adjustable Counter Clock IP core (needs to be purchased separately). Optionally it also contains an instance of a PPS Master Clock IP core (has to be purchased separately). To instantiate the optional IP core, change the corresponding generic (PpsMasterAvailable\_Gen) to true via the tool specific wizards.

The Reference Design is intended to run just standalone, show the instantiation and generate a signal output. The PPS Master Clock is used to create a PPS output which is compensated for the output delay and has a configurable duty cycle, if not available an uncompensated PPS is directly generated out of the MSB of the Time. All generics can be adapted to the specific needs.



Figure 11: Reference Design

## 8.1 Intel/Altera: Terasic SocKit

The SocKit board is an FPGA board from Terasic Inc. with a Cyclone V SoC FPGA from Intel/Altera. (http://www.terasic.com.tw/cgi-bin/page/archive.pl?Language=English&CategoryNo=205&No=816)

- 1. Open Quartus 16.x
- 2. Open Project /CLK/Refdesign/Altera/SocKit/ClkSignalGenerator/ClkSignalGenerator.qpf
- 3. If the optional core PPS Master Clock is available add the files from the corresponding folders (PPS/Core, PPS/Library and PPS/Package)
- 4. Change the generics (PpsMasterAvailable\_Gen) in Quartus (in the settings menu, not in VHDL) to true for the optional cores that are available.



- 5. Rerun implementation
- 6. Download to FPGA via JTAG



Figure 12: SocKit (source Terasic Inc)

For the ports on the HSMC connector the GPIO to HSMC adapter from Terasic Inc. was used.

# 8.2 AMD/Xilinx: Digilent Arty

The Arty board is an FPGA board from Digilent Inc. with an Artix7 FPGA from AMD/Xilinx. (<a href="http://store.digilentinc.com/arty-board-artix-7-fpga-development-board-for-makers-and-hobbyists/">http://store.digilentinc.com/arty-board-artix-7-fpga-development-board-for-makers-and-hobbyists/</a>

- 1. Open Vivado 2019.1.
- 2. Note: If a different Vivado version is used, see chapter 8.3.
- 3. Run TCL script
  - /CLK/Refdesign/Xilinx/Arty/ClkSignalGenerator/ClkSignalGenerator.tcl
    - a. This has to be run only the first time and will create a new Vivado Project
- 4. If the project has been created before open the project and do not rerun the project TCL



- 5. If the optional core PPS Master Clock is available add the files from the corresponding folders (PPS/Core, PPS/Library and PPS/Package) to the corresponding Library (PpsLib).
- 6. Change the generics (PpsMasterAvailable\_Gen) in Vivado (in the settings menu, not in VHDL) to true for the optional cores that are available.
- 7. Rerun implementation
- 8. Download to FPGA via JTAG



Figure 13: Arty (source Digilent Inc)

## 8.3 AMD/Xilinx: Vivado Version

The provided TCL script for creation of the reference-design project is targeting AMD/Xilinx Vivado 2019.1.

If a lower Vivado version is used, it is recommended to upgrade to Vivado 2019.1 or higher.

If a higher Vivado version is used, the following steps are recommended:

- Before executing the project creation TCL script, the script's references of Vivado 2019 should be manually replaced to the current Vivado version. For example, if version Vivado 2022 is used, then:
  - The statement occurrences:
     set\_property flow "Vivado Synthesis 2019" \$obj
     shall be replaced by:



set property flow "Vivado Synthesis 2022 \$obj

• The statement occurrences:

set\_property flow "Vivado Implementation 2019" \$obj
shall be replaced by:

set\_property flow "Vivado Implementation 2022" \$obj

- After executing the project creation TCL script, the AMD/Xilinx IP cores, such as the Clocking Wizard core, might be locked and a version upgrade might be required. To do so:
  - 1. At "Reports" menu, select "Report IP Status".
  - 2. At the opened "IP Status" window, select "Upgrade Selected". The tool will upgrade the version of the selected IP cores.



# A List of tables

| Table 1:   | Revision History                        | 4  |
|------------|-----------------------------------------|----|
| Table 2:   | Definitions                             | 7  |
| Table 3:   | Abbreviations                           | 7  |
| Table 4:   | Parameters                              | 29 |
| Table 5:   | Clk_Time_Type                           | 31 |
| Table 6:   | Clk_SignalGeneratorStaticConfig_Type    | 31 |
| Table 7:   | Clk_SignalGeneratorStaticConfigVal_Type | 32 |
| Table 8:   | Signal Generator                        | 35 |
| Table 9:   | Signal Generator                        | 38 |
| Table 10:  | Registerset                             | 42 |
| Table 11:  | Clocks                                  | 44 |
| Table 12:  | Resets                                  | 45 |
| Table 13:  | Resource Usage Intel/Altera             | 46 |
| Table 14:  | Resource Usage AMD/Xilinx               | 46 |
| B List     | of figures                              |    |
| Figure 1:  | Context Block Diagram                   | 8  |
| Figure 2:  | Architecture Block Diagram              | 9  |
| Figure 3:  | Counter Clock                           | 11 |
| Figure 4:  | Time Stamping                           | 13 |
| Figure 5:  | Signal Generator                        | 32 |
| Figure 6:  | Signal Generator                        | 36 |
| Figure 7:  | Registerset                             | 39 |
| Figure 8:  |                                         |    |
| Figure 9:  | AXI Configuration                       | 43 |
| Figure 10: | Testbench Framework                     | 48 |
| Figure 11: | Reference Design                        |    |
| Figure 12: |                                         |    |
| Figure 13: | Arty (source Digilent Inc)              | 51 |