

# IrigSlaveClock

# Reference Manual

| Product Info    |            |  |  |  |  |  |  |  |  |
|-----------------|------------|--|--|--|--|--|--|--|--|
| Product Manager | Sven Meier |  |  |  |  |  |  |  |  |
| Author(s)       | Sven Meier |  |  |  |  |  |  |  |  |
| Reviewer(s)     | -          |  |  |  |  |  |  |  |  |
| Version         | 1.2        |  |  |  |  |  |  |  |  |
| Date            | 26.06.2018 |  |  |  |  |  |  |  |  |



# **Copyright Notice**

Copyright © 2018 NetTimeLogic GmbH, Switzerland. All rights reserved. Unauthorized duplication of this document, in whole or in part, by any means, is prohibited without the prior written permission of NetTimeLogic GmbH, Switzerland.

All referenced registered marks and trademarks are the property of their respective owners

# Disclaimer

The information available to you in this document/code may contain errors and is subject to periods of interruption. While NetTimeLogic GmbH does its best to maintain the information it offers in the document/code, it cannot be held responsible for any errors, defects, lost profits, or other consequential damages arising from the use of this document/code.

NETTIMELOGIC GMBH PROVIDES THE INFORMATION, SERVICES AND PRODUCTS AVAILABLE IN THIS DOCUMENT/CODE "AS IS," WITH NO WARRANTIES WHATSOEVER. ALL EXPRESS WARRANTIES AND ALL IMPLIED WARRANTIES, INCLUDING WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF PROPRIETARY RIGHTS ARE HEREBY DISCLAIMED TO THE FULLEST EXTENT PERMITTED BY LAW. IN NO EVENT SHALL NETTIMELOGIC GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, CONSEQUENTIAL, SPECIAL AND EXEMPLARY DAMAGES, OR ANY DAMAGES WHATSOEVER, ARISING FROM THE USE OR PERFORMANCE OF THIS DOCUMENT/CODE OR FROM ANY INFORMATION, SERVICES OR PRODUCTS PROVIDED THROUGH THIS DOCUMENT/CODE, EVEN IF NETTIMELOGIC GMBH HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

IF YOU ARE DISSATISFIED WITH THIS DOCUMENT/CODE, OR ANY PORTION THEREOF, YOUR EXCLUSIVE REMEDY SHALL BE TO CEASE USING THE DOCUMENT/CODE.



#### Overview

NetTimeLogic's IRIG Slave Clock is a full hardware (FPGA) only implementation of a synchronization core able to synchronize to a IRIG-B input.

The whole time frame decoding, algorithms and calculations are implemented in the core, no CPU is required. This allows running IRIG synchronization completely independent and standalone from the user application. The core can be configured either by signals or by an AXI4Light-Slave Register interface.

# **Key Features:**

- IRIG Slave Clock
- Supports IRIG-B006 format (compatible with B004, B005, B006 and B007 IRIG-B Masters) with PWM encoded DCLS
- Optionally supports IRIG-B126 format (compatible with B124, B125, B126 and B127 IRIG-B Masters) with AM encoded AC (requires an ADC)
- IRIG decoding and time format conversion
- IRIG supervision
- Optional support Control Bits for IRIG-Bxx0/Bxx1/Bxx4/Bxx5
- Input delay compensation
- Cable delay compensation
- Additional seconds correction to convert between UTC and TAI time (or any other time base)
- Synchronization accuracy: +/- 25ns
- AXI4 Light register set or static configuration
- Timestamp resolution with 50 MHz system clock: 20ns
- Hardware PI Servo



# **Revision History**

This table shows the revision history of this document.

| Version | Date       | Revision               |
|---------|------------|------------------------|
| 0.1     | 20.10.2016 | First draft            |
| 1.0     | 28.10.2016 | First release          |
| 1.1     | 20.12.2017 | Status interface added |
| 1.2     | 26.06.2018 | Added Control Bits     |

Table 1: Revision History



# Content

| <ul> <li>1.1 Context Overview</li> <li>1.2 Function</li> <li>1.3 Architecture</li> <li>2 IRIG BASICS</li> <li>2.1 Interface</li> </ul> | 9              |
|----------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 1.3 Architecture  2 IRIG BASICS                                                                                                        | 9              |
| 2 IRIG BASICS                                                                                                                          |                |
|                                                                                                                                        | 11             |
| 2.1 Interface                                                                                                                          |                |
|                                                                                                                                        | 11             |
| 2.2 Delays                                                                                                                             | 12             |
| 2.3 UTC vs TAI time bases                                                                                                              | 13             |
| 3 REGISTER SET                                                                                                                         | 14             |
| 3.1 Register Overview                                                                                                                  | 14             |
| <ul><li>3.2 Register Descriptions</li><li>3.2.1 General</li></ul>                                                                      | 15<br>15       |
| 4 DESIGN DESCRIPTION                                                                                                                   | 21             |
| 4.1 Top Level - Irig Slave                                                                                                             | 21             |
| <ul><li>4.2 Design Parts</li><li>4.2.1 RX Processor</li><li>4.2.2 Registerset</li></ul>                                                | 29<br>29<br>33 |
| <ul><li>4.3 Configuration example</li><li>4.3.1 Static Configuration</li><li>4.3.2 AXI Configuration</li></ul>                         | 36<br>36<br>36 |
| <ul><li>4.4 Clocking and Reset Concept</li><li>4.4.1 Clocking</li><li>4.4.2 Reset</li></ul>                                            | 37<br>37<br>37 |



| 5   | RESOURCE USAGE         | 39 |
|-----|------------------------|----|
| 5.1 | Altera (Cyclone V)     | 39 |
| 5.2 | Xilinx (Artix 7)       | 39 |
| 6   | DELIVERY STRUCTURE     | 40 |
| 7   | TESTBENCH              | 41 |
| 7.1 | Run Testbench          | 41 |
| 8   | REFERENCE DESIGNS      | 43 |
| 8.1 | Altera: Terasic SocKit | 43 |
| 8.2 | Xilinx: Digilent Arty  | 44 |



# **Definitions**

| Definitions      |                                                                 |
|------------------|-----------------------------------------------------------------|
| IRIG Slave Clock | A clock that can synchronize itself to an IRIG input            |
| PI Servo Loop    | Proportional-integral servo loop, allows for smooth corrections |
| Offset           | Phase difference between clocks                                 |
| Drift            | Frequency difference between clocks                             |

Table 2: Definitions

# **Abbreviations**

| Abbreviations |                                                |
|---------------|------------------------------------------------|
| AXI           | AMBA4 Specification (Stream and Memory Mapped) |
| BCD           | Binary Coded Decimal                           |
| PWM           | Pulse Width Modulation                         |
| DCLS          | DC Level Shift                                 |
| IRQ           | Interrupt, Signaling to e.g. a CPU             |
| IRIG          | Inter Range Instrumentation Group Timecode     |
| IS            | IRIG Slave                                     |
| TS            | Timestamp                                      |
| ТВ            | Testbench                                      |
| LUT           | Look Up Table                                  |
| FF            | Flip Flop                                      |
| RAM           | Random Access Memory                           |
| ROM           | Read Only Memory                               |
| FPGA          | Field Programmable Gate Array                  |
| VHDL          | Hardware description Language for FPGA's       |

Table 3: Abbreviations



## 1 Introduction

#### 1.1 Context Overview

The IRIG Slave Clock is meant as a co-processor handling an IRIG input. It takes an IRIG input, converts the pulse width modulated (PWM) data stream into a binary format, decodes the BCD encoded time of day and converts it to a second/nanosecond format. In parallel it takes a timestamp when the reference marker is detected. It then calculates the offset and drift of the local clock against the reference clock from the IRIG master and corrects it. It also extracts the Control Bits for processing by the user.

The IRIG Slave Clock is designed to work in cooperation with the Counter Clock core from NetTimeLogic (not a requirement). It contains an AXI4Light slave for configuration and status supervision from a CPU, this is however not required since the IRIG Slave Clock can also be configured statically via signals/constants directly from the FPGA.

Optionally the IRIG Slave Clock can also handle AC/AM encoded IRIG-B with an external ADC and an AC/AM to DCLS converter. Contact us for details



Figure 1: Context Block Diagram



#### 1.2 Function

The IRIG Slave Clock takes an IRIG signal, decodes the IRIG input data stream and converts the signal from a DCLS encoded PWM signal to a BCD encoded time and converts it then into UTC in time of day format. In parallel it detects the start of second condition and generates a PPS. Then it converts the UTC time in time of day format into TAI format in seconds since 1.1.1970 without leap seconds. It also takes a timestamp of the rising edge of the PPS. After 2 consecutive correct PPS timestamps are taken and 2 consecutive IRIG time frames were decoded, the calculation of offset and drift is started. For offset correction an additional cable delay and time base correction value is added to the calculation to compensate the propagation delay between the master and slave and the offset between the different time-domains (UTC, TAI etc.). Offset and drift corrections are feed to the PI servo loops of the Adjustable Counter Clock Core and the output of the Servo loop used for the next calculations. In case of an error the correction is stopped until two IRIG time frames were correctly decoded again after the error flag was deasserted.

## 1.3 Architecture

The core is split up into different functional blocks for reduction of the complexity, modularity and maximum reuse of blocks. The interfaces between the functional blocks are kept as small as possible for easier understanding of the core.





Figure 2: Architecture Block Diagram

#### **Register Set**

This block allows reading status values and writing configuration.

#### **IRIG** Decoder

This block decodes the IRIG input data stream and converts the signal from a DCLS encoded PWM signal to a BCD encoded time and converts it then into UTC in time of day format. In parallel it detects the start of second condition and generates a PPS and extracts the Control Bits.

#### **Time Converter**

This block converts the UTC time in time of day format into TAI format in seconds since 1.1.1970 without leap seconds

#### **IRIG Processor**

This block takes a timestamp of the rising edge of the IRIG marker, takes the propagation delay of the cable into account, calculates the offset and the drift and adjusts the local clock.



## 2 IRIG Basics

#### 2.1 Interface

IRIG is a very simple interface and can be either DC Level shift or Amplitude modulated on a base frequency and has Pulse Width modulated symbols. It is a continuous data stream of "One", "Zero" and "Mark" symbols with symbol patterns to mark the beginning of a time frame. The reference point is the edge to the active level of the reference mark; this shall be at the second overflow of the reference clock. This edge shall be very accurate compared to the other edges of the symbols of a time frame. A time frame can be repeated from multiple times a second to once every multiple second, depending on the IRIG code used. Also the number of bits in a time frame varies from 60 to 100 bits and the time frame content is depending on the IRIG code. This core supports the IRIG-B B006/B126 code which generates a time frame of 100 bits once every second.

An IRIG-B time frame in B007/B127 format contains the following:

- Second (BCD encoded)
- Minute (BCD encoded)
- Hour (BCD encoded)
- Day of Year (BCD encoded)
- Year (BCD encoded)
- Seconds of Day (Straight Binary encoded) unused



Figure 3: IRIG-B B007/B127 time frame

The B007/B127 format is in principle compatible with B004/B124, B005/B125, B006/B126 and B007/B127 IRIG-B Slaves which only check the time fields.



An IRIG-B time frame in B004/B124 format contains the following:

- Second (BCD encoded)
- Minute (BCD encoded)
- Hour (BCD encoded)
- Day of Year (BCD encoded)
- Year (BCD encoded) (Control Bits 0:8)
- Control Bits 9:17
- Control Bits 18:26
- Seconds of Day (Straight Binary encoded) unused



Figure 4: IRIG-B B004/B124 time frame

So, in addition to IRIG-B007/B127 Control Bits are transferred which can be used to send user data or IEEE1344 or C37.118 Information to the Slave.

For high accuracy synchronization delays have to be compensated for. An IRIG network is normally a one-to-many configuration: one IRIG master synchronizes multiple IRIG slaves of different distance from the master.

# 2.2 Delays

There are two kinds of delays in an IRIG Network. One is the input delay of the IRIG signal from the connector to the core; this shall be constant and is compensated for. The second delay is the propagation delay of the signal from the master to the slave. This is dependent on the cable length and medium: 15cm of copper cable are equal to roughly 1ns of propagation delay. This delay can be set in the core, e.g. for compensation of the cable length to a time server on the building's roof.



## 2.3 UTC vs TAI time bases

IRIG time frames contain the time of day on UTC base. UTC has an offset to TAI which is the time base normally used for the Counter Clock. This time offset can be set in the core so the local clock can still run on a TAI base. UTC in comparison to TAI or GPS time has so called leap seconds. A leap second is an additional second which is either added or subtracted from the current time to adjust for the earth rotation variation over time. Until 2016 UTC had additional 36 leap seconds, therefore TAI time is currently 36 seconds ahead of UTC. The issue with UTC time is, that the time makes jumps with the leap seconds which may cause that synchronized nodes go out of sync for a couple of seconds. Leap seconds are normally introduced at midnight of either the 30 of June or 31 of December. For an additional leap second the seconds counter of the UTC time will count to 60 before wrapping around to zero, for one fewer leap second the UTC second counter will wrap directly from 58 to 0 by skipping 59 (this has not happened yet). Be aware that this core takes no additional precautions to handle leap seconds, so it will make a time jump at a UTC leap second and will lose synchronization since it thinks that it has an offset of one second at tries to readjust this offset. A way to avoid this is to disable the adjustment at the two dates right before midnight (e.g. one minute earlier), wait for the leap second to happen, fetch some time server to get the new offset between TAI and UTC, set this offset to the core and enable the core again. This way the local clock on TAI base makes no jump since the new offset is already taken into account. The only issue with this is that for the time around midnight the clock is free running without a reference.



# **3** Register Set

This is the register set of the IRIG Slave Clock. It is accessible via AXI4 Light Memory Mapped. All registers are 32bit wide, no burst access, no unaligned access, no byte enables, no timeouts are supported. Register address space is not contiguous. Register addresses are only offsets in the memory area where the core is mapped in the AXI inter connects. Non existing register access in the mapped memory area is answered with a slave decoding error.

# 3.1 Register Overview

| Registerset Overview      |                                        |           |        |  |  |  |  |  |  |  |
|---------------------------|----------------------------------------|-----------|--------|--|--|--|--|--|--|--|
| Name                      | Description                            | Offset    | Access |  |  |  |  |  |  |  |
| Irig SlaveControl Reg     | IRIG Slave Enable Control Register     | 0x0000000 | RW     |  |  |  |  |  |  |  |
| Irig SlaveStatus Reg      | IRIG Slave Error Status Register       | 0x0000004 | WC     |  |  |  |  |  |  |  |
| Irig SlaveVersion Reg     | IRIG Slave Version Register            | 0x000000C | RO     |  |  |  |  |  |  |  |
| Irig SlaveCorrection Reg  | IRIG Slave Second Corrections Register | 0x0000010 | RW     |  |  |  |  |  |  |  |
| Irig SlaveCableDelay Reg  | IRIG Slave Cable Delay Register        | 0x0000020 | RW     |  |  |  |  |  |  |  |
| Irig SlaveControlBits Reg | IRIG Slave Control Bits Register       | 0x0000014 | RO     |  |  |  |  |  |  |  |

Table 4: Register Set Overview

IrigSlave Reference Manual 1.2 Page 14 of 46



# **3.2 Register Descriptions**

# 3.2.1 General

# 3.2.1.1 IRIG Slave Control Register

Used for general control over the IRIG Slave Clock, all configurations on the core shall only be done when disabled.

| IRIG SlaveControl Reg                                                             |     |
|-----------------------------------------------------------------------------------|-----|
| Reg Description                                                                   |     |
| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 | 0   |
|                                                                                   |     |
|                                                                                   |     |
|                                                                                   |     |
|                                                                                   | Щ   |
|                                                                                   | BL  |
|                                                                                   | ENA |
|                                                                                   | Ш   |
|                                                                                   |     |
|                                                                                   |     |
|                                                                                   |     |
| RO                                                                                | RW  |
| Reset: 0x0000000                                                                  |     |
| Offset: 0x0000                                                                    |     |

| Name   | Description      | Bits     | Access |  |  |
|--------|------------------|----------|--------|--|--|
| -      | Reserved, read 0 | Bit:31:1 | RO     |  |  |
| ENABLE | Enable           | Bit: 0   | RW     |  |  |

IrigSlave Reference Manual 1.2 Page 15 of 46



# 3.2.1.2 IRIG Slave Status Register

Shows the current status of the IRIG Slave Clock.

| Irig | S    | ave   | Sta  | atu | s R | eg |    |    |    |    |    |    |    |    |       |       |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   |          |
|------|------|-------|------|-----|-----|----|----|----|----|----|----|----|----|----|-------|-------|------|------|----|----|----|----|---|---|---|---|---|---|---|---|---|----------|
| Reg  | j De | escri | ptic | n   |     |    |    |    |    |    |    |    |    |    |       |       |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   |          |
| 31   | 30   | 29    | 2    | 28  | 27  | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17    | 16    | 15   | 14   | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0        |
|      |      |       |      |     |     |    |    |    |    |    |    |    |    |    |       |       |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   |          |
|      |      |       |      |     |     |    |    |    |    |    |    |    |    |    |       |       |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   |          |
|      |      |       |      |     |     |    |    |    |    |    |    |    |    |    |       |       |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   |          |
|      |      |       |      |     |     |    |    |    |    |    |    |    |    |    |       |       |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   | <u>~</u> |
|      |      |       |      |     |     |    |    |    |    |    |    |    |    |    |       |       |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   | $\circ$  |
|      |      |       |      |     |     |    |    |    |    |    |    |    |    |    |       | 1     |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   | ERR      |
|      |      |       |      |     |     |    |    |    |    |    |    |    |    |    |       |       |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   | Ш        |
|      |      |       |      |     |     |    |    |    |    |    |    |    |    |    |       |       |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   |          |
|      |      |       |      |     |     |    |    |    |    |    |    |    |    |    |       |       |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   |          |
|      |      |       |      |     |     |    |    |    |    |    |    |    |    |    |       |       |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   |          |
|      |      |       |      |     |     |    |    |    |    |    |    |    |    |    |       | RO    |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   | WC       |
|      |      |       |      |     |     |    |    |    |    |    |    |    |    | F  | Reset | t: Ox | 0000 | 0000 | 0  |    |    |    |   |   |   |   |   |   |   |   |   | •        |
|      |      |       |      |     |     |    |    |    |    |    |    |    |    |    | Of    | fset: | 0x0  | 004  |    |    |    |    |   |   |   |   |   |   |   |   |   |          |

| Name  | Description         | Bits      | Access |
|-------|---------------------|-----------|--------|
| -     | Reserved, read 0    | Bit: 31:1 | RO     |
| ERROR | IRIG Error (sticky) | Bit: 0    | WC     |

IrigSlave Reference Manual 1.2



# 3.2.1.3 IRIG Slave Version Register

Version of the IP core, even though is seen as a 32bit value, bits 31 down to 24 represent the major, bits 23 down to 16 the minor and bits 15 down to 0 the build numbers.



| Name    | Description         | Bits      | Access |
|---------|---------------------|-----------|--------|
| VERSION | Version of the core | Bit: 31:0 | RO     |

IrigSlave Reference Manual 1.2 Page 17 of 46



# 3.2.1.4 IRIG Slave Correction Register

Correction register to compensate for leap seconds between the different time domains. IRIG is UTC time, all other time in the system is TAI, this leads to a correction of 36 seconds by 2016.



| Name     | Description                                                                                                          | Bits      | Access |
|----------|----------------------------------------------------------------------------------------------------------------------|-----------|--------|
| COR_SIGN | Correction sign                                                                                                      | Bit: 31   | RW     |
| COR_S    | Correction in seconds to the time extracted from the IRIG => used to convert between TAI, UTC and GPS (leap seconds) | Bit: 30:0 | RW     |

IrigSlave Reference Manual 1.2 Page 18 of 46



# 3.2.1.5 IRIG Slave Cable Delay Register

This register allows to compensate for the propagation delay of the cable between the IRIG master and the IRIG slave. To calculate the delay a rule of thumb says around 1ns per 15cm of cable.

| Irig SlaveCableDelay Reg                     |                                                                                                          |  |  |
|----------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--|
| Reg Description                              |                                                                                                          |  |  |
| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 | 16     15     14     13     12     11     10     9     8     7     6     5     4     3     2     1     0 |  |  |
|                                              | CABLE_DELAY                                                                                              |  |  |
| RO                                           | RW                                                                                                       |  |  |
| Reset: 0x0000000                             |                                                                                                          |  |  |
| C                                            | ffset: 0x0020                                                                                            |  |  |

| Name        | Description                                                        | Bits       | Access |
|-------------|--------------------------------------------------------------------|------------|--------|
| -           | Reserved, read 0                                                   | Bit: 31:16 | RO     |
| CABLE_DELAY | Cable delay of cable to master in nanoseconds (15cm is around 1ns) | Bit: 15:0  | RW     |

IrigSlave Reference Manual 1.2 Page 19 of 46



# 3.2.1.6 IRIG Slave Control Bits Register

Received Control bits. Representing Bit50-Bit58 & Bit60-Bit68 & Bit70-Bit78 of the IRIG frame: Bit50 => Bit0, Bit78 => Bit26 of the register. When IRIG-B004/B005 is used only Bit60-Bit68 & Bit70-Bit78 are representing control bits in the register, Bit50-Bit58 are representing the year information.

| Irig SlaveControlE | Bits Reg                                                               |  |  |
|--------------------|------------------------------------------------------------------------|--|--|
| Reg Description    |                                                                        |  |  |
| 31 30 29 28 27     | 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |  |  |
|                    |                                                                        |  |  |
|                    | (0)                                                                    |  |  |
|                    | $\subseteq$                                                            |  |  |
|                    | $\overline{\square}_{l}$                                               |  |  |
| I                  |                                                                        |  |  |
|                    | $\stackrel{\vdash}{\kappa}$                                            |  |  |
|                    | Z<br>O                                                                 |  |  |
|                    | Ŭ                                                                      |  |  |
|                    |                                                                        |  |  |
| RO                 | RO                                                                     |  |  |
| 0x0000000          |                                                                        |  |  |
| Offset: 0x0014     |                                                                        |  |  |
|                    | 5.1558 5.155.                                                          |  |  |

| Name         | Description                              | Bits      | Access |
|--------------|------------------------------------------|-----------|--------|
| •            | Reserved, read 0                         | Bit:31:27 | RO     |
| CONTROL_BITS | Received Control bits for IRIG-B004/B005 | Bit: 26:0 | RO     |

IrigSlave Reference Manual 1.2 Page 20 of 46



# 4 Design Description

The following chapters describe the internals of the IRIG Slave Clock: starting with the Top Level, which is a collection of subcores, followed by the description of all subcores.

# 4.1 Top Level - Irig Slave

#### 4.1.1.1 Parameters

The core must be parametrized at synthesis time. There are a couple of parameters which define the final behavior and resource usage of the core.

| Name                          | Туре             | Size | Description                                                           |
|-------------------------------|------------------|------|-----------------------------------------------------------------------|
| StaticConfig_Gen              | boolean          | 1    | If Static Configuration or AXI is used                                |
| ClockClkPeriod Nanosecond_Gen | natural          | 1    | Clock Period in Nanosecond:<br>Default for 50 MHz = 20 ns             |
| InputDelay<br>Nanosecond_Gen  | natural          | 1    | Input delay of the IRIG from the connector to the input signal.       |
| AxiAddressRange<br>Low_Gen    | std_logic_vector | 32   | AXI Base Address                                                      |
| AxiAddressRange<br>High_Gen   | std_logic_vector | 32   | AXI Base Address plus Registerset Size Default plus 0xFFFF            |
| Sim_Gen                       | boolean          | 1    | If in Testbench simulation mode: true = Simulation, false = Synthesis |

Table 5: Parameters

# 4.1.1.2 Structured Types

## 4.1.1.2.1 Clk\_Time\_Type

Defined in Clk\_Package.vhd of library ClkLib



Type represents the time used everywhere. For this type overloaded operators + and - with different parameters exist.

| Field Name | Туре             | Size                        | Description                    |                              |
|------------|------------------|-----------------------------|--------------------------------|------------------------------|
| Second     | std_logic_vector | 32                          | Seconds of time                |                              |
| Nanosecond | std_logic_vector | 32                          | Nanoseconds of time            |                              |
| Fraction   | std_logic_vector | 2                           | Fraction numerator (mostly     |                              |
| Traction   | sta_logic_vector | 2                           | not used)                      |                              |
| Sign       | std_logic        | 1                           | Positive or negative time, 1 = |                              |
| 31911      | sta_logic        | '                           | negative, 0 = positive.        |                              |
| TimeJump   | std_logic 1      | Jupan and Jagin 1           | 1                              | Marks when the clock makes a |
| типезаттр  |                  | time jump (mostly not used) |                                |                              |

Table 6: Clk\_Time\_Type

## 4.1.1.2.2 Clk\_TimeAdjustment\_Type

Defined in Clk\_Package.vhd of library ClkLib

Type represents the time used everywhere. For this type overloaded operators + and - with different parameters exist.

| Field Name     | Туре             | Size | Description                       |
|----------------|------------------|------|-----------------------------------|
| TimeAdjustment | Clk_Time_Type    | 1    | Time to adjust                    |
|                |                  |      | Adjustment interval, for the      |
|                |                  |      | drift correction this is the      |
|                |                  |      | denumerator of the rate in        |
|                |                  | 32   | nanoseconds (TimeAdjust-          |
|                | std_logic_vector |      | ment every Interval = drift       |
| Interval       |                  |      | rate), for offset correction this |
|                |                  |      | is the period in which the time   |
|                |                  |      | shall be correct-                 |
|                |                  |      | ed(TimeAdjustment in Inter-       |
|                |                  |      | val), for setting the time this   |
|                |                  |      | has no mining.                    |
| Valid          | std_logic        | 1    | Whether the Adjustment is         |
| valid          |                  |      | valid or not                      |

Table 7: Clk\_TimeAdjustment\_Type



#### 4.1.1.2.3 Irig\_SlaveStaticConfig\_Type

Defined in Irig\_SlaveAddrPackage.vhd of library IrigLib This is the type used for static configuration.

| Field Name | Туре             | Size | Description                                                                                |
|------------|------------------|------|--------------------------------------------------------------------------------------------|
| Correction | Clk_Time_Type    | 1    | Time to correct the parsed time to correct UTC to TAI or another base.                     |
| CableDelay | std_logic_vector | 16   | Compensation value for the cable delay between master and slave in Nanoseconds: 1ns = 15cm |

Table 8: Irig\_SlaveStaticConfig\_Type

#### 4.1.1.2.4 Irig\_SlaveStaticConfigVal\_Type

Defined in Irig\_SlaveAddrPackage.vhd of library IrigLib
This is the type used for valid flags of the static configuration.

| Field Name | Туре      | Size | Description            |
|------------|-----------|------|------------------------|
| Enable_Val | std_logic | 1    | Enables the IRIG Slave |

Table 9: Irig\_SlaveStaticConfigVal\_Type

#### 4.1.1.2.5 Irig\_SlaveStaticStatus\_Type

Defined in Irig\_SlaveAddrPackage.vhd of library IrigLib This is the type used for static status supervision.

| Field Name  | Туре                  | Size | Description                |
|-------------|-----------------------|------|----------------------------|
| CoreInfo    | Clk_CoreInfo_<br>Type | 1    | Info about the Cores state |
| ControlBits | std_logic_vector      | 27   | Received Control Bits      |

Table 10: Irig\_SlaveStaticStatus\_Type

#### 4.1.1.2.6 Irig\_SlaveStaticStatusVal\_Type

Defined in Irig SlaveAddrPackage.vhd of library IrigLib



This is the type used for valid flags of the static status supervision.

| Field Name   | Туре      | Size | Description     |
|--------------|-----------|------|-----------------|
| CoreInfo_Val | std_logic | 1    | Core Info valid |

Table 11: Irig\_SlaveStaticStatusVal\_Type



## 4.1.1.3 Entity Block Diagram



Figure 5: IRIG Slave Clock

## 4.1.1.4 Entity Description

#### **Rx Processor**

This module handles the incoming IRIG signal. It decodes the IRIG input data stream and converts the signal from a DCLS encoded PWM signal to a BCD encoded time and converts it then into UTC in time of day format. In parallel it detects the start of second condition and generates a PPS. Then it converts the UTC time in time of day format into TAI format in seconds since 1.1.1970 without leap seconds. It also takes a timestamp of the rising edge of the PPS, takes the propagation delay of the cable into account, calculates the offset and the drift against the encoded time and adjusts the local clock.

See 4.2.1 for more details.

#### Registerset

This module is an AXI Light Memory Mapped Slave. It provides access to all registers and allows configuring the IRIG Slave Clock. It can be configured to either run in AXI or StaticConfig mode. If in StaticConfig mode, the configuration of the registers is done via signals and can be easily done from within the FPGA without CPU. If in AXI mode, an AXI Master has to configure the registers with AXI writes to the registers, which is typically done by a CPU

See 4.2.2 for more details.

## 4.1.1.5 Entity Declaration

| Name    | Dir | Туре     | Size | Description |
|---------|-----|----------|------|-------------|
|         |     | Generics |      |             |
| General |     |          |      |             |



| StaticConfig_Gen                 | -        | boolean                                            | 1   | If Static Configura-<br>tion or AXI is used                     |
|----------------------------------|----------|----------------------------------------------------|-----|-----------------------------------------------------------------|
| ClockClkPeriod<br>Nanosecond_Gen | -        | natural                                            | 1   | Integer Clock Period                                            |
| InputDelay<br>Nanosecond_Gen     | -        | natural                                            | 1   | Input delay of the IRIG from the connector to the input signal. |
| AxiAddressRange Low_Gen          | -        | std_logic_vector                                   | 32  | AXI Base Address                                                |
| AxiAddressRange<br>High_Gen      | -        | std_logic_vector                                   | 32  | AXI Base Address<br>plus Registerset<br>Size                    |
| Sim_Gen                          | -        | boolean                                            | 1   | If in Testbench simulation mode                                 |
|                                  |          | Ports                                              |     |                                                                 |
| System SysClk_ClkIn              | in       | std_logic                                          | 1   | System Clock                                                    |
| SysRstN_RstIn                    | in<br>in | std_logic                                          | 1 1 | System Reset                                                    |
| Config                           | 1111     | sta_logic                                          | '   | System Reset                                                    |
| StaticConfig_DatIn               | in       | Irig_Slave StaticConfig_Type                       | 1   | Static Configuration                                            |
| StaticConfig_ValIn               | in       | Irig_Slave StaticConfigVal _Type                   | 1   | Static Configuration valid                                      |
| Status StaticStatus DatOut       | out      | Irig_Slave                                         | 1   | Static Status                                                   |
|                                  |          | StaticStatus Type                                  | 1   |                                                                 |
| StaticStatus_ValOut              | out      | StaticStatus_Type Irig_Slave StaticStatusVal _Type | 1   | Static Status valid                                             |
| Timer Timer1ms_EvtIn             |          | Irig_Slave<br>StaticStatusVal                      |     | Static Status valid  Millisecond timer adjusted with the Clock  |
| Timer                            | out      | Irig_Slave StaticStatusVal _Type                   | 1   | Millisecond timer<br>adjusted with the<br>Clock                 |
| Timer Timer1ms_EvtIn             | out      | Irig_Slave StaticStatusVal _Type                   | 1   | Millisecond timer adjusted with the                             |



|                                 |     |                             |    | Time valid                     |
|---------------------------------|-----|-----------------------------|----|--------------------------------|
| AXI4 Light Slave                |     |                             |    |                                |
| AxiWriteAddrValid<br>_ValIn     | in  | std_logic                   | 1  | Write Address Valid            |
| AxiWriteAddrReady<br>_RdyOut    | out | std_logic                   | 1  | Write Address<br>Ready         |
| AxiWriteAddrAddress<br>_AdrIn   | in  | std_logic_vector            | 32 | Write Address                  |
| AxiWriteAddrProt<br>_DatIn      | in  | std_logic_vector            | 3  | Write Address<br>Protocol      |
| AxiWriteDataValid<br>_ValIn     | in  | std_logic                   | 1  | Write Data Valid               |
| AxiWriteDataReady<br>_RdyOut    | out | std_logic                   | 1  | Write Data Ready               |
| AxiWriteDataData<br>_DatIn      | in  | std_logic_vector            | 32 | Write Data                     |
| AxiWriteDataStrobe<br>_DatIn    | in  | std_logic_vector            | 4  | Write Data Strobe              |
| AxiWriteRespValid<br>_ValOut    | out | std_logic                   | 1  | Write Response<br>Valid        |
| AxiWriteRespReady<br>_RdyIn     | in  | std_logic                   | 1  | Write Response<br>Ready        |
| AxiWriteResp<br>Response_DatOut | out | std_logic_vector            | 2  | Write Response                 |
| AxiReadAddrValid<br>_ValIn      | in  | std_logic                   | 1  | Read Address Valid             |
| AxiReadAddrReady<br>_RdyOut     | out | std_logic                   | 1  | Read Address<br>Ready          |
| AxiReadAddrAddress<br>AdrIn     | in  | std_logic_vector            | 32 | Read Address                   |
| AxiReadAddrProt<br>_DatIn       | in  | std_logic_vector            | 3  | Read Address<br>Protocol       |
| AxiReadDataValid<br>_ValOut     | out | std_logic                   | 1  | Read Data Valid                |
| AxiReadDataReady<br>_RdyIn      | in  | std_logic                   | 1  | Read Data Ready                |
| AxiReadData<br>Response_DatOut  | out | std_logic_vector            | 2  | Read Data                      |
| AxiReadDataData<br>_DatOut      | out | std_logic_vector            | 32 | Read Data Re-<br>sponse        |
| Pulse Per Second Input          |     |                             |    |                                |
| lrig_DatIn                      | in  | std_logic                   | 1  | IRIG input from an IRIG Master |
| Time Adjustment Outpu           | ut  | OII T: A !!                 | 1  | · · · ·                        |
| TimeAdjustment<br>_DatOut       | out | Clk_TimeAdjustment<br>_Type | 1  | Time to set hard (unused)      |



| TimeAdjustment<br>_ValOut                                                | out     | std_logic                   | 1 | Time valid<br>(unused)                                                             |
|--------------------------------------------------------------------------|---------|-----------------------------|---|------------------------------------------------------------------------------------|
| Offset Adjustment Out<br>OffsetAdjustment<br>_DatOut                     | out     | Clk_TimeAdjustment<br>_Type | 1 | Calculated new Offset between Master and Slave                                     |
| OffsetAdjustment<br>_ValOut                                              | out     | std_logic;                  | 1 | Calculated new<br>Offset valid                                                     |
| Drift Adjustment Outpu                                                   | it      |                             |   |                                                                                    |
| DriftAdjustment<br>_DatOut                                               | out     | Clk_TimeAdjustment<br>_Type | 1 | Calculated new Drift<br>between Master and<br>Slave                                |
| DriftAdjustment<br>_ValOut                                               | out     | std_logic;                  | 1 | Calculated new Drift valid                                                         |
|                                                                          |         |                             |   |                                                                                    |
| Offset Adjustment Inpu                                                   | t       |                             |   |                                                                                    |
| Offset Adjustment Inpu<br>OffsetAdjustment<br>_DatIn                     | t<br>in | Clk_TimeAdjustment<br>_Type | 1 | Calculated new Offset after the PI Servo loop                                      |
| OffsetAdjustment<br>_DatIn<br>OffsetAdjustment<br>_ValIn                 |         |                             | 1 | Offset after the PI                                                                |
| OffsetAdjustment _DatIn  OffsetAdjustment _ValIn  Drift Adjustment Input | in      | _Туре                       |   | Offset after the PI Servo loop Calculated new Offset after the PI Servo loop valid |
| OffsetAdjustment<br>_DatIn<br>OffsetAdjustment<br>_ValIn                 | in      | _Туре                       |   | Offset after the PI<br>Servo loop<br>Calculated new<br>Offset after the PI         |

Table 12: IRIG Slave Clock



# 4.2 Design Parts

The IRIG Slave Clock core consists of a couple of subcores. Each of the subcores itself consist again of smaller function block. The following chapters describe these subcores and their functionality.

## 4.2.1 RX Processor

## 4.2.1.1 Entity Block Diagram



Figure 6: RX Processor

# 4.2.1.2 Entity Description

#### **IRIG** Interface Adapter

This module decodes the IRIG input data stream and converts the signal from a DCLS encoded PWM signal to a BCD encoded time and converts it then into UTC in time of day format. In parallel it detects the start of second condition and generates a PPS. It also extracts the Control Bits (including the Year part)

#### **PPS Timestamper**

This module takes a timestamp. of the Counter Clock at the detection of the rising edge of the PPS and compensates the input delay. The input PPS is generated at the detection of the Mark symbol by the IRIG Interface Adapter

#### **Time Converter**

This module converts the time from the Time of Day format: hh:mm:ss ddd:yyyy into seconds since midnight 1.1.1970. It loops over the years and days taking the leap years into account and finally adds the seconds of the hours, minutes and



seconds. After this conversion, a final correction is done to adjust the second to the next second. Then this time is passed to the adjustment calculation module.

## **Adjustment Calculation**

This module calculates the drift and offset of the local clock and corrects it. It takes the cable delay and additional correction into account for the offset correction. After enabling or error detection the calculation waits for two consecutive calculations before adjusting the clock again.

# 4.2.1.3 Entity Declaration

| Name                                  | Dir | Туре             | Size | Description                                                     |  |
|---------------------------------------|-----|------------------|------|-----------------------------------------------------------------|--|
| Generics                              |     |                  |      |                                                                 |  |
| General ClockClkPeriod Nanosecond_Gen | -   | natural          | 1    | Clock Period in<br>Nanosecond                                   |  |
| Sim_Gen                               | -   | boolean          | 1    | If in Testbench simulation mode                                 |  |
| RX Processor                          |     |                  |      |                                                                 |  |
| InputDelay Nanosecond_Gen             | 1   | natural          | 1    | Input delay of the IRIG from the connector to the input signal. |  |
|                                       |     | Ports            |      |                                                                 |  |
| System                                |     |                  |      |                                                                 |  |
| SysClk_ClkIn                          | in  | std_logic        | 1    | System Clock                                                    |  |
| SysRstN_RstIn                         | in  | std_logic        | 1    | System Reset                                                    |  |
| Timer                                 |     |                  |      |                                                                 |  |
| Timer1ms_EvtIn                        | in  | std_logic        | 1    | Millisecond timer adjusted with the Clock                       |  |
| Time Input                            |     |                  | 1    |                                                                 |  |
| ClockTime_DatIn                       | in  | Clk_Time_Type    | 1    | Adjusted PTP Clock Time                                         |  |
| ClockTime_ValIn                       | in  | std_logic        | 1    | Adjusted PTP Clock Time valid                                   |  |
| IRIG Error Output                     |     |                  | 1    | Le all as Lea and a survey to                                   |  |
| Irig_ErrOut                           | out | std_logic_vector | 1    | Indicates an error in the decoding                              |  |



| Enable Input                                                                                                                                                                                 |                     |                                                                |     |                                                                                                                                                      |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Enable_EnaIn                                                                                                                                                                                 | in                  | std_logic                                                      | 1   | Enables the correction and supervision                                                                                                               |  |
| IRIG Cable Delay Input                                                                                                                                                                       |                     |                                                                |     |                                                                                                                                                      |  |
| IrigCableDelay_DatIn                                                                                                                                                                         | in                  | std_logic_vector                                               | 16  | Propagation delay of the IRIG signal from the master source to the connector.                                                                        |  |
| IRIG Correction Input                                                                                                                                                                        | ı                   |                                                                |     | A alalihi a a al a a uu a a                                                                                                                          |  |
| IrigCorrection_DatIn                                                                                                                                                                         | in                  | Clk_Time_Type                                                  | 1   | Additional correction to convert from UTC to a different time format with an offset                                                                  |  |
| IRIG Control Bits Outpu                                                                                                                                                                      | it                  |                                                                | ľ   |                                                                                                                                                      |  |
| IrigControlBits_<br>DatOut                                                                                                                                                                   | out                 | std_logic_vector                                               | 27  | Control Bits received for IRIG-B000/B001/B004/B005                                                                                                   |  |
| 10101                                                                                                                                                                                        |                     |                                                                |     |                                                                                                                                                      |  |
| IRIG Input                                                                                                                                                                                   |                     |                                                                |     | IDIC input from an                                                                                                                                   |  |
| lrig_DatIn                                                                                                                                                                                   | in                  | std_logic                                                      | 1   | IRIG input from an IRIG Master                                                                                                                       |  |
| Irig_DatIn Offset Adjustment Out                                                                                                                                                             |                     | std_logic                                                      | 1   | IRIG Master                                                                                                                                          |  |
| lrig_DatIn                                                                                                                                                                                   |                     | std_logic  Clk_TimeAdjustment _Type                            | 1   | ·                                                                                                                                                    |  |
| Irig_DatIn  Offset Adjustment Outro OffsetAdjustment _DatOut  OffsetAdjustment _ValOut                                                                                                       | out<br>out          | Clk_TimeAdjustment                                             |     | IRIG Master  Calculated new  Offset between                                                                                                          |  |
| Irig_DatIn  Offset Adjustment Outs OffsetAdjustment _DatOut  OffsetAdjustment _ValOut  Drift Adjustment Output                                                                               | out<br>out          | Clk_TimeAdjustment<br>_Type                                    | 1   | Calculated new Offset between Master and Slave Calculated new Offset valid                                                                           |  |
| Irig_DatIn  Offset Adjustment Outro OffsetAdjustment _DatOut  OffsetAdjustment _ValOut                                                                                                       | out<br>out          | Clk_TimeAdjustment<br>_Type                                    | 1   | Calculated new Offset between Master and Slave Calculated new Offset valid  Calculated new Drift between Master and Slave                            |  |
| Irig_DatIn  Offset Adjustment Outs OffsetAdjustment _DatOut  OffsetAdjustment _ValOut  Drift Adjustment DriftAdjustment _DatOut  DriftAdjustment _DatOut  DriftAdjustment _ValOut            | out out out out out | Clk_TimeAdjustment _Type std_logic; Clk_TimeAdjustment         | 1   | Calculated new Offset between Master and Slave Calculated new Offset valid  Calculated new Drift between Master and                                  |  |
| Irig_DatIn  Offset Adjustment Output OffsetAdjustment _DatOut  OffsetAdjustment _ValOut  Drift Adjustment Output DriftAdjustment _DatOut  DriftAdjustment _OatOut  Offset Adjustment _ValOut | out out out out out | Clk_TimeAdjustment _Type  std_logic;  Clk_TimeAdjustment _Type | 1 1 | Calculated new Offset between Master and Slave Calculated new Offset valid  Calculated new Drift between Master and Slave Calculated new Drift valid |  |
| Irig_DatIn  Offset Adjustment Outs OffsetAdjustment _DatOut  OffsetAdjustment _ValOut  Drift Adjustment Outpu DriftAdjustment _DatOut  DriftAdjustment _DatOut                               | out out out out out | Clk_TimeAdjustment _Type  std_logic;  Clk_TimeAdjustment _Type | 1 1 | Calculated new Offset between Master and Slave Calculated new Offset valid  Calculated new Drift between Master and Slave Calculated new Drift       |  |



|                           |    |                             |   | Offset after the PI<br>Servo loop valid            |
|---------------------------|----|-----------------------------|---|----------------------------------------------------|
| Drift Adjustment Input    |    |                             |   |                                                    |
| DriftAdjustment<br>_DatIn | in | Clk_TimeAdjustment<br>_Type | 1 | Calculated new Drift<br>after the PI Servo<br>loop |
| DriftAdjustment<br>_ValIn | in | std_logic                   | 1 | Calculated new Drift after the PI Servo loop valid |

Table 13: RX Processor



## 4.2.2 Registerset

## 4.2.2.1 Entity Block Diagram



Figure 7: Registerset

# 4.2.2.2 Entity Description

#### **Register Set**

This module is an AXI Light Memory Mapped Slave. It provides access to all registers and allows configuring the IRIG Slave Clock. AXI4 Light only supports 32 bit wide data access, no byte enables, no burst, no simultaneous read and writes and no unaligned access. It can be configured to either run in AXI or StaticConfig mode. If in StaticConfig mode, the configuration of the registers is done via signals and can be easily done from within the FPGA without CPU. For each parameter a valid signal is available, the enable signal shall be set last (or simultaneously). To change configuration parameters the clock has to be disabled and enabled again, the cable delay value and correction can be changed at runtime. If in AXI mode, an AXI Master has to configure the registers with AXI writes to the registers, which is typically done by a CPU. Parameters can in this case also be changed at runtime.

## 4.2.2.3 Entity Declaration

| Name             | Dir | Туре              | Size | Description          |
|------------------|-----|-------------------|------|----------------------|
|                  |     | Generics          |      |                      |
| Register Set     |     |                   |      |                      |
| StaticConfig_Gen |     | boolean           | 1    | If Static Configura- |
| Staticcoring_Gen | -   | Doolean           | l    | tion or AXI is used  |
| AxiAddressRange  |     | std logic vector  | 32   | AXI Base Address     |
| Low_Gen          | _   | std_logic_vector  | 32   |                      |
| AxiAddressRange  |     | atal lagia vastar | 70   | AXI Base Address     |
| High_Gen         | _   | std_logic_vector  | 32   | plus Registerset     |



|                                 |      |                                  |     | Size                       |
|---------------------------------|------|----------------------------------|-----|----------------------------|
|                                 |      | Ports                            |     |                            |
| System<br>SysClk_ClkIn          | in   | std logic                        | 1   | System Clock               |
| SysRstN RstIn                   | in   | std_logic                        | 1 1 | System Reset               |
| Config                          | 1111 |                                  | '   | System Neset               |
| StaticConfig_DatIn              | in   | Irig_Slave StaticConfig_Type     | 1   | Static Configuration       |
| StaticConfig_ValIn              | in   | Irig_Slave StaticConfigVal _Type | 1   | Static Configuration valid |
| Status                          |      | Irig_Slave                       |     | Static Status              |
| StaticStatus_DatOut             | out  | StaticStatus_Type                | 1   |                            |
| StaticStatus_ValOut             | out  | Irig_Slave StaticStatusVal _Type | 1   | Static Status valid        |
| AXI4 Light Slave                |      |                                  |     |                            |
| AxiWriteAddrValid<br>_ValIn     | in   | std_logic                        | 1   | Write Address Valid        |
| AxiWriteAddrReady<br>_RdyOut    | out  | std_logic                        | 1   | Write Address<br>Ready     |
| AxiWriteAddrAddress<br>AdrIn    | in   | std_logic_vector                 | 32  | Write Address              |
| AxiWriteAddrProt<br>_DatIn      | in   | std_logic_vector                 | 3   | Write Address<br>Protocol  |
| AxiWriteDataValid<br>Valln      | in   | std_logic                        | 1   | Write Data Valid           |
| AxiWriteDataReady<br>_RdyOut    | out  | std_logic                        | 1   | Write Data Ready           |
| AxiWriteDataData<br>_DatIn      | in   | std_logic_vector                 | 32  | Write Data                 |
| AxiWriteDataStrobe<br>_DatIn    | in   | std_logic_vector                 | 4   | Write Data Strobe          |
| AxiWriteRespValid<br>_ValOut    | out  | std_logic                        | 1   | Write Response<br>Valid    |
| AxiWriteRespReady<br>_RdyIn     | in   | std_logic                        | 1   | Write Response<br>Ready    |
| AxiWriteResp<br>Response_DatOut | out  | std_logic_vector                 | 2   | Write Response             |
| AxiReadAddrValid<br>_ValIn      | in   | std_logic                        | 1   | Read Address Valid         |
| AxiReadAddrReady<br>_RdyOut     | out  | std_logic                        | 1   | Read Address<br>Ready      |



| AxiReadAddrAddress<br>AdrIn           | in  | std_logic_vector | 32 | Read Address                                                                  |
|---------------------------------------|-----|------------------|----|-------------------------------------------------------------------------------|
| AxiReadAddrProt<br>_DatIn             | in  | std_logic_vector | 3  | Read Address<br>Protocol                                                      |
| AxiReadDataValid<br>ValOut            | out | std_logic        | 1  | Read Data Valid                                                               |
| AxiReadDataReady<br>RdyIn             | in  | std_logic        | 1  | Read Data Ready                                                               |
| AxiReadData<br>Response_DatOut        | out | std_logic_vector | 2  | Read Data                                                                     |
| AxiReadDataData<br>_DatOut            | out | std_logic_vector | 32 | Read Data Re-<br>sponse                                                       |
| IRIG Correction Output                |     |                  |    |                                                                               |
| IrigCorrection_DatOut                 | out | Clk_Time_Type    | 1  | Additional correction to the received UTC time                                |
| IRIG Error Input                      |     |                  |    |                                                                               |
| lrig_Errln                            | in  | std_logic_vector | 1  | Indicates an error<br>either in the filter or<br>because of missing<br>IRIG   |
| IRIG Cable Delay Outpu                | it  |                  | ı  | F                                                                             |
| IrigCable Delay_DatOut                | in  | std_logic_vector | 16 | Propagation delay of the IRIG signal from the master source to the connector. |
| IRIG Control Bits Input               |     |                  |    | Control Bits re-                                                              |
| IrigControlBits_<br>DatIn             | in  | std_logic_vector | 27 | ceived for IRIG-<br>B000/B001/B004/<br>B005                                   |
| Enable Output IrigSlave Enable_DatOut | out | std_logic        | 1  | Enables the correction and supervision                                        |

Table 14: Registerset



# 4.3 Configuration example

In both cases the enabling of the core shall be done last, after or together with the configuration.

# 4.3.1 Static Configuration

```
constant IrigStaticConfigSlave_Con : Irig_SlaveStaticConfig_Type := (
 Correction
   Second
                      => x"00000024", -- UTC 36 leap seconds
   Nanosecond
                     => (others => '0'), -- no nanoseconds
                     => (others => '0'), -- no fractions
                      => '0', -- UTC correct in positive
                     => '0'), -- no
   TimeJump
 CableDelav
                      => (others => '0')
constant IrigStaticConfigValSlave_Con : Irig_SlaveStaticConfigVal_Type := (
 Enable Val
                              => '1'
);
```

Figure 8: Static Configuration

The cable delay can be changed at runtime. It is always valid.

# 4.3.2 AXI Configuration

The following code is a simplified pseudocode from the testbench: The base address of the IRIG Slave Clock is 0x10000000.

```
-- IRIG SLAVE
-- Config
-- correction of plus 36 second to convert UTC to TAI
AXI WRITE 10000010 00000024
-- Set cable delay to 35 ns
AXI WRITE 10000020 00000023
-- enable IRIG Slave
AXI WRITE 10000000 00000001
```

Figure 9: AXI Configuration

In the example the Cable delay is first set to 35ns and the Correction is set to plus 36 seconds then the core is enabled.



# 4.4 Clocking and Reset Concept

## 4.4.1 Clocking

To keep the design as robust and simple as possible, the whole IRIG Slave Clock, including the Counter Clock and all other cores from NetTimeLogic are run in one clock domain. This is considered to be the system clock. Per default this clock is 50MHz. Where possible also the interfaces are run synchronous to this clock. For clock domain crossing asynchronous fifos with gray counters or message patterns with meta-stability flip-flops are used. Clock domain crossings for the AXI interface is moved from the AXI slave to the AXI interconnect.

| Clock          | Frequency | Description                          |
|----------------|-----------|--------------------------------------|
| System         |           |                                      |
| System Clock   | 50MHz     | System clock where the PS runs on as |
| System Clock   | (Default) | well as the counter clock etc.       |
| IRIG Interface |           |                                      |
| IRIG           | 100 Hz    | No clock, asynchronous data signal.  |
| AXI Interface  |           |                                      |
| AXI Clock      | 50MHz     | Internal AXI bus clock, same as the  |
| AXI CIOCK      | (Default) | system clock                         |

Table 15: Clocks

#### 4.4.2Reset

In connection with the clocks, there is a reset signal for each clock domain. All resets are active low. All resets can be asynchronously set and shall be synchronously released with the corresponding clock domain. All resets shall be asserted for the first couple (around 8) clock cycles. All resets shall be set simultaneously and released simultaneously to avoid overflow conditions in the core. See the reference designs top file for an example of how the reset shall be handled.

| Reset         | Polarity   | Description                                                 |
|---------------|------------|-------------------------------------------------------------|
| System        |            |                                                             |
| System Reset  | Active low | Asynchronous set, synchronous release with the system clock |
| AXI Interface |            |                                                             |



|           |            | Asynchronous set, synchronous release    |  |
|-----------|------------|------------------------------------------|--|
| AXI Reset | Active low | with the AXI clock, which is the same as |  |
|           |            | the system clock                         |  |

Table 16: Resets



# 5 Resource Usage

Since the FPGA Architecture between vendors and FPGA families differ there is a split up into the two major FPGA vendors.

# 5.1 Altera (Cyclone V)

| Configuration                  | FFs  | LUTs | BRAMs | DSPs |
|--------------------------------|------|------|-------|------|
| Minimal (Static configuration) | 1356 | 5315 | 0     | 0    |
| Maximal (AXI configuration)    | 1356 | 5315 | 0     | 0    |

Table 17: Resource Usage Altera

# 5.2 Xilinx (Artix 7)

| Configuration                  | FFs  | LUTs | BRAMs | DSPs |
|--------------------------------|------|------|-------|------|
| Minimal (Static configuration) | 1377 | 5005 | 0     | 0    |
| Maximal (AXI configuration)    | 1419 | 5080 | 0     | 0    |

Table 18: Resource Usage Xilinx



# **6 Delivery Structure**

AXI -- AXI library folder

CLK -- CLK library folder

COMMON -- COMMON library folder

SIM -- SIM library folder

|-Testbench -- SIM library testbench template sources



## 7 Testbench

The Irig Slave testbench consist of 3 parse/port types: AXI, CLK and IRIG. The IRIG TX port takes the CLK port time as reference and generates the IRIG stream aligned with the time from the CLK. The IRIG RX port takes the time of the Clock instance as reference and the IRIG stream from the IRIG TX port. Once the clock is synchronized the CLK port and Clock generated time should be phase and frequency aligned. In addition, for configuration and result checks an AXI read and write port is used in the testbench and for accessing more than one AXI slave also an AXI interconnect is required.



Figure 10: Testbench Framework

For more information on the testbench framework check the Sim\_ReferenceManual documentation.

With the Sim parameter set the time base for timeouts are divided by 1000 to 100000 to speed up simulation time.

#### 7.1 Run Testbench

 Run the general script first source XXX/SIM/Tools/source with args.tcl

#### 2. Start the testbench with all test cases

src XXX/IRIG/Testbench/Core/IrigSlave/Script/run Irig Slave Tb.tcl



| 3. | Check the log file LogFile1.txt in the XXX/IRIG/Testbench/Core/IrigSlave/Log/folder for simulation results. |
|----|-------------------------------------------------------------------------------------------------------------|
|    |                                                                                                             |
|    |                                                                                                             |
|    |                                                                                                             |
|    |                                                                                                             |
|    |                                                                                                             |
|    |                                                                                                             |
|    |                                                                                                             |
|    |                                                                                                             |
|    |                                                                                                             |
|    |                                                                                                             |
|    |                                                                                                             |
|    |                                                                                                             |
|    |                                                                                                             |



# 8 Reference Designs

The IRIG Slave reference design contains a PLL to generate all necessary clocks (cores are run at 50 MHz), an instance of the IRIG Slave Clock IP core and an instance of the Adjustable Counter Clock IP core (needs to be purchased separately). Optionally it also contains an instance of an PPS Master Clock IP core (has to be purchased separately). To instantiate the optional IP core, change the corresponding generic (PpsMasterAvailable\_Gen) to true via the tool specific wizards. The Reference Design is intended to be connected to any IRIG Master. The Phase and Frequency is corrected via the IRIG Slave Clock. The PPS Master Clock is used to create a PPS output which is compensated for the output delay and has a configurable duty cycle, if not available an uncompensated PPS is directly generated out of the MSB of the Time. Via the dip switches the cable delay can be entered in 5ns steps.

All generics can be adapted to the specific needs.



Figure 11: Reference Design

## 8.1 Altera: Terasic SocKit

The SocKit board is an FPGA board from Terasic Inc. with a Cyclone V SoC FPGA from Altera. (<a href="http://www.terasic.com.tw/cgi-bin/page/archive.pl?Language=English&CategoryNo=205&No=816">http://www.terasic.com.tw/cgi-bin/page/archive.pl?Language=English&CategoryNo=205&No=816</a>)

- 1. Open Quartus 16.x
- 2. Open Project /IRIG/Refdesign/Altera/SocKit/IrigSlave/IrigSlave.qpf
- 3. If the optional core PPS Master Clock is available add the files from the corresponding folders (PPS/Core, PPS/Library and PPS/Package)
- 4. Change the generics (PpsMasterAvailable\_Gen) in Quartus (in the settings menu, not in VHDL) to true for the optional cores that are available.



- 5. Rerun implementation
- 6. Download to FPGA via JTAG



Figure 12: SocKit (source Terasic Inc)

For the ports on the HSMC connector the GPIO to HSMC adapter from Terasic Inc. was used.

# 8.2 Xilinx: Digilent Arty

The Arty board is an FPGA board from Digilent Inc. with an Artix7 FPGA from Xilinx. (<a href="http://store.digilentinc.com/arty-board-artix-7-fpga-development-board-for-makers-and-hobbyists">http://store.digilentinc.com/arty-board-artix-7-fpga-development-board-for-makers-and-hobbyists</a>)

- 1. Open Vivado 2017.4
- 2. Run TCL script /IRIG/Refdesign/Xilinx/Arty/IrigSlave/IrigSlave.tcl
  - a. This has to be run only the first time and will create a new Vivado Project
- 3. If the project has been created before open the project and do not rerun the project TCL



- 4. If the optional core PPS Master Clock is available add the files from the corresponding folders (PPS/Core, PPS/Library and PPS/Package) to the corresponding Library (PpsLib).
- 5. Change the generics (PpsMasterAvailable\_Gen) in Vivado (in the settings menu, not in VHDL) to true for the optional cores that are available.
- 6. Rerun implementation
- 7. Download to FPGA via JTAG



Figure 13: Arty (source Digilent Inc)



# A List of tables

| Table 1:   | Revision History               | 4  |
|------------|--------------------------------|----|
| Table 2:   | Definitions                    | 7  |
| Table 3:   | Abbreviations                  | 7  |
| Table 4:   | Register Set Overview          | 14 |
| Table 5:   | Parameters                     | 21 |
| Table 6:   | Clk_Time_Type                  | 22 |
| Table 7:   | Clk_TimeAdjustment_Type        | 22 |
| Table 8:   | Irig_SlaveStaticConfig_Type    | 23 |
| Table 9:   | Irig_SlaveStaticConfigVal_Type | 23 |
| Table 10:  | Irig_SlaveStaticStatus_Type    | 23 |
| Table 11:  | Irig_SlaveStaticStatusVal_Type | 24 |
| Table 12:  | IRIG Slave Clock               | 28 |
| Table 13:  | RX Processor                   | 32 |
| Table 14:  | Registerset                    | 35 |
| Table 15:  | Clocks                         | 37 |
| Table 16:  | Resets                         | 38 |
| Table 17:  | Resource Usage Altera          | 39 |
| Table 18:  | Resource Usage Xilinx          | 39 |
| B List     | of figures                     |    |
| Figure 1:  | Context Block Diagram          | 8  |
| Figure 2:  | Architecture Block Diagram     | 10 |
| Figure 3:  | IRIG-B B007/B127 time frame    | 11 |
| Figure 4:  | IRIG-B B004/B124 time frame    | 12 |
| Figure 5:  | IRIG Slave Clock               | 25 |
| Figure 6:  | RX Processor                   | 29 |
| Figure 7:  | Registerset                    | 33 |
| Figure 8:  | Static Configuration           | 36 |
| Figure 9:  | AXI Configuration              | 36 |
| Figure 10: | Testbench Framework            | 41 |
| Figure 11: | Reference Design               | 43 |
| Figure 12: | SocKit (source Terasic Inc)    | 44 |
| Figure 13: | Arty (source Digilent Inc)     | 45 |
|            |                                |    |