# PCI-Express Overview

#### ALEXEY LAPIN

## Evolution



## **Evolution & Versions**



## PCI & PCIe





## **Evolution & Versions**



| PCle<br>Specification | Data Rate(GbZs)<br>(Encoding) | Year |
|-----------------------|-------------------------------|------|
| 1.0                   | 2.5 (8b/10b)                  | 2003 |
| 2.0                   | 5.0 (8b/10b)                  | 2007 |
| 3.0                   | 8.0(128b/130b)                | 2010 |
| 4.0                   | 16.0 (128b/130b)              | 2017 |
| 5.0                   | 32.0 (128b/130b)              | 2019 |
| 6.0                   | 64.0 (PAM-4, Flit)            | 2021 |

## Speeds

|         |                   | Line code    | Transfer<br>rate per<br>lane | Throughput |             |             |                |                |                 |             |
|---------|-------------------|--------------|------------------------------|------------|-------------|-------------|----------------|----------------|-----------------|-------------|
| Version | Introduced        |              |                              | xl         | x2          | x4          | x8             | x16            |                 |             |
| 1       | 2003              | NRZ          | 8b/10b                       | 2.5 GT/s   | 0.250 GB/s  | 0.500 GB/s  | 1.000 GB/s     | 2.000 GB/s     | 4.000 GB/s      |             |
| 2       | 2007              |              | 00/100                       | 5.0 GT/s   | 0.500 GB/s  | 1.000 GB/s  | 2.000 GB/s     | 4.000 GB/s     | 8.000 GB/s      |             |
| 3       | 2010              |              | NRZ                          |            | 8.0 GT/s    | 0.985 GB/s  | 1.969 GB/s     | 3.938 GB/s     | 7.877 GB/s      | 15.754 GB/s |
| 4       | 2017              |              | 128b/130b                    | 16.0 GT/s  | 1.969 GB/s  | 3.938 GB/s  | 7.877 GB/s     | 15.754 GB/s    | 31.508 GB/s     |             |
| 5       | 2019              |              |                              | 32.0 GT/s  | 3.938 GB/s  | 7.877 GB/s  | 15.754 GB/s    | 31.508 GB/s    | 63.015 GB/s     |             |
| 6       | 2022              | PAM-4<br>FEC | 1b/1b<br>242B/256B           | 64.0 GT/s  | 7.563 GB/s  | 15.125 GB/s | 30.250 GB/s    | 60.500<br>GB/s | 121.000 GB/s    |             |
| 7       | 2025<br>(planned) |              | FLIT                         | 128.0 GT/s | 15.125 GB/s | 30.250 GB/s | 60.500<br>GB/s | 121.000 GB/s   | 242.000<br>GB/s |             |

## PCI Express Protocol Stack



## PCI Express Protocol Stack



## PCI Express Trace Length

| Version | Max Trace Lenght         |  |
|---------|--------------------------|--|
| 1.0     | 20 inches ( ~50 cm)      |  |
| 2.0     | 20 inches ( ~50 cm)      |  |
| 3.0     | 14 inches ( ~35 cm)      |  |
| 4.0     | 10-12 inches (~25-30 cm) |  |
| 5.0     | 13 inches (~33 cm)       |  |
| 6.0     | 13 inches (~33 cm)       |  |

IO-SYSTEMS WEEK 17

ALEXEY LAPIN

## PCI-Express Topology



### Reliable data transmission

- 1. CRC
- 2. Acknowledge-retransmit mechanism
- 3. Flow control mechanism



## Synchronous / Asynchronous

#### **Common Clock**



#### Separate Clock



## PCI Express Link



IO-SYSTEMS WEEK 17

AUTHOR

## PCI Express Link



IO-SYSTEMS WEEK 17

ALEXEY LAPIN

# Device Roles









## Minimal Configuration



## Raspberry Pi Connector for PCle







**ALEXEY LAPIN** 

## PCle pinout

| Pin       | Side B     | Side A  | Description                          |  |  |
|-----------|------------|---------|--------------------------------------|--|--|
| 01        | +12 V      | PRSNT1# | Must connect to farthest PRSNT2# pin |  |  |
| 02        | +12 V      | +12 V   | Main power pins                      |  |  |
| 03        | +12 V      | +12 V   |                                      |  |  |
| 04        | Ground     | Ground  |                                      |  |  |
| 05        | SMCLK      | TCK     | SMBus and JTAG port pins             |  |  |
| 06        | SMDAT      | TDI     |                                      |  |  |
| 07        | Ground     | TDO     |                                      |  |  |
| 08        | +3.3 V     | TMS     |                                      |  |  |
| 09        | TRST#      | +3.3 V  |                                      |  |  |
| 10        | +3.3 V aux | +3.3 V  | Aux power & Standby power            |  |  |
| 11        | WAKE#      | PERST#  | Link reactivation; fundamental reset |  |  |
| Key notch |            |         |                                      |  |  |
| 12        | CLKREQ#    | Ground  | Clock Request Signal                 |  |  |
| 13        | Ground     | REFCLK+ | Reference clock differential pair    |  |  |
| 14        | HSOp(0)    | REFCLK- | Lano O transmit data + and -         |  |  |
| 15        | HSOn(0)    | Ground  | Lane 0 transmit data, + and -        |  |  |
| 16        | Ground     | HSIp(0) | Lane 0 receive data, + and -         |  |  |
| 17        | PRSNT2#    | HSIn(0) | tane o receive data, + and -         |  |  |
| 18        | Ground     | Ground  |                                      |  |  |