

# S. B. JAIN INSTITUTE OF TECHNOLOGY, MANAGEMENT & RESEARCH, NAGPUR.

## Practical No. 04

Aim: Write behavioural VHDL program for 4-bit Shift register.

Name of Student : Aadesh R. Motghare

Roll No. : 41(ET20065)

Semester/Year : 6<sup>th</sup> Sem/3<sup>rd</sup> Year

Academic Session : 2022-23

Date of Performance :

**Date of Submission**:

**AIM:** Write behavioural VHDL program for 4-bit Shift register.

#### **OBJECTIVE:**

- To verify the functionality of shift register.
- To design a digital system using shift register.

**SOFTWARE:** - Xilinx ISE14.7.

#### THEORY:-

#### SHIFT REGISTER

A flip flop is capable of storing one bit of information. A register is a group of flip flops. So an n-bit register consists of a group of n flip flops. This n bit register can store n-bit information. The information in these registers can be transferred by connecting the flip flops. These connected flip flops are known as shift registers and the bits stored in such registers can be made to move within the registers and in/out of the registers by applying clock pulses.

Shift registers are basically of 4 types. These are:

- 1. Serial In Serial Out shift register
- 2. Serial In parallel Out shift register
- 3. Parallel In Serial Out shift register
- 4. Parallel In parallel Out shift register

## Serial In Serial Out shift register (SISO)

The shift register, which allows serial input and produces a serial output is known as Serial-In Serial-Out shift register.

So SISO shift register has one data input line and one data output line.

The logic circuit below shows a 4 bit SISO shift register. It consists of 4 D FFs which are serially connected and driven by a common clock(clk) signal. The reset (rst ) signal is connected in addition to the clock signal to all the 4 flip flops in order to RESET them. Serial Input is given through the din and serial output taken through dout.



Fig 1. 4 bit SISO shift register

## **Serial-In Parallel-Out Shift Register (SIPO)**

The shift register, which allows serial input (one bit after the other through a single data line) and produces a parallel output is known as Serial-In Parallel-Out shift register

The logic circuit below shows a 4 bit SIPO shift register. It consists of 4 DFFs connected as shown in fig2. ,all flip flops are driven by same clock (clk) signal. The reset (rst) signal is connected in addition to the clock signal to all the 4 flip flops in order to RESET them.

Serial input is given through din and Q3,Q2, Q1,Q0 are parallel data output lines.

## So SIPO shift register has one data input line and 4 (n)data output lines.



Fig 2: 4 bit SIPO shift register

#### **Parallel In Serial Out**

The shift register, which allows parallel input (data is given separately to each flip flop and in a simultaneous manner) and produces a serial output is known as Parallel-In Serial-Out shift register.

The logic circuit shown in fig.3 shows a 4 bit PISO register. It consists of 4 DFFs connected as shown in the fig,all flip flops driven by same clock signal clk. It also has rst input to reset the output. The parallel inputs are given through 2x1 MUX's to each of the flip flops individually. The other input of MUX is connected to output of the previous flip flop as can be seen the fig.2. The output of the MUX is connected to the input of next flip flop.

D3,D2,D1,D0 are the parallel inputs and SO is the serial output.

 $LD/\overline{SH}$  signal loads the data into flip flops when 1 and shifts the data when 0.

#### Digital System Design (PCCET604P) D0 D2 D1 LD/ D3 SI SH 1 0 1 0 2x1 2x1 2x1 2x1 MUX MUX MUX MUX SO D Q D Q D Q D Q FF3 FF2 FF1 FF0 rst rst rst rst clk rst

Fig 3. 4 bit PISO shift register

## Parallel-In Parallel-Out Shift Register (PIPO) -

The shift register, which allows parallel input (data is given separately to each flip flop and in a simultaneous manner) and also produces a parallel output is known as Parallel-In parallel-Out shift register.

The logic circuit given below in fig.4 shows a parallel-in-parallel-out shift register. The circuit consists of four D flip-flops which are connected. The reset (rst) signal and clock(clk) signals are connected to all the 4 flip flops. In this type of register, there are no interconnections between the individual flip-flops since no serial shifting of the data is required. Data is given as input separately for each flip flop and in the same way, output also collected individually from each flip flop.

D3,D2,D1,D0 are parallel inputs.

Q3,Q2,Q1,Q0 are parallel output.



Fig 4. 4 bit PIPO shift register

## **VHDL CODE:-**

## **STEPS FOR PROGRAM:-**

**Step 1.Library /Package Declaration :** Involves declaration of all libraries and respective packages used in the design.

```
LIBRARY library_name;
USE library_name.package_name.all;
```

## **Step 2.Entity:**

```
ENTITY entity_name is

PORT(signal_name(s): mode signal_type;

signal_name(s): mode signal_type;

...);

end ENTITY entity_name;
```

Signals of the same mode and signal\_type can be grouped on 1 line.

**MODE** describes the direction data is transferred through port

- in data flows into the port
- out data flows out of port *only*
- buffer data flows out of port as well as read internally.
- inout bi-directional data flow into and out of port

## **SIGNAL\_TYPE** defines the data type for the signal(s)

- bit single signals that can have logic values 0 and 1.
- bit\_vector bus signals(vector form of bit) that can have logic values 0 and 1.
- std\_logic part of std\_logic\_1164 package of IEEE library. Used to represent 2 value logical values i.e 0 and 1 as well as other values such as high impedance ,don't care and others as described below.
- std\_logic\_vector bus signals (vector form of std\_logic) but IEEE standard for simulation and synthesis note that all vectors must have a range specified example for a 4 bit bus: bit\_vector (3 downto 0) or std\_logic\_vector (3 downto 0).

In order to use std\_logic and std\_logic\_vector we must include the library and package usage declarations in the VHDL model before the entity statement as follows:

LIBRARY ieee;

USE ieee.std\_logic\_1164.all;

## Values for std-logic:

U un-initialized (undefined logic

value)

X forced unknown logic value

0 Logic low

1 Logic High

Z high impedance (tri-

state)

W weak unknown

L weak 0

H weak 1

- don't care value (for synthesis minimization)

**Step 3: Architecture Declaration** 

```
architecture architecture name of entity_name
architecture_declarative_part;
begin
Statements;
end architecture_name;
```

Here we should specify the entity name for which we are writing the architecture body. The architecture statements should be inside the begin and end keyword. Architecture declarative part may contain variables, constants, or component declaration.

Step 4: Simulate the VHDL code and remove the syntax errors if any.

Step 5: Write the testbench and verify the design . CODE: SISO Shift Register

≽ ISE Project Navigator (P.20131013) - C:\Users\ACER\OneDrive\Desktop\DSD practs\siso\_pract\siso\_pract.xise - [ShiftRegister\_SISO.vhd] File Edit View Project Source Process Tools Window Layout Help ↔□♂× 18 View: O implementation implementation 19 20 library IEEE; Behavioral 21 use IEEE.STD LOGIC 1164.ALL; Hierarchy 22 - 🧧 siso\_pract 23 -- Uncomment the following library declaration if using 00 24 -- arithmetic functions with Signed or Unsigned values ShiftRegister\_SISO - Behavioral (ShiftRegister\_SI 25 -- use IEEE.NUMERIC STD.ALL; 26 27 entity ShiftRegister\_SISO is 28 port ( % V clk : in std\_logic; % reset : in std\_logic; 30 serial\_in : in std\_logic; serial\_out : out std\_logic \* 31 32 33 ); 34 end entity ShiftRegister\_SISO; 35 36 architecture Behavioral of ShiftRegister SISO is No Processes Running 37 signal shift\_reg: std\_logic\_vector(3 downto 0); 38 begin Processes: ShiftRegister\_SISO - Behavioral 39 process(clk, reset) i → 🎏 ISim Simulator begin 40 if reset = '1' then **7**# 41 Simulate Behavioral Model shift\_reg <= (others => '0'); 42 elsif rising\_edge(clk) then 43 44 shift reg <= serial in & shift reg(3 downto 1); end if; 45 46 end process; 47 serial out <= shift reg(0); 48 49 end architecture Behavioral; 50

#### **TESTBENCH:**



```
wait for clk_period;
serial_in <= '0';</pre>
           Behavioral Check Syntax
P#
                                                                                     wait for clk_period;
serial_in <= 'l';</pre>
                                                                    99
                                                                   100
                                                                                     wait for clk period;
                                                                   101
                                                                   102
                                                                   103
                                                                   104
                                                                   105
                                                                               end process;
                                                                   106
                                                                         end Behavioral;
                                                                   107
```

#### **WAVEFORM:**



## **CODE: PIPO Shift Register**



Department of Electronics and Telecommunication Engineering, S.B.J.I.T.M.R, Nagpur

#### **TESTBENCH:**



#### **WAVEFORM:**



## **RESULT:-**

The VHDL code for shift register is executed and desired output is obtained.

## **CONCLUSION:**

Here, I successfully design the serial in serial out shift register and parallel in parallel out shift register with their test benches to give stimulus.

## **DISCUSSION & VIVA VOCE**

- 1) Design a universal shift register.
- 2) What are the applications of Shift registers.?
- 3) How to design serial adder using shift register?

#### **REFERENCE:**

- VHDL Primer–J Bhasker –Pearson Education
- NPTEL Video Lecture linkhttps://youtu.be/lecj9xmIfXM?list=PL803563859BF7ED8C