# Start programming FPGA using Red Pitaya board

by Zumy Topcagic

#### 1. Introduction

In this article we will quickly show how to work with FPGA using Red Pitaya STEMlab board. If you are beginner in FPGA as I am this article will help as it is written "from beginner to beginner". Red Pitaya STEMlab board development environment is quite hard to grasp. The main cause for this is the fact that Red Pitaya STEMlab board do not have an BOARD FILE supported in Vivado environment, i.e you can't (Start Vivado Start New Project -> Select development board -> New block design) and begin to putting IP blocks and programing FPGA as you can for example with the Zedboard. There are some community projects enabling this approach on the Red Pitaya STEMlab board but often this projects are simplified where other features of the Red Pitaya STEMlab board are disabled. I hope that our developers will, soon as possible, take a step further and support the Red Pitaya STEMlab board enabling Vivado Block Design Environment. Notice: You still need to use Vivado SDK for the FPGA programming but you work with directly with Verilog scripts and not with an IP blocks. Notice: You can start Red Pitaya STEMlab board FPGA project using Vivado GUI interface and start putting some IP blocks but probably your IP blocks will not be connected to correct or any pins and with that your design will not work. Also for working on the RedPitaya boards you will need to use Linux, Ubuntu OS. For those who are not familiar with the Linux/Ubuntu do not worry. Basically for this FPGA project a copy-paste of the few commands will be enough.

## 2. Red Pitaya STEMlab FPGA

Complete documentation on Red Pitaya STEMlab board is available on this <u>link</u>. For us <u>only</u> <u>a part</u> of the complete documentation is important. When starting with the FPGA programming on the Red Pitaya STEMlab board first step is to understand basic design characteristic:

- 1. Once the FPGA bitstream is loaded on the FPGA it will start working immediately and independent of any other process on the board.
- 2. After bitstream is loaded it is manipulated through registers
- 3. On the default OS image(prepared SD card) there are more FPGA bitstream images since each application will load its own FPGA image.
- 4. Bitstream can be loaded manually but this can cause system crashing if there is some web application running when fpga loading is executed.
- 5. If you load your bitstream image and in order to see changes made you start certain application, for example Oscilloscope, no changes will be observable since when Oscilloscope application is started its default bitstream is loaded to the FPGA.
- 6. We can set (easily) that when Oscilloscope is started it will load our new bitstream and any changes made on the FPGA will be visible directly on the Oscilloscope application. This is useful when playing with ADC and DAC.

## 3. Let's start

Before we start working with the FPGA there are some prerequisites in order to have successful project. I will put them here with short description but on each separate bullet point you can find additional help on the internet.

- Install Linux <u>Ubuntu 16.04 LTS</u> on your machine/pc. If you can't separate from Windows then I <u>suggest dual boot option</u> (having Ubuntu and Windows). You can also use Virtual Machine option, but this tends to be slow sometimes.
- 2. Install *Xilinx Vivado 2016.4 (including SDK)*.

  Go to the Xilinx web page, create an account and download Vivado.
  - Download Web Installer



Figure 1. Downloading Web Installer for Vivado Environment

- Open Terminal, move to Downloads directory and make a downloaded .bin file an executable one with following command:

```
chmod +x Xilinx Vivado SDK 2016.4 1215 1 Lin64.bin
```

Run the executable to start installation with following command:

```
sudo ./Xilinx Vivado SDK 2016.4 1215 1 Lin64.bin
```

```
    zumy@macola: ~/Downloads

zumy@macola: ~/Downloads$ chmod +x Xilinx_Vivado_SDK_2016.4_1215_1_Lin64.bin
zumy@macola: ~/Downloads$ sudo ./Xilinx_Vivado_SDK_2016.4_1215_1_Lin64.bin
```

Figure 2: Starting Vivado Environment Installation. Terminal commands

After executing installation commands Vivado installer should start. Follow the settings on picture bellow and installation should complete.



Figure 3: Vivado Installer Step 1.



Figure 4: Vivado Installer Step 2.



Figure 5: Vivado Installer Step 3



Figure 6: Vivado Installer Step 4



Figure 7: Vivado Installer Step 4



Figure 8: Vivado Installer Step 5



Figure 9: Vivado Installer Step 6

3. After installing Vivado install additional libraries by executing following command in Terminal

apt-get install libxft2 libxft2:i386 lib32ncurses5

4. On your PC download latest source code for the Red Pitaya STEMlab boards.

For downloading Red Pitaya source code needed for your FPGA project development first you should prepare working directory on your PC.

Create working directory in your home directory, here we use "GitHub\_RedPitaya"



Figure 10: Creating working directory for FPGA source code

- <u>Download source code</u> from Red Pitaya Github repository using **git clone command** 

git clone https://github.com/RedPitaya/RedPitaya.git

```
≥ □ zumy@macola: ~/GitHub_RedPitaya
zumy@macola:~$ cd_GitHub_RedPitaya/ Move to workplace folder
zumy@macola:~\GitHub_RedPitaya$ git clone https://github.com/RedPitaya/RedPitaya.git

clone git - get source code
```

Figure 11: Getting source code using git clone command

 When you open working directory "GitHub\_RedPitaya", you should see something like this



Figure 12: Red Pitaya source code

- In the **RedPitaya** directory is all source code for the Red Pitaya STEMlab boards, from FPGA to the applications. For us only a FPGA source code part is needed.
- FPGA source code is put into fpga folder



Figure 13: FPGA source code

In the **fpga** folder there are many other directories and files but for us the most important are **prj** (as project) and **classic** directories. Classic refers to the the FPGA bitstream source code used by majority of applications and functionalities (Oscilloscope & Signal generator, SCPI server, API-s...). Logic analyzer application for example has different FPGA bitstream and for that there is a **logic** directory containing FPGA source code for the bitstream needed for LA application. (**How to know and how to set which fpga bitstream is loaded when certain application is started will be shown later**)



Figure 14: FPGA source code (classic) used for main fpga image

Classic directory will also contain some sub directories and files but now we have located a most important directory for us and that is rtl. In this directory the MAIN source code file for the classic fpga bitstream is located.



Figure 15: Main source file for classic fpga image

In the "red\_pitaya\_top.sv" file is the Verilog source code for the classic fpga bitstream. For us as an beginners this is ONLY file which we will EDIT in order to customize our fpga design. Any other files and folders are not in interest for us.

## 4. Our project

In the sections above we have shown how to prepare source code environment. Now let's pretend that we know something on FPGA and Verilog and make our first project. Normally, first project are something like Blink LED but here we will go and play directly with ADCs and DACs. Our project is to customize classic fpga bitstream so when Oscilloscope & Signal generator application is started the OUT2 will generate any signal which is acquired on the IN1. For implementing this we need to custimeze ony a red\_pitaya\_top.sv file and make/build new bitstream.

Let's do this:

- Open **red pitaya top.sv** file usin some text editor
  - 2. Customize the code as is shown in picture bellow.

```
red_pitaya_top.sv •

376

377  // output registers + signed to unsigned (also to negative slope)

378  always @(posedge dac_clk_lx)

379  begin

380  dac dat a <= {dac a[14-1], ~dac a[14-2:0]};

//dac_dat_b <= {dac_b[14-1], ~dac_b[14-2:0]}; // Coment this line

dac_dat_b <= adc_dat_raw[0]; // New line
```

Figure 16: Modifying red\_pitaya\_top.sv file to implement our project

THAT is THAT for our project. Since the script is already written we only customized it a little bit to accommodate our project "SEND IN1 signal to OUT2". As you can see from the picture above/code instead of sending dac\_b values to the DAC we send adc\_dat\_raw values which are samples directly from ADC.

## 5. Build/Compile bitstream

How to build FPGA image is described in the <u>documentation</u>. We can skip all step up to <u>building process instructions</u>. Now we will just run commands according to the instructions.

- 1. Open Terminal
- 2. Move to the folder **fpga** in the source code and run the commands Command1:

```
./opt/Xilinx/Vivado/2016.4/settings64.sh
Command2:
```

```
make PRJ=classic
```

In command 2 we set for **name = classic**, which means we want to build classic bitstream.

Figure 17: Move to the **fpga** directory and execute command 1.

Now we can execute **make** command and build our bitstream.

```
🗎 📵 zumy@macola: ~/GitHub_RedPitaya/RedPitaya/fpga
zumy@macola:~$ cd GitHub_RedPitaya/RedPitaya/fpga/
zumy@macola:~/GitHub_RedPitaya/RedPitaya/fpga$ . /opt/Xilinx/Vivado/2016.4/settings64.sh
zumy@macola:~/GitHub_RedPitaya/RedPitaya/fpga$ make PRJ=classic start compiling
vivado -nolog -nojournal -mode batch -source red_pitaya_vivado.tcl -tclargs classic
 ***** Vivado v2016.4 (64-bit)
  **** SW Build 1733598 on Wed Dec 14 22:35:42 MST 2016
   **** IP Build 1731160 on Wed Dec 14 23:47:21 MST 2016
     ** Copyright 1986-2016 Xilinx, Inc. All Rights Reserved.
                                                      source red_pitaya_hsi_fsbl.tcl
# cd prj/$::argv
# set path_sdk sdk
# open_hw_design $path_sdk/red_pitaya.sysdef
# generate_app -hw system_0 -os standalone -proc ps7_cortexa9_0 -app zynq_fsbl -compile -sw fsbl -dir $p;
INFO: [Hsi 55-1698] elapsed time for repository loading 0 seconds
ERROR: [Common 17-70] Application Exception: Not found in path: gmake INFO: [Common 17-206] Exiting hsi at Wed Jan 18 10:47:34 2017...
nake: *** [prj/classic/sdk/fsbl/executable.elf] Error 1
zumv@macola:~/GitHub RedPitava/RedPitava/fpdaS
```

Figure 18: Bitstream build process

On picture above is shown what we should get after running make command. When make command is executed alongside our bitstream some other stuff is generated also. For our project only a new bitstream is important and it can be found in >>out<< directory which is in the >>classic<< directory. The >>out<< directory is generated when make command is executed.



Figure 19: New bitstream located in fpga/prj/classic/out directory

## 6. Copy new bitstream to the Red Pitaya STEMlab board

After we have made a desired modification to the fpga bitstream we can modify existing Oscilloscope application so it will use our new bitstream. This is useful since with an Oscilloscope application we can observe changes made in the fpga bitstream code. First you need to prepare SD card with the latest OS image from Red Pitaya. How to prepare SD card is described here.

- After you prepare SD card you should have two partition.
- In FAT (128MB) partition open **fpga** directory.



Figure 20: FAT partition on the SD card and fpga directory

- From PC copy new **red\_bitaya.bit** bitstream to the **fpga** directory on the SD card.



Figure 21: Copy red\_bitaya.bit bitstream to the SD card

# 7. Modify existing Oscilloscope application which will work with new bitstream file.

In this step we will modify existing Oscilloscope application so when it is started it will load our new **fpga** bitstream and using it.

- On the SD card open the directory /www/apps/scopegenpro
- With preferable text editor open fpga.conf file

- Edit the **fpga.conf** file and change it from

/opt/redpitaya/fpga/fpga\_classic.bit
to

/opt/redpitaya/fpga/red pitaya.bit



Figure 22: Editing fpga.conf file

## 8. Start your Red Pitaya STEMlab and observe changes

Take the SD card from your PC and insert it into Red Pitaya STEMlab board. Connect board to your local network as is shown <a href="here">here</a> and start it. To observe changes in fpga code connect Red Pitaya STEMlab inputs and outputs as is shown in picture bellow.



Figure 23: Connections for the measurements OUT1 -> IN1, OUT2 -> IN2

In order to check our code we need to generate signal on OUT1 which will be acquired on IN1. Signal acquired on IN1 will be then sent directly to OUT2. And if our code is working, on the IN2 we should observe same signal as it is on IN1. Since our code modification is setting OUT2 to generate anything what is acquired on IN1.

Start the Oscilloscope application



Figure 24: Start Oscilloscope application

- On the OUT1 settings menu deselect SHOW button and select ON button.
- Using horizontal +/- commands set time division to 200us/div
- Using vertical +/- commands set volt division for IN1 and IN2 to 500mV/div
- To see IN2 signal more clearly in IN2 settings set the voltage offset to 500mV



Figure 25: Start Oscilloscope application

From picture above you can see that with modifying fpga code we have achieved that OUT2 will generate any signal which is acquired on IN1. In this case, that is signal from OUT1. Modified fpga code is enabling OUT2 signal generation without any additional "enabling" on the application itself. You can try to play with OUT2 settings to see that there is no effect since fpga code is directly bypassing IN1 to OUT2.

## Exercise:

- 1. Try to disconnect cable from IN1.
- 2. Try to change frequency of OUT1 and see what happens (hint: phase delay)
- 3. At large frequencies signal on IN2 is distorted. Why? Try to use 50 Ohm termination on OUT1 and OUT2.

#### NOTICE:

IF you wish to make additional changes and build bitstream you should go from the beginning - cloning the source code from GitHub repository. Normally you should Run >>make clean<< command, make additional changes in red\_pitaya\_top.sv file and then run >>make<< command to builld new bitstream. But the case is that >>make clean<< command currently is not working and it will not clean all artefacts generated in first >>make<<. Because of that you should always have this steps:

- 1. Fresh (default) source code
- 2. Make changes in red\_pitaya\_top.sv file
- 3. Run build / make
- 4. Try new bitstream
- 5. Go to step 1.

# 9. More complex project. Set the amplitude of output signal by multiplying it with some constant value.

In the previous example we have shown on how to modify FPGA code in order to send signal from IN1 to OUT2. Now let's continue this project in such way that we send signal from IN1 to OUT2 where we scale IN1 by some scaling factor x.

OUT2 = IN1 \* x.

In order to implement this we need to define a constant (scale\_factor) in the fpga and multiply this constant with the signal from IN1. In previous example we used **adc\_dat\_raw[0]** signal which is the signal directly from ADC. Signal values from ADC are sent in a 14 bit format where 1 bit(MSB) is representing a signal sign(-/+) and other 13 bits an amplitude value.

```
adc_dat_raw[0] [13] - MSB (14) bit representing signal sign
adc dat raw[0] [12:0] - bits 0 to 12 are representing amplitude value.
```

This is the signal format defined by ADC on the Red Pitaya STEMlab board. Also signal to DAC must be sent in the same format. In other words we need to preserve first (MSB) bit for signal sign regardless of the signal amplitude. So when we assigned <code>adc\_dat\_raw[0]</code> directly to <code>dac\_dat\_b</code> everything was okay since ADC and DAC logic was compatible. When we doing some calculation (adding , subtracting, shifting...) in the FPGA logic we use an <code>two's complement</code> logic. When using this logic there is no preservation of the first bit since our amplitude/value can be smaller than the desired bit length and we can not (directly) be sure that first bit fill define a sign of the amplitude.

Because of this, when doing some arithmetics on signals from ADC those signals needs to be transformed into two's complement format. After multiplication or similar when sending signals back to DAC we need to transform them back to ADC/DAC format.

In fpga code in **red\_pitaya\_top.sv** file we can use **adc\_dat[0]** signal which is the signal from IN1 (**adc\_dat\_raw[0]**) transformed into two's complement. On **adc\_dat[0]** signal we can apply our arithmetics and send it back to the OUT2 (DAC.)

For sending **adc\_dat[0]** to the OUT2 DAC we can use **dac\_b\_sum** signal, which is the signal for OUT2 transformed into correct format for DAC. In short our logic is:

```
dac_b_sum = adc_dat[0] *x.
dac_b_sum -> format correction(dac_a) -> DAC.
```

#### Implementation:

Use **default red\_pitaya\_top.sv** file and modify the code as is shown in picture bellow.

```
// DAC IO
// JAC IO
// JAC IO
// Sumation of ASG and PID signal perform saturation before sending to DAC
assign dac a sum = asg_dat[0] + pid_dat[0];
// assign dac b sum = asg_dat[1] + pid_dat[1]; comment this line

logic signed [31:0] tmp;
logic unsigned [7:0] scale_factor=128;

assign tmp = ($signed({1'b0 , scale_factor}) * adc_dat[0]) >>> 8;
assign dac_b sum = $signed(tmp[14:0]);

// saturation
assign dac_a = (^dac_a_sum[15-1:15-2]) ? {dac_a_sum[15-1], {13{~dac_a_sum[15-1]}}} : dac_a_sum[14-1:0];
assign dac_b = (^dac_b_sum[15-1:15-2]) ? {dac_b_sum[15-1], {13{~dac_b_sum[15-1]}}} : dac_b_sum[14-1:0];
```

Figure 26: Modifying red\_pitaya\_top.sv file to implement signal multiplication

As you can see from picture above we defined **scale\_factor** as unsigned 8 bit value. The value of scale factor is 128(decimal). In the **tmp** signal we store the value of multiplication of **adc\_dat[0]** with **scale\_factor** and sifting with 8 bit in right. (>>> is sign preserving shift in system verilog). In part of the code **{1'b0, scale\_factor}** we are adding 1 bit (0) to the scale\_factor effectively making the scale\_factor of 9 bits length. Adding this bit will preserve or sing(+/-) in the multiplication step. In next step we assign value of **tmp[14:0]** (bits from 0 to 14) to the **dac\_b\_sum**. **dac\_b\_sum** sum signal is saturated converted to DAC/ADC format and sent to DAC(**dac\_b** signal).

In multiplication of **scale\_factor** and **adc\_dat[0]** signal we use Q formating in order it implement fixed point multiplication. We have defined **tmp** signal to be 32 bit long since when multiplying two number with certain bit length the results will be an number requiring the bit length equal to the sum of bit lengths of both numbers in the multiplication step.

```
In our example fe used following:

fixed_point_scale_fac = x * 2^n

Where,

n = integer value for our Q format (in our example 8)

x = scaling factor in floating point.
```

#### Example:

```
fixed_point_scale_fac = 0.5 * 2^8
fixed_point_scale_fac = 128
```

When we multiply or signal adc\_dat[0]\*128
And shifting this results for 8 bits in right (adc\_dat[0]\*128 )>>>8
Effectively we are multiplying the adc\_dat[0] by 0.5.

For trying this kind of code(multiplication and shifting) i recommend using EDA playground (System Verilog, Synopsis VCS 2015.10 Simulator) as an simulator for your fpga code. Here you can use printf function to check what the result of some multiplication will be. In real design on the FPGA you can't do that simply.

Okay, make this modification and try it out by repeating steps form first part of the tutorial (building image, copy bitstream, start Oscilloscope)

## 10. Adding registers for our scaling factor.

At the introduction of this tutorial we stated that state of the running fpga can be controlled via register. On Red Pitay STEMlab board we can read/write this registers using monitor terminal/console command. So in order to be able to change scaling factor on running fpga code we need to make a new register and define it as a scaling factor. This is done simply by defining new register in the red\_pitaya\_top.sv file and the red\_pitaya\_hk.v file. red\_pitaya\_hk.v file contains a code for house keeping (LEDs..) and also code for communication between CPU and FPGA.

#### Implementation.

Use **default red\_pitaya\_top.sv file** and modify the code as is shown in picture bellow.

Figure 27: Modifying red pitaya top.sv file to implement scale factor register

```
// Deifne new signals
logic [31:0] custom_reg_0;
logic [31:0] custom_reg_1;
logic [31:0] custom_reg_2;
logic [31:0] custom_reg_3;
 ed_pitaya_hk i_hk (
   // system signals
.clk_i
.rstn_i
                     (adc_clk ), // clock
(adc_rstn), // reset - active low
   // global configuration
.digital loop (digital loop),
  // In house keeping define 4 new signals
  // Lin House Reeping define 4 in custom_reg_0 (custom_reg_0), .custom_reg_1 (custom_reg_1), .custom_reg_2 (custom_reg_2), .custom_reg_3 (custom_reg_3),
  // System bus
.sys addr
                          (sys[0].wdata),
(sys[0].wen ),
(sys[0].ren ),
(sys[0].rdata),
   .sys_wdata
   .sys wen
  .sys ren
   .sys_rdata
                          (sys[0].err
(sys[0].ack
   .sys_err
.sys_ack
,, <u>....</u>
```

Figure 28: Modifying red pitaya top.sv file to define new register

From pictures above you can see that we have created 4 new register; from custom\_reg\_0 to custom\_reg\_3. We need and use only one but maybe for next project we need to use more registers. To the **scale\_factor** we assigned register custom\_reg\_0.

```
assign scale_factor = custom_reg_0[7:0];
```

When assigning value of **custom\_reg\_0** the the scale\_factor we use lowest 8 bits of our register **custom\_reg\_0**. Next step is to define new registers in the **red\_pitaya\_hk.v** file. Code In this file we will connect our new register to the system bus and also define an address locations of each register.

Use default red\_pitaya\_hk.v (it is on the same directory as an red\_pitaya\_top.sv). In this file modify the code as it is shown in pictures bellow. Notice: Red\_pitaya\_hk.v is written in Verilog (.v) and not SystemVerilog (.sv) so in red\_pitaya\_hk.v we use reg instead of logic.

#### 1. Define registers

```
clk i
                                                    // clock
input
                                rstn i
                                                     // reset - active low
// global configuration
output reg
                               digital loop,
// New registers
 output reg [31:0] custom_reg_0,
output reg [31:0] custom_reg_1,
output reg [31:0] custom_reg_2,
output reg [31:0] custom_reg_3,
// System bus
                                               , // bus address
, // bus write data
, // bus write enable
, // bus read enable
, // bus read data
, // bus error indicator
                [ 32-1:0] sys_addr
[ 32-1:0] sys_wdata
input
input
input
                                sys_wen
input
                                sys ren
// bus acknowledge signal
output reg
                                sys_ack
```

Figure 29: Define new registers in red\_pitaya\_hk.v file

## 2. Connect new registers to system bus

```
//-
system bus connection

always @(posedge clk i)
if (rstn_i == 1'b0) begin
digital_loop <= 1'b0;

//Reset registers value at bitsteram loading
custom reg_0 <= 0;
custom_reg_1 <= 0;
custom_reg_2 <= 0;
custom_reg_3 <= 0;

end else if (sys_wen) begin
if (sys_addr[19:0]==20'h0c) digital_loop <= sys_wdata[0];

//Connnect signals to system bus. define register address for custum_reg_x signals
//Enable write to new registers
if (sys_addr[19:0]==20'h100) custom_reg_0 <= sys_wdata;
if (sys_addr[19:0]==20'h104) custom_reg_1 <= sys_wdata;
if (sys_addr[19:0]==20'h104) custom_reg_1 <= sys_wdata;
if (sys_addr[19:0]==20'h108) custom_reg_1 <= sys_wdata;
// address values of register are going in 4byte steps: 100,104,108,10c
//each 32bit value will take 4bytes

end
```

Figure 30: Set reset of new registers and connect them to system bus in **red\_pitaya\_hk.v** file

## 3. Enable read function for our new registers

Figure 31: Enable read function of new registers

Save the changes in modified **red\_pitaya\_top.sv** and modified **red\_pitaya\_hk.v** files and compile the code. Copy the new bitstream to the SD card and run an oscilloscope application.

In parallel also connect to your board using <u>SSH connection</u> to get an terminal/console access to the STEMlab board. With latest OS when connecting with SSH you don't need to use IP of your board just

```
ssh root@rp-xxxxxx.local
```

where **xxxxxx** are last 6 character of the MAC address of your SEMlab board. (MAC address is written on ethernet connector). When SSH connection is running in the terminal of the STEMlab board run the **monitor** command and write some value in our new register.

Example: If we want to multiply IN1 value by factor 0.5 we need to write 128(0x80 in hex) in custum\_reg\_0. Using monitor command it looks like this

```
monitor 0x40000100 0x80
```

**0x40000100** -> is the system address of our **custum\_reg\_0** (in the code we defined address to be 00100. But we have an address offset of 0x400)



Figure 32: Testing the modified code using monitor command and Oscilloscope application

## %code DELOJOČA TESTNA CODA V EDA PLYGROUND System verilog Synopsis VCS 2015.10 Simulator

module MULTIPLY;

```
assign tmp_2=($signed({1'b0,a})*b)>>>8;

//always @ (posedge clk)
//begin
// tmp <= (a*b)>>8;
initial
begin
#1 $display("DEC: b = %d", b, " BIN: b = %b", b);

#1 $display("DEC: tmp = %d", tmp ," BIN: tmp = %b", tmp);

#1 $display("DEC: tmp_2 = %d", $signed(tmp_2[14:0]) ," BIN: tmp_2 = %b", tmp_2);
end
//end
//initial #1000 $finish();
```