#### An Introduction to Lab1

Lecture 2 for Information Processing

Aaron Zhao, Imperial College London, a.zhao@imperial.ac.uk

#### What is in this lab?

- Setting up Quartus Prime Lite to run.
- Create a directory structure for this and subsequent labs.
- Create a new project in Quartus and complete a basic 7-segment LED display decoder design using Quartus and Verilog.
- Program the MAX10 FPGA chip on the DE10-Lite board with your design.
- Understand the FPGA compilation process.
- Create another project for hex-to-BCD decoding.
- Explore and test your design.

### Setting up your environment

- Quartus Prime (preferred setup is in the VirtualBox or lab machine).
- Explore the programmer: this uses the USB-blaster to program the FPGA from your host machine.
- Explore the Ping Assignment tool.
- Netlist Viewer and Timing Analyzer.
- Be careful with your directory structure!

### **FPGA Compilation**

You will have to go through a number of steps to map your design to the actual FPGA.





### Blasting the FPGA

We have to transfer the bitstream generated on your local PC now to the FPGA device, so we need to use the Programmer in the Quartus toolchain to do this.



#### 7-segment LED display





#### 7-segment LED display - Putting this to Verilog

```
module hex_to_7seg (out,in);
   output [6:0] out;  // low-active out;
input [3:0] in;  // 4-bit binary input
            [6:0] out; // make out a varial
   req
   always @ (*)
     case (in)
      4'h0: out = 7'b1000000:
      4'he: out = 7
      4'hf: out = 7'b0001110:
     endcase
endmodule
```

## 7-segment LED display - Ping assignments

Pin assignment is required, it defines how your block connects to outside world

| Signal Name | Pin Location |
|-------------|--------------|
| HEX0[6]     | PIN_C17      |
| HEX0[5]     | PIN_D17      |
| HEX0[4]     | PIN_E16      |
| HEX0[3]     | PIN_C16      |
| HEX0[2]     | PIN_C15      |
| HEX0[1]     | PIN_E15      |
| HEX0[0]     | PIN_C14      |
| SW[3]       | PIN_C12      |
| SW[2]       | PIN_D12      |
| SW[1]       | PIN_C11      |
| SW[0]       | PIN_C10      |

### **Timing Analysis**

- Signal Propagation
- Sequential design: How fast can you clock it?
- Timing models in place
- Tools check all possible paths



# Questions?

Questions?